Home | History | Annotate | Line # | Download | only in oea
cpu_subr.c revision 1.41
      1  1.41   garbled /*	$NetBSD: cpu_subr.c,v 1.41 2008/01/17 23:42:58 garbled Exp $	*/
      2   1.1      matt 
      3   1.1      matt /*-
      4   1.1      matt  * Copyright (c) 2001 Matt Thomas.
      5   1.1      matt  * Copyright (c) 2001 Tsubai Masanari.
      6   1.1      matt  * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
      7   1.1      matt  * All rights reserved.
      8   1.1      matt  *
      9   1.1      matt  * Redistribution and use in source and binary forms, with or without
     10   1.1      matt  * modification, are permitted provided that the following conditions
     11   1.1      matt  * are met:
     12   1.1      matt  * 1. Redistributions of source code must retain the above copyright
     13   1.1      matt  *    notice, this list of conditions and the following disclaimer.
     14   1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     16   1.1      matt  *    documentation and/or other materials provided with the distribution.
     17   1.1      matt  * 3. All advertising materials mentioning features or use of this software
     18   1.1      matt  *    must display the following acknowledgement:
     19   1.1      matt  *	This product includes software developed by
     20   1.1      matt  *	Internet Research Institute, Inc.
     21   1.1      matt  * 4. The name of the author may not be used to endorse or promote products
     22   1.1      matt  *    derived from this software without specific prior written permission.
     23   1.1      matt  *
     24   1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     25   1.1      matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26   1.1      matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27   1.1      matt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     28   1.1      matt  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29   1.1      matt  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30   1.1      matt  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31   1.1      matt  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32   1.1      matt  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
     33   1.1      matt  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34   1.1      matt  */
     35   1.9     lukem 
     36   1.9     lukem #include <sys/cdefs.h>
     37  1.41   garbled __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.41 2008/01/17 23:42:58 garbled Exp $");
     38   1.1      matt 
     39   1.1      matt #include "opt_ppcparam.h"
     40   1.1      matt #include "opt_multiprocessor.h"
     41   1.1      matt #include "opt_altivec.h"
     42   1.1      matt #include "sysmon_envsys.h"
     43   1.1      matt 
     44   1.1      matt #include <sys/param.h>
     45   1.1      matt #include <sys/systm.h>
     46   1.1      matt #include <sys/device.h>
     47  1.33   garbled #include <sys/types.h>
     48  1.33   garbled #include <sys/lwp.h>
     49  1.33   garbled #include <sys/user.h>
     50  1.12      matt #include <sys/malloc.h>
     51   1.1      matt 
     52   1.1      matt #include <uvm/uvm_extern.h>
     53   1.1      matt 
     54   1.1      matt #include <powerpc/oea/hid.h>
     55   1.1      matt #include <powerpc/oea/hid_601.h>
     56   1.1      matt #include <powerpc/spr.h>
     57   1.1      matt 
     58   1.1      matt #include <dev/sysmon/sysmonvar.h>
     59   1.1      matt 
     60   1.7      matt static void cpu_enable_l2cr(register_t);
     61   1.7      matt static void cpu_enable_l3cr(register_t);
     62   1.1      matt static void cpu_config_l2cr(int);
     63   1.7      matt static void cpu_config_l3cr(int);
     64  1.23    briggs static void cpu_probe_speed(struct cpu_info *);
     65  1.20      matt static void cpu_idlespin(void);
     66   1.1      matt #if NSYSMON_ENVSYS > 0
     67   1.1      matt static void cpu_tau_setup(struct cpu_info *);
     68  1.34   xtraeme static void cpu_tau_refresh(struct sysmon_envsys *, envsys_data_t *);
     69   1.1      matt #endif
     70   1.1      matt 
     71   1.1      matt int cpu;
     72   1.1      matt int ncpus;
     73   1.1      matt 
     74   1.7      matt struct fmttab {
     75   1.7      matt 	register_t fmt_mask;
     76   1.7      matt 	register_t fmt_value;
     77   1.7      matt 	const char *fmt_string;
     78   1.7      matt };
     79   1.7      matt 
     80   1.7      matt static const struct fmttab cpu_7450_l2cr_formats[] = {
     81   1.7      matt 	{ L2CR_L2E, 0, " disabled" },
     82   1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
     83   1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
     84   1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
     85   1.7      matt 	{ L2CR_L2E, ~0, " 256KB L2 cache" },
     86  1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
     87  1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
     88  1.28   garbled 	{ 0, 0, NULL }
     89   1.7      matt };
     90   1.7      matt 
     91  1.22      matt static const struct fmttab cpu_7448_l2cr_formats[] = {
     92  1.22      matt 	{ L2CR_L2E, 0, " disabled" },
     93  1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
     94  1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
     95  1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
     96  1.22      matt 	{ L2CR_L2E, ~0, " 1MB L2 cache" },
     97  1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
     98  1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
     99  1.28   garbled 	{ 0, 0, NULL }
    100  1.22      matt };
    101  1.22      matt 
    102  1.11      matt static const struct fmttab cpu_7457_l2cr_formats[] = {
    103  1.11      matt 	{ L2CR_L2E, 0, " disabled" },
    104  1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    105  1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    106  1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    107  1.11      matt 	{ L2CR_L2E, ~0, " 512KB L2 cache" },
    108  1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    109  1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
    110  1.28   garbled 	{ 0, 0, NULL }
    111  1.11      matt };
    112  1.11      matt 
    113   1.7      matt static const struct fmttab cpu_7450_l3cr_formats[] = {
    114   1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
    115   1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
    116   1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
    117   1.7      matt 	{ L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
    118   1.7      matt 	{ L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
    119   1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
    120   1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
    121   1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
    122   1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
    123   1.7      matt 	{ L3CR_L3SIZ, ~0, " L3 cache" },
    124   1.7      matt 	{ L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
    125   1.7      matt 	{ L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
    126   1.7      matt 	{ L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
    127   1.7      matt 	{ L3CR_L3CLK, ~0, " at" },
    128   1.7      matt 	{ L3CR_L3CLK, L3CLK_20, " 2:1" },
    129   1.7      matt 	{ L3CR_L3CLK, L3CLK_25, " 2.5:1" },
    130   1.7      matt 	{ L3CR_L3CLK, L3CLK_30, " 3:1" },
    131   1.7      matt 	{ L3CR_L3CLK, L3CLK_35, " 3.5:1" },
    132   1.7      matt 	{ L3CR_L3CLK, L3CLK_40, " 4:1" },
    133   1.7      matt 	{ L3CR_L3CLK, L3CLK_50, " 5:1" },
    134   1.7      matt 	{ L3CR_L3CLK, L3CLK_60, " 6:1" },
    135   1.7      matt 	{ L3CR_L3CLK, ~0, " ratio" },
    136  1.28   garbled 	{ 0, 0, NULL },
    137   1.7      matt };
    138   1.7      matt 
    139   1.7      matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
    140   1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    141   1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    142   1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    143   1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    144   1.7      matt 	{ 0, ~0, " 512KB" },
    145   1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    146   1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    147   1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " with ECC" },
    148   1.7      matt 	{ 0, ~0, " L2 cache" },
    149  1.28   garbled 	{ 0, 0, NULL }
    150   1.7      matt };
    151   1.7      matt 
    152   1.7      matt static const struct fmttab cpu_l2cr_formats[] = {
    153   1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    154   1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    155   1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    156   1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    157   1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " parity" },
    158   1.7      matt 	{ L2CR_L2PE, 0, " no-parity" },
    159   1.7      matt 	{ L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
    160   1.7      matt 	{ L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
    161   1.7      matt 	{ L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
    162   1.7      matt 	{ L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
    163   1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    164   1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    165   1.7      matt 	{ L2CR_L2E, ~0, " L2 cache" },
    166   1.7      matt 	{ L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
    167   1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
    168   1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
    169   1.7      matt 	{ L2CR_L2CLK, ~0, " at" },
    170   1.7      matt 	{ L2CR_L2CLK, L2CLK_10, " 1:1" },
    171   1.7      matt 	{ L2CR_L2CLK, L2CLK_15, " 1.5:1" },
    172   1.7      matt 	{ L2CR_L2CLK, L2CLK_20, " 2:1" },
    173   1.7      matt 	{ L2CR_L2CLK, L2CLK_25, " 2.5:1" },
    174   1.7      matt 	{ L2CR_L2CLK, L2CLK_30, " 3:1" },
    175   1.7      matt 	{ L2CR_L2CLK, L2CLK_35, " 3.5:1" },
    176   1.7      matt 	{ L2CR_L2CLK, L2CLK_40, " 4:1" },
    177   1.7      matt 	{ L2CR_L2CLK, ~0, " ratio" },
    178  1.28   garbled 	{ 0, 0, NULL }
    179   1.7      matt };
    180   1.7      matt 
    181   1.7      matt static void cpu_fmttab_print(const struct fmttab *, register_t);
    182   1.7      matt 
    183   1.7      matt struct cputab {
    184   1.7      matt 	const char name[8];
    185   1.7      matt 	uint16_t version;
    186   1.7      matt 	uint16_t revfmt;
    187   1.7      matt };
    188   1.7      matt #define	REVFMT_MAJMIN	1		/* %u.%u */
    189   1.7      matt #define	REVFMT_HEX	2		/* 0x%04x */
    190   1.7      matt #define	REVFMT_DEC	3		/* %u */
    191   1.7      matt static const struct cputab models[] = {
    192   1.7      matt 	{ "601",	MPC601,		REVFMT_DEC },
    193   1.7      matt 	{ "602",	MPC602,		REVFMT_DEC },
    194   1.7      matt 	{ "603",	MPC603,		REVFMT_MAJMIN },
    195   1.7      matt 	{ "603e",	MPC603e,	REVFMT_MAJMIN },
    196   1.7      matt 	{ "603ev",	MPC603ev,	REVFMT_MAJMIN },
    197  1.31   aymeric 	{ "G2",		MPCG2,		REVFMT_MAJMIN },
    198   1.7      matt 	{ "604",	MPC604,		REVFMT_MAJMIN },
    199  1.15    briggs 	{ "604e",	MPC604e,	REVFMT_MAJMIN },
    200   1.7      matt 	{ "604ev",	MPC604ev,	REVFMT_MAJMIN },
    201   1.7      matt 	{ "620",	MPC620,  	REVFMT_HEX },
    202   1.7      matt 	{ "750",	MPC750,		REVFMT_MAJMIN },
    203   1.7      matt 	{ "750FX",	IBM750FX,	REVFMT_MAJMIN },
    204   1.7      matt 	{ "7400",	MPC7400,	REVFMT_MAJMIN },
    205   1.7      matt 	{ "7410",	MPC7410,	REVFMT_MAJMIN },
    206   1.7      matt 	{ "7450",	MPC7450,	REVFMT_MAJMIN },
    207   1.7      matt 	{ "7455",	MPC7455,	REVFMT_MAJMIN },
    208  1.11      matt 	{ "7457",	MPC7457,	REVFMT_MAJMIN },
    209  1.21      matt 	{ "7447A",	MPC7447A,	REVFMT_MAJMIN },
    210  1.22      matt 	{ "7448",	MPC7448,	REVFMT_MAJMIN },
    211   1.7      matt 	{ "8240",	MPC8240,	REVFMT_MAJMIN },
    212  1.30  nisimura 	{ "8245",	MPC8245,	REVFMT_MAJMIN },
    213  1.27   sanjayl 	{ "970",	IBM970,		REVFMT_MAJMIN },
    214  1.27   sanjayl 	{ "970FX",	IBM970FX,	REVFMT_MAJMIN },
    215  1.41   garbled 	{ "POWER3II",   IBMPOWER3II,    REVFMT_MAJMIN },
    216   1.7      matt 	{ "",		0,		REVFMT_HEX }
    217   1.7      matt };
    218   1.7      matt 
    219   1.1      matt #ifdef MULTIPROCESSOR
    220  1.33   garbled struct cpu_info cpu_info[CPU_MAXNUM] = { { .ci_curlwp = &lwp0, }, };
    221  1.33   garbled volatile struct cpu_hatch_data *cpu_hatch_data;
    222  1.33   garbled volatile int cpu_hatch_stack;
    223  1.33   garbled extern int ticks_per_intr;
    224  1.33   garbled #include <powerpc/oea/bat.h>
    225  1.33   garbled #include <arch/powerpc/pic/picvar.h>
    226  1.33   garbled #include <arch/powerpc/pic/ipivar.h>
    227  1.33   garbled extern struct bat battable[];
    228   1.1      matt #else
    229  1.33   garbled struct cpu_info cpu_info[1] = { { .ci_curlwp = &lwp0, }, };
    230  1.33   garbled #endif /*MULTIPROCESSOR*/
    231   1.1      matt 
    232   1.1      matt int cpu_altivec;
    233  1.14    kleink int cpu_psluserset, cpu_pslusermod;
    234   1.1      matt char cpu_model[80];
    235   1.1      matt 
    236   1.1      matt void
    237   1.7      matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
    238   1.7      matt {
    239   1.7      matt 	for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
    240   1.7      matt 		if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
    241   1.7      matt 		    (data & fmt->fmt_mask) == fmt->fmt_value)
    242   1.7      matt 			aprint_normal("%s", fmt->fmt_string);
    243   1.7      matt 	}
    244   1.7      matt }
    245   1.7      matt 
    246   1.7      matt void
    247  1.20      matt cpu_idlespin(void)
    248  1.20      matt {
    249  1.20      matt 	register_t msr;
    250  1.20      matt 
    251  1.20      matt 	if (powersave <= 0)
    252  1.20      matt 		return;
    253  1.20      matt 
    254  1.26     perry 	__asm volatile(
    255  1.20      matt 		"sync;"
    256  1.20      matt 		"mfmsr	%0;"
    257  1.20      matt 		"oris	%0,%0,%1@h;"	/* enter power saving mode */
    258  1.20      matt 		"mtmsr	%0;"
    259  1.20      matt 		"isync;"
    260  1.20      matt 	    :	"=r"(msr)
    261  1.20      matt 	    :	"J"(PSL_POW));
    262  1.20      matt }
    263  1.20      matt 
    264  1.20      matt void
    265   1.1      matt cpu_probe_cache(void)
    266   1.1      matt {
    267   1.1      matt 	u_int assoc, pvr, vers;
    268   1.1      matt 
    269   1.1      matt 	pvr = mfpvr();
    270   1.1      matt 	vers = pvr >> 16;
    271   1.1      matt 
    272  1.27   sanjayl 
    273  1.27   sanjayl 	/* Presently common across almost all implementations. */
    274  1.27   sanjayl 	curcpu()->ci_ci.dcache_line_size = CACHELINESIZE;
    275  1.27   sanjayl 	curcpu()->ci_ci.icache_line_size = CACHELINESIZE;
    276  1.27   sanjayl 
    277  1.27   sanjayl 
    278   1.1      matt 	switch (vers) {
    279   1.1      matt #define	K	*1024
    280   1.1      matt 	case IBM750FX:
    281   1.1      matt 	case MPC601:
    282   1.1      matt 	case MPC750:
    283  1.22      matt 	case MPC7447A:
    284  1.22      matt 	case MPC7448:
    285   1.1      matt 	case MPC7450:
    286   1.1      matt 	case MPC7455:
    287  1.11      matt 	case MPC7457:
    288   1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    289   1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    290   1.1      matt 		assoc = 8;
    291   1.1      matt 		break;
    292   1.1      matt 	case MPC603:
    293   1.1      matt 		curcpu()->ci_ci.dcache_size = 8 K;
    294   1.1      matt 		curcpu()->ci_ci.icache_size = 8 K;
    295   1.1      matt 		assoc = 2;
    296   1.1      matt 		break;
    297   1.1      matt 	case MPC603e:
    298   1.1      matt 	case MPC603ev:
    299   1.1      matt 	case MPC604:
    300   1.1      matt 	case MPC8240:
    301   1.1      matt 	case MPC8245:
    302  1.31   aymeric 	case MPCG2:
    303   1.1      matt 		curcpu()->ci_ci.dcache_size = 16 K;
    304   1.1      matt 		curcpu()->ci_ci.icache_size = 16 K;
    305   1.1      matt 		assoc = 4;
    306   1.1      matt 		break;
    307  1.15    briggs 	case MPC604e:
    308   1.1      matt 	case MPC604ev:
    309   1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    310   1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    311   1.1      matt 		assoc = 4;
    312   1.1      matt 		break;
    313  1.41   garbled 	case IBMPOWER3II:
    314  1.41   garbled 		curcpu()->ci_ci.dcache_size = 64 K;
    315  1.41   garbled 		curcpu()->ci_ci.icache_size = 32 K;
    316  1.41   garbled 		curcpu()->ci_ci.dcache_line_size = 128;
    317  1.41   garbled 		curcpu()->ci_ci.icache_line_size = 128;
    318  1.41   garbled 		assoc = 128; /* not a typo */
    319  1.41   garbled 		break;
    320  1.27   sanjayl 	case IBM970:
    321  1.27   sanjayl 	case IBM970FX:
    322  1.27   sanjayl 		curcpu()->ci_ci.dcache_size = 32 K;
    323  1.27   sanjayl 		curcpu()->ci_ci.icache_size = 64 K;
    324  1.27   sanjayl 		curcpu()->ci_ci.dcache_line_size = 128;
    325  1.27   sanjayl 		curcpu()->ci_ci.icache_line_size = 128;
    326  1.27   sanjayl 		assoc = 2;
    327  1.27   sanjayl 		break;
    328  1.27   sanjayl 
    329   1.1      matt 	default:
    330   1.6   thorpej 		curcpu()->ci_ci.dcache_size = PAGE_SIZE;
    331   1.6   thorpej 		curcpu()->ci_ci.icache_size = PAGE_SIZE;
    332   1.1      matt 		assoc = 1;
    333   1.1      matt #undef	K
    334   1.1      matt 	}
    335   1.1      matt 
    336   1.1      matt 	/*
    337   1.1      matt 	 * Possibly recolor.
    338   1.1      matt 	 */
    339   1.1      matt 	uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
    340   1.1      matt }
    341   1.1      matt 
    342   1.1      matt struct cpu_info *
    343   1.1      matt cpu_attach_common(struct device *self, int id)
    344   1.1      matt {
    345   1.1      matt 	struct cpu_info *ci;
    346   1.1      matt 	u_int pvr, vers;
    347   1.1      matt 
    348   1.1      matt 	ci = &cpu_info[id];
    349   1.1      matt #ifndef MULTIPROCESSOR
    350   1.1      matt 	/*
    351   1.1      matt 	 * If this isn't the primary CPU, print an error message
    352   1.1      matt 	 * and just bail out.
    353   1.1      matt 	 */
    354   1.1      matt 	if (id != 0) {
    355   1.3      matt 		aprint_normal(": ID %d\n", id);
    356   1.3      matt 		aprint_normal("%s: processor off-line; multiprocessor support "
    357   1.1      matt 		    "not present in kernel\n", self->dv_xname);
    358   1.1      matt 		return (NULL);
    359   1.1      matt 	}
    360   1.1      matt #endif
    361   1.1      matt 
    362   1.1      matt 	ci->ci_cpuid = id;
    363   1.1      matt 	ci->ci_intrdepth = -1;
    364   1.1      matt 	ci->ci_dev = self;
    365  1.20      matt 	ci->ci_idlespin = cpu_idlespin;
    366   1.1      matt 
    367   1.1      matt 	pvr = mfpvr();
    368   1.1      matt 	vers = (pvr >> 16) & 0xffff;
    369   1.1      matt 
    370   1.1      matt 	switch (id) {
    371   1.1      matt 	case 0:
    372   1.1      matt 		/* load my cpu_number to PIR */
    373   1.1      matt 		switch (vers) {
    374   1.1      matt 		case MPC601:
    375   1.1      matt 		case MPC604:
    376  1.15    briggs 		case MPC604e:
    377   1.1      matt 		case MPC604ev:
    378   1.1      matt 		case MPC7400:
    379   1.1      matt 		case MPC7410:
    380  1.22      matt 		case MPC7447A:
    381  1.22      matt 		case MPC7448:
    382   1.1      matt 		case MPC7450:
    383   1.1      matt 		case MPC7455:
    384  1.11      matt 		case MPC7457:
    385   1.1      matt 			mtspr(SPR_PIR, id);
    386   1.1      matt 		}
    387   1.1      matt 		cpu_setup(self, ci);
    388   1.1      matt 		break;
    389   1.1      matt 	default:
    390   1.1      matt 		if (id >= CPU_MAXNUM) {
    391   1.3      matt 			aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
    392   1.1      matt 			panic("cpuattach");
    393   1.1      matt 		}
    394   1.1      matt #ifndef MULTIPROCESSOR
    395   1.3      matt 		aprint_normal(" not configured\n");
    396   1.1      matt 		return NULL;
    397  1.29      yamt #else
    398  1.29      yamt 		mi_cpu_attach(ci);
    399  1.29      yamt 		break;
    400   1.1      matt #endif
    401   1.1      matt 	}
    402   1.1      matt 	return (ci);
    403   1.1      matt }
    404   1.1      matt 
    405   1.1      matt void
    406   1.1      matt cpu_setup(self, ci)
    407   1.1      matt 	struct device *self;
    408   1.1      matt 	struct cpu_info *ci;
    409   1.1      matt {
    410  1.41   garbled 	u_int hid0, hid0_save, pvr, vers;
    411  1.24        he 	const char *bitmask;
    412  1.24        he 	char hidbuf[128];
    413   1.1      matt 	char model[80];
    414   1.1      matt 
    415   1.1      matt 	pvr = mfpvr();
    416   1.1      matt 	vers = (pvr >> 16) & 0xffff;
    417   1.1      matt 
    418   1.1      matt 	cpu_identify(model, sizeof(model));
    419   1.3      matt 	aprint_normal(": %s, ID %d%s\n", model,  cpu_number(),
    420   1.1      matt 	    cpu_number() == 0 ? " (primary)" : "");
    421   1.1      matt 
    422  1.41   garbled 	hid0_save = hid0 = mfspr(SPR_HID0);
    423  1.27   sanjayl 
    424   1.1      matt 	cpu_probe_cache();
    425   1.1      matt 
    426   1.1      matt 	/*
    427   1.1      matt 	 * Configure power-saving mode.
    428   1.1      matt 	 */
    429   1.1      matt 	switch (vers) {
    430  1.18    briggs 	case MPC604:
    431  1.18    briggs 	case MPC604e:
    432  1.18    briggs 	case MPC604ev:
    433  1.18    briggs 		/*
    434  1.18    briggs 		 * Do not have HID0 support settings, but can support
    435  1.18    briggs 		 * MSR[POW] off
    436  1.18    briggs 		 */
    437  1.18    briggs 		powersave = 1;
    438  1.18    briggs 		break;
    439  1.18    briggs 
    440   1.1      matt 	case MPC603:
    441   1.1      matt 	case MPC603e:
    442   1.1      matt 	case MPC603ev:
    443   1.1      matt 	case MPC750:
    444   1.1      matt 	case IBM750FX:
    445   1.1      matt 	case MPC7400:
    446   1.1      matt 	case MPC7410:
    447   1.1      matt 	case MPC8240:
    448   1.1      matt 	case MPC8245:
    449  1.31   aymeric 	case MPCG2:
    450   1.1      matt 		/* Select DOZE mode. */
    451   1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    452   1.1      matt 		hid0 |= HID0_DOZE | HID0_DPM;
    453   1.1      matt 		powersave = 1;
    454   1.1      matt 		break;
    455   1.1      matt 
    456  1.22      matt 	case MPC7447A:
    457  1.22      matt 	case MPC7448:
    458  1.11      matt 	case MPC7457:
    459   1.1      matt 	case MPC7455:
    460   1.1      matt 	case MPC7450:
    461   1.5      matt 		/* Enable the 7450 branch caches */
    462   1.5      matt 		hid0 |= HID0_SGE | HID0_BTIC;
    463   1.5      matt 		hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
    464   1.1      matt 		/* Disable BTIC on 7450 Rev 2.0 or earlier */
    465   1.5      matt 		if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
    466   1.1      matt 			hid0 &= ~HID0_BTIC;
    467   1.1      matt 		/* Select NAP mode. */
    468  1.19       chs 		hid0 &= ~(HID0_HIGH_BAT_EN | HID0_SLEEP);
    469  1.22      matt 		hid0 |= HID0_NAP | HID0_DPM /* | HID0_XBSEN */;
    470  1.19       chs 		powersave = 1;
    471   1.1      matt 		break;
    472   1.1      matt 
    473  1.27   sanjayl 	case IBM970:
    474  1.27   sanjayl 	case IBM970FX:
    475  1.41   garbled 	case IBMPOWER3II:
    476   1.1      matt 	default:
    477   1.1      matt 		/* No power-saving mode is available. */ ;
    478   1.1      matt 	}
    479   1.1      matt 
    480   1.1      matt #ifdef NAPMODE
    481   1.1      matt 	switch (vers) {
    482   1.1      matt 	case IBM750FX:
    483   1.1      matt 	case MPC750:
    484   1.1      matt 	case MPC7400:
    485   1.1      matt 		/* Select NAP mode. */
    486   1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    487   1.1      matt 		hid0 |= HID0_NAP;
    488   1.1      matt 		break;
    489   1.1      matt 	}
    490   1.1      matt #endif
    491   1.1      matt 
    492   1.1      matt 	switch (vers) {
    493   1.1      matt 	case IBM750FX:
    494   1.1      matt 	case MPC750:
    495   1.1      matt 		hid0 &= ~HID0_DBP;		/* XXX correct? */
    496   1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    497   1.1      matt 		break;
    498   1.1      matt 
    499   1.1      matt 	case MPC7400:
    500   1.1      matt 	case MPC7410:
    501   1.1      matt 		hid0 &= ~HID0_SPD;
    502   1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    503   1.1      matt 		hid0 |= HID0_EIEC;
    504   1.1      matt 		break;
    505   1.1      matt 	}
    506   1.1      matt 
    507  1.41   garbled 	if (hid0 != hid0_save) {
    508  1.41   garbled 		mtspr(SPR_HID0, hid0);
    509  1.41   garbled 		__asm volatile("sync;isync");
    510  1.41   garbled 	}
    511  1.41   garbled 
    512   1.1      matt 
    513   1.1      matt 	switch (vers) {
    514   1.1      matt 	case MPC601:
    515   1.1      matt 		bitmask = HID0_601_BITMASK;
    516   1.1      matt 		break;
    517   1.1      matt 	case MPC7450:
    518   1.1      matt 	case MPC7455:
    519  1.11      matt 	case MPC7457:
    520   1.1      matt 		bitmask = HID0_7450_BITMASK;
    521   1.1      matt 		break;
    522  1.27   sanjayl 	case IBM970:
    523  1.27   sanjayl 	case IBM970FX:
    524  1.27   sanjayl 		bitmask = 0;
    525  1.27   sanjayl 		break;
    526   1.1      matt 	default:
    527   1.1      matt 		bitmask = HID0_BITMASK;
    528   1.1      matt 		break;
    529   1.1      matt 	}
    530   1.1      matt 	bitmask_snprintf(hid0, bitmask, hidbuf, sizeof hidbuf);
    531  1.41   garbled 	aprint_normal("%s: HID0 %s, powersave: %d\n", self->dv_xname, hidbuf,
    532  1.41   garbled 	    powersave);
    533   1.1      matt 
    534  1.23    briggs 	ci->ci_khz = 0;
    535  1.23    briggs 
    536   1.1      matt 	/*
    537   1.1      matt 	 * Display speed and cache configuration.
    538   1.1      matt 	 */
    539  1.15    briggs 	switch (vers) {
    540  1.15    briggs 	case MPC604:
    541  1.15    briggs 	case MPC604e:
    542  1.15    briggs 	case MPC604ev:
    543  1.15    briggs 	case MPC750:
    544  1.15    briggs 	case IBM750FX:
    545  1.16    briggs 	case MPC7400:
    546  1.15    briggs 	case MPC7410:
    547  1.22      matt 	case MPC7447A:
    548  1.22      matt 	case MPC7448:
    549  1.16    briggs 	case MPC7450:
    550  1.16    briggs 	case MPC7455:
    551  1.16    briggs 	case MPC7457:
    552   1.7      matt 		aprint_normal("%s: ", self->dv_xname);
    553  1.23    briggs 		cpu_probe_speed(ci);
    554  1.23    briggs 		aprint_normal("%u.%02u MHz",
    555  1.23    briggs 			      ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
    556  1.36   garbled 		switch (vers) {
    557  1.37  macallan 		case MPC7450: /* 7441 does not have L3! */
    558  1.37  macallan 		case MPC7455: /* 7445 does not have L3! */
    559  1.37  macallan 		case MPC7457: /* 7447 does not have L3! */
    560  1.37  macallan 			cpu_config_l3cr(vers);
    561  1.38  macallan 			break;
    562  1.36   garbled 		case IBM750FX:
    563  1.36   garbled 		case MPC750:
    564  1.36   garbled 		case MPC7400:
    565  1.36   garbled 		case MPC7410:
    566  1.36   garbled 		case MPC7447A:
    567  1.36   garbled 		case MPC7448:
    568  1.36   garbled 			cpu_config_l2cr(pvr);
    569  1.36   garbled 			break;
    570  1.36   garbled 		default:
    571  1.36   garbled 			break;
    572   1.7      matt 		}
    573   1.7      matt 		aprint_normal("\n");
    574  1.15    briggs 		break;
    575   1.1      matt 	}
    576   1.1      matt 
    577   1.1      matt #if NSYSMON_ENVSYS > 0
    578   1.1      matt 	/*
    579   1.1      matt 	 * Attach MPC750 temperature sensor to the envsys subsystem.
    580   1.1      matt 	 * XXX the 74xx series also has this sensor, but it is not
    581   1.1      matt 	 * XXX supported by Motorola and may return values that are off by
    582   1.1      matt 	 * XXX 35-55 degrees C.
    583   1.1      matt 	 */
    584   1.1      matt 	if (vers == MPC750 || vers == IBM750FX)
    585   1.1      matt 		cpu_tau_setup(ci);
    586   1.1      matt #endif
    587   1.1      matt 
    588   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
    589   1.1      matt 		NULL, self->dv_xname, "clock");
    590   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softclock, EVCNT_TYPE_INTR,
    591   1.1      matt 		NULL, self->dv_xname, "soft clock");
    592   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softnet, EVCNT_TYPE_INTR,
    593   1.1      matt 		NULL, self->dv_xname, "soft net");
    594   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softserial, EVCNT_TYPE_INTR,
    595   1.1      matt 		NULL, self->dv_xname, "soft serial");
    596   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
    597   1.1      matt 		NULL, self->dv_xname, "traps");
    598   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
    599   1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "kernel DSI traps");
    600   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
    601   1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user DSI traps");
    602   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
    603   1.1      matt 		&ci->ci_ev_udsi, self->dv_xname, "user DSI failures");
    604  1.10      matt 	evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
    605  1.10      matt 		&ci->ci_ev_traps, self->dv_xname, "kernel ISI traps");
    606   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
    607   1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user ISI traps");
    608   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
    609   1.1      matt 		&ci->ci_ev_isi, self->dv_xname, "user ISI failures");
    610   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
    611   1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "system call traps");
    612   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
    613   1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "PGM traps");
    614   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
    615   1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "FPU unavailable traps");
    616   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
    617   1.1      matt 		&ci->ci_ev_fpu, self->dv_xname, "FPU context switches");
    618   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
    619   1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user alignment traps");
    620   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
    621   1.1      matt 		&ci->ci_ev_ali, self->dv_xname, "user alignment traps");
    622   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
    623   1.1      matt 		&ci->ci_ev_umchk, self->dv_xname, "user MCHK failures");
    624   1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
    625   1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "AltiVec unavailable");
    626   1.1      matt #ifdef ALTIVEC
    627   1.1      matt 	if (cpu_altivec) {
    628   1.1      matt 		evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
    629   1.1      matt 		    &ci->ci_ev_vec, self->dv_xname, "AltiVec context switches");
    630   1.1      matt 	}
    631   1.1      matt #endif
    632  1.33   garbled 	evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
    633  1.33   garbled 		NULL, self->dv_xname, "IPIs");
    634   1.1      matt }
    635   1.1      matt 
    636  1.36   garbled /*
    637  1.36   garbled  * According to a document labeled "PVR Register Settings":
    638  1.36   garbled  ** For integrated microprocessors the PVR register inside the device
    639  1.36   garbled  ** will identify the version of the microprocessor core. You must also
    640  1.36   garbled  ** read the Device ID, PCI register 02, to identify the part and the
    641  1.36   garbled  ** Revision ID, PCI register 08, to identify the revision of the
    642  1.36   garbled  ** integrated microprocessor.
    643  1.36   garbled  * This apparently applies to 8240/8245/8241, PVR 00810101 and 80811014
    644  1.36   garbled  */
    645  1.36   garbled 
    646   1.1      matt void
    647   1.1      matt cpu_identify(char *str, size_t len)
    648   1.1      matt {
    649  1.24        he 	u_int pvr, major, minor;
    650   1.1      matt 	uint16_t vers, rev, revfmt;
    651   1.1      matt 	const struct cputab *cp;
    652   1.1      matt 	const char *name;
    653   1.1      matt 	size_t n;
    654   1.1      matt 
    655   1.1      matt 	pvr = mfpvr();
    656   1.1      matt 	vers = pvr >> 16;
    657   1.1      matt 	rev = pvr;
    658  1.27   sanjayl 
    659   1.1      matt 	switch (vers) {
    660   1.1      matt 	case MPC7410:
    661  1.24        he 		minor = (pvr >> 0) & 0xff;
    662  1.24        he 		major = minor <= 4 ? 1 : 2;
    663   1.1      matt 		break;
    664  1.36   garbled 	case MPCG2: /*XXX see note above */
    665  1.36   garbled 		major = (pvr >> 4) & 0xf;
    666  1.36   garbled 		minor = (pvr >> 0) & 0xf;
    667  1.36   garbled 		break;
    668   1.1      matt 	default:
    669  1.36   garbled 		major = (pvr >>  8) & 0xf;
    670  1.24        he 		minor = (pvr >>  0) & 0xf;
    671   1.1      matt 	}
    672   1.1      matt 
    673   1.1      matt 	for (cp = models; cp->name[0] != '\0'; cp++) {
    674   1.1      matt 		if (cp->version == vers)
    675   1.1      matt 			break;
    676   1.1      matt 	}
    677   1.1      matt 
    678   1.1      matt 	if (str == NULL) {
    679   1.1      matt 		str = cpu_model;
    680   1.1      matt 		len = sizeof(cpu_model);
    681   1.1      matt 		cpu = vers;
    682   1.1      matt 	}
    683   1.1      matt 
    684   1.1      matt 	revfmt = cp->revfmt;
    685   1.1      matt 	name = cp->name;
    686   1.1      matt 	if (rev == MPC750 && pvr == 15) {
    687   1.1      matt 		name = "755";
    688   1.1      matt 		revfmt = REVFMT_HEX;
    689   1.1      matt 	}
    690   1.1      matt 
    691   1.1      matt 	if (cp->name[0] != '\0') {
    692   1.1      matt 		n = snprintf(str, len, "%s (Revision ", cp->name);
    693   1.1      matt 	} else {
    694   1.1      matt 		n = snprintf(str, len, "Version %#x (Revision ", vers);
    695   1.1      matt 	}
    696   1.1      matt 	if (len > n) {
    697   1.1      matt 		switch (revfmt) {
    698   1.1      matt 		case REVFMT_MAJMIN:
    699  1.24        he 			snprintf(str + n, len - n, "%u.%u)", major, minor);
    700   1.1      matt 			break;
    701   1.1      matt 		case REVFMT_HEX:
    702   1.1      matt 			snprintf(str + n, len - n, "0x%04x)", rev);
    703   1.1      matt 			break;
    704   1.1      matt 		case REVFMT_DEC:
    705   1.1      matt 			snprintf(str + n, len - n, "%u)", rev);
    706   1.1      matt 			break;
    707   1.1      matt 		}
    708   1.1      matt 	}
    709   1.1      matt }
    710   1.1      matt 
    711   1.1      matt #ifdef L2CR_CONFIG
    712   1.1      matt u_int l2cr_config = L2CR_CONFIG;
    713   1.1      matt #else
    714   1.1      matt u_int l2cr_config = 0;
    715   1.1      matt #endif
    716   1.1      matt 
    717   1.2     jklos #ifdef L3CR_CONFIG
    718   1.2     jklos u_int l3cr_config = L3CR_CONFIG;
    719   1.2     jklos #else
    720   1.2     jklos u_int l3cr_config = 0;
    721   1.2     jklos #endif
    722   1.2     jklos 
    723   1.1      matt void
    724   1.7      matt cpu_enable_l2cr(register_t l2cr)
    725   1.7      matt {
    726   1.7      matt 	register_t msr, x;
    727  1.40   garbled 	uint16_t vers;
    728   1.7      matt 
    729  1.40   garbled 	vers = mfpvr() >> 16;
    730  1.40   garbled 
    731   1.7      matt 	/* Disable interrupts and set the cache config bits. */
    732   1.7      matt 	msr = mfmsr();
    733   1.7      matt 	mtmsr(msr & ~PSL_EE);
    734   1.7      matt #ifdef ALTIVEC
    735   1.7      matt 	if (cpu_altivec)
    736  1.26     perry 		__asm volatile("dssall");
    737   1.7      matt #endif
    738  1.26     perry 	__asm volatile("sync");
    739   1.7      matt 	mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
    740  1.26     perry 	__asm volatile("sync");
    741   1.7      matt 
    742   1.7      matt 	/* Wait for L2 clock to be stable (640 L2 clocks). */
    743   1.7      matt 	delay(100);
    744   1.7      matt 
    745   1.7      matt 	/* Invalidate all L2 contents. */
    746  1.40   garbled 	if (MPC745X_P(vers)) {
    747  1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    748  1.40   garbled 		do {
    749  1.40   garbled 			x = mfspr(SPR_L2CR);
    750  1.40   garbled 		} while (x & L2CR_L2I);
    751  1.40   garbled 	} else {
    752  1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    753  1.40   garbled 		do {
    754  1.40   garbled 			x = mfspr(SPR_L2CR);
    755  1.40   garbled 		} while (x & L2CR_L2IP);
    756  1.40   garbled 	}
    757   1.7      matt 	/* Enable L2 cache. */
    758   1.7      matt 	l2cr |= L2CR_L2E;
    759   1.7      matt 	mtspr(SPR_L2CR, l2cr);
    760   1.7      matt 	mtmsr(msr);
    761   1.7      matt }
    762   1.7      matt 
    763   1.7      matt void
    764   1.7      matt cpu_enable_l3cr(register_t l3cr)
    765   1.1      matt {
    766   1.7      matt 	register_t x;
    767   1.7      matt 
    768   1.7      matt 	/* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
    769   1.7      matt 
    770   1.7      matt 	/*
    771   1.7      matt 	 * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
    772   1.7      matt 	 *    L3CLKEN.  (also mask off reserved bits in case they were included
    773   1.7      matt 	 *    in L3CR_CONFIG)
    774   1.7      matt 	 */
    775   1.7      matt 	l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
    776   1.7      matt 	mtspr(SPR_L3CR, l3cr);
    777   1.7      matt 
    778   1.7      matt 	/* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
    779   1.7      matt 	l3cr |= 0x04000000;
    780   1.7      matt 	mtspr(SPR_L3CR, l3cr);
    781   1.7      matt 
    782   1.7      matt 	/* 3: Set L3CLKEN to 1*/
    783   1.7      matt 	l3cr |= L3CR_L3CLKEN;
    784   1.7      matt 	mtspr(SPR_L3CR, l3cr);
    785   1.7      matt 
    786   1.7      matt 	/* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
    787  1.26     perry 	__asm volatile("dssall;sync");
    788   1.7      matt 	/* L3 cache is already disabled, no need to clear L3E */
    789   1.7      matt 	mtspr(SPR_L3CR, l3cr|L3CR_L3I);
    790   1.7      matt 	do {
    791   1.7      matt 		x = mfspr(SPR_L3CR);
    792   1.7      matt 	} while (x & L3CR_L3I);
    793   1.7      matt 
    794   1.7      matt 	/* 6: Clear L3CLKEN to 0 */
    795   1.7      matt 	l3cr &= ~L3CR_L3CLKEN;
    796   1.7      matt 	mtspr(SPR_L3CR, l3cr);
    797   1.7      matt 
    798   1.7      matt 	/* 7: Perform a 'sync' and wait at least 100 CPU cycles */
    799  1.26     perry 	__asm volatile("sync");
    800   1.7      matt 	delay(100);
    801   1.7      matt 
    802   1.7      matt 	/* 8: Set L3E and L3CLKEN */
    803   1.7      matt 	l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
    804   1.7      matt 	mtspr(SPR_L3CR, l3cr);
    805   1.7      matt 
    806   1.7      matt 	/* 9: Perform a 'sync' and wait at least 100 CPU cycles */
    807  1.26     perry 	__asm volatile("sync");
    808   1.7      matt 	delay(100);
    809   1.7      matt }
    810   1.7      matt 
    811   1.7      matt void
    812   1.7      matt cpu_config_l2cr(int pvr)
    813   1.7      matt {
    814   1.7      matt 	register_t l2cr;
    815  1.36   garbled 	u_int vers = (pvr >> 16) & 0xffff;
    816   1.1      matt 
    817   1.1      matt 	l2cr = mfspr(SPR_L2CR);
    818   1.1      matt 
    819   1.1      matt 	/*
    820   1.1      matt 	 * For MP systems, the firmware may only configure the L2 cache
    821   1.1      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    822   1.1      matt 	 * should use the same value for L2CR.
    823   1.1      matt 	 */
    824   1.1      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
    825   1.1      matt 		l2cr_config = l2cr;
    826   1.1      matt 	}
    827   1.1      matt 
    828   1.1      matt 	/*
    829   1.1      matt 	 * Configure L2 cache if not enabled.
    830   1.1      matt 	 */
    831   1.8       scw 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
    832   1.7      matt 		cpu_enable_l2cr(l2cr_config);
    833   1.8       scw 		l2cr = mfspr(SPR_L2CR);
    834   1.8       scw 	}
    835   1.7      matt 
    836  1.15    briggs 	if ((l2cr & L2CR_L2E) == 0) {
    837  1.15    briggs 		aprint_normal(" L2 cache present but not enabled ");
    838   1.7      matt 		return;
    839  1.15    briggs 	}
    840  1.36   garbled 	aprint_normal(",");
    841   1.1      matt 
    842  1.36   garbled 	switch (vers) {
    843  1.36   garbled 	case IBM750FX:
    844   1.7      matt 		cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
    845  1.36   garbled 		break;
    846  1.36   garbled 	case MPC750:
    847  1.36   garbled 		if ((pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
    848  1.36   garbled 		    (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */)
    849  1.36   garbled 			cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
    850  1.36   garbled 		else
    851  1.36   garbled 			cpu_fmttab_print(cpu_l2cr_formats, l2cr);
    852  1.36   garbled 		break;
    853  1.36   garbled 	case MPC7447A:
    854  1.36   garbled 	case MPC7457:
    855  1.36   garbled 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
    856  1.36   garbled 		return;
    857  1.36   garbled 	case MPC7448:
    858  1.36   garbled 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
    859  1.36   garbled 		return;
    860  1.36   garbled 	case MPC7450:
    861  1.36   garbled 	case MPC7455:
    862  1.36   garbled 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
    863  1.36   garbled 		break;
    864  1.36   garbled 	default:
    865   1.7      matt 		cpu_fmttab_print(cpu_l2cr_formats, l2cr);
    866  1.36   garbled 		break;
    867   1.1      matt 	}
    868   1.7      matt }
    869   1.1      matt 
    870   1.7      matt void
    871   1.7      matt cpu_config_l3cr(int vers)
    872   1.7      matt {
    873   1.7      matt 	register_t l2cr;
    874   1.7      matt 	register_t l3cr;
    875   1.7      matt 
    876   1.7      matt 	l2cr = mfspr(SPR_L2CR);
    877   1.1      matt 
    878   1.7      matt 	/*
    879   1.7      matt 	 * For MP systems, the firmware may only configure the L2 cache
    880   1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    881   1.7      matt 	 * should use the same value for L2CR.
    882   1.7      matt 	 */
    883   1.7      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
    884   1.7      matt 		l2cr_config = l2cr;
    885   1.7      matt 	}
    886   1.1      matt 
    887   1.7      matt 	/*
    888   1.7      matt 	 * Configure L2 cache if not enabled.
    889   1.7      matt 	 */
    890   1.7      matt 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
    891   1.7      matt 		cpu_enable_l2cr(l2cr_config);
    892   1.7      matt 		l2cr = mfspr(SPR_L2CR);
    893   1.7      matt 	}
    894   1.7      matt 
    895   1.7      matt 	aprint_normal(",");
    896  1.22      matt 	switch (vers) {
    897  1.22      matt 	case MPC7447A:
    898  1.22      matt 	case MPC7457:
    899  1.22      matt 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
    900  1.22      matt 		return;
    901  1.22      matt 	case MPC7448:
    902  1.22      matt 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
    903  1.22      matt 		return;
    904  1.22      matt 	default:
    905  1.22      matt 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
    906  1.22      matt 		break;
    907  1.22      matt 	}
    908   1.2     jklos 
    909   1.7      matt 	l3cr = mfspr(SPR_L3CR);
    910   1.1      matt 
    911   1.7      matt 	/*
    912   1.7      matt 	 * For MP systems, the firmware may only configure the L3 cache
    913   1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    914   1.7      matt 	 * should use the same value for L3CR.
    915   1.7      matt 	 */
    916   1.7      matt 	if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
    917   1.7      matt 		l3cr_config = l3cr;
    918   1.7      matt 	}
    919   1.1      matt 
    920   1.7      matt 	/*
    921   1.7      matt 	 * Configure L3 cache if not enabled.
    922   1.7      matt 	 */
    923   1.7      matt 	if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
    924   1.7      matt 		cpu_enable_l3cr(l3cr_config);
    925   1.7      matt 		l3cr = mfspr(SPR_L3CR);
    926   1.7      matt 	}
    927   1.7      matt 
    928   1.7      matt 	if (l3cr & L3CR_L3E) {
    929   1.7      matt 		aprint_normal(",");
    930   1.7      matt 		cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
    931   1.7      matt 	}
    932   1.1      matt }
    933   1.1      matt 
    934   1.1      matt void
    935  1.23    briggs cpu_probe_speed(struct cpu_info *ci)
    936   1.1      matt {
    937   1.1      matt 	uint64_t cps;
    938   1.1      matt 
    939   1.7      matt 	mtspr(SPR_MMCR0, MMCR0_FC);
    940   1.1      matt 	mtspr(SPR_PMC1, 0);
    941   1.7      matt 	mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
    942   1.1      matt 	delay(100000);
    943   1.1      matt 	cps = (mfspr(SPR_PMC1) * 10) + 4999;
    944   1.1      matt 
    945  1.15    briggs 	mtspr(SPR_MMCR0, MMCR0_FC);
    946  1.15    briggs 
    947  1.23    briggs 	ci->ci_khz = cps / 1000;
    948   1.1      matt }
    949   1.1      matt 
    950   1.1      matt #if NSYSMON_ENVSYS > 0
    951   1.1      matt void
    952   1.1      matt cpu_tau_setup(struct cpu_info *ci)
    953   1.1      matt {
    954  1.34   xtraeme 	struct sysmon_envsys *sme;
    955  1.34   xtraeme 	envsys_data_t sensor;
    956   1.1      matt 	int error;
    957   1.1      matt 
    958  1.34   xtraeme 	sme = sysmon_envsys_create();
    959  1.12      matt 
    960  1.35    kefren 	sensor.state = ENVSYS_SVALID;
    961  1.34   xtraeme 	sensor.units = ENVSYS_STEMP;
    962  1.34   xtraeme 	(void)strlcpy(sensor.desc, "CPU Temp", sizeof(sensor.desc));
    963  1.34   xtraeme 	if (sysmon_envsys_sensor_attach(sme, &sensor)) {
    964  1.34   xtraeme 		sysmon_envsys_destroy(sme);
    965  1.34   xtraeme 		return;
    966  1.34   xtraeme 	}
    967  1.34   xtraeme 
    968  1.34   xtraeme 	sme->sme_name = ci->ci_dev->dv_xname;
    969  1.34   xtraeme 	sme->sme_cookie = ci;
    970  1.34   xtraeme 	sme->sme_refresh = cpu_tau_refresh;
    971   1.1      matt 
    972  1.34   xtraeme 	if ((error = sysmon_envsys_register(sme)) != 0) {
    973   1.3      matt 		aprint_error("%s: unable to register with sysmon (%d)\n",
    974   1.1      matt 		    ci->ci_dev->dv_xname, error);
    975  1.34   xtraeme 		sysmon_envsys_destroy(sme);
    976  1.34   xtraeme 	}
    977   1.1      matt }
    978   1.1      matt 
    979   1.1      matt 
    980   1.1      matt /* Find the temperature of the CPU. */
    981  1.34   xtraeme void
    982  1.34   xtraeme cpu_tau_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
    983   1.1      matt {
    984   1.1      matt 	int i, threshold, count;
    985   1.1      matt 
    986   1.1      matt 	threshold = 64; /* Half of the 7-bit sensor range */
    987   1.1      matt 	mtspr(SPR_THRM1, 0);
    988   1.1      matt 	mtspr(SPR_THRM2, 0);
    989   1.1      matt 	/* XXX This counter is supposed to be "at least 20 microseonds, in
    990   1.1      matt 	 * XXX units of clock cycles". Since we don't have convenient
    991   1.1      matt 	 * XXX access to the CPU speed, set it to a conservative value,
    992   1.1      matt 	 * XXX that is, assuming a fast (1GHz) G3 CPU (As of February 2002,
    993   1.1      matt 	 * XXX the fastest G3 processor is 700MHz) . The cost is that
    994   1.1      matt 	 * XXX measuring the temperature takes a bit longer.
    995   1.1      matt 	 */
    996   1.1      matt         mtspr(SPR_THRM3, SPR_THRM_TIMER(20000) | SPR_THRM_ENABLE);
    997   1.1      matt 
    998   1.1      matt 	/* Successive-approximation code adapted from Motorola
    999   1.1      matt 	 * application note AN1800/D, "Programming the Thermal Assist
   1000   1.1      matt 	 * Unit in the MPC750 Microprocessor".
   1001   1.1      matt 	 */
   1002   1.1      matt 	for (i = 4; i >= 0 ; i--) {
   1003   1.1      matt 		mtspr(SPR_THRM1,
   1004   1.1      matt 		    SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
   1005   1.1      matt 		count = 0;
   1006   1.1      matt 		while ((count < 100) &&
   1007   1.1      matt 		    ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
   1008   1.1      matt 			count++;
   1009   1.1      matt 			delay(1);
   1010   1.1      matt 		}
   1011   1.1      matt 		if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
   1012   1.1      matt 			/* The interrupt bit was set, meaning the
   1013   1.1      matt 			 * temperature was above the threshold
   1014   1.1      matt 			 */
   1015   1.1      matt 			threshold += 2 << i;
   1016   1.1      matt 		} else {
   1017   1.1      matt 			/* Temperature was below the threshold */
   1018   1.1      matt 			threshold -= 2 << i;
   1019   1.1      matt 		}
   1020   1.1      matt 	}
   1021   1.1      matt 	threshold += 2;
   1022   1.1      matt 
   1023   1.1      matt 	/* Convert the temperature in degrees C to microkelvin */
   1024  1.34   xtraeme 	edata->value_cur = (threshold * 1000000) + 273150000;
   1025   1.1      matt }
   1026   1.1      matt #endif /* NSYSMON_ENVSYS > 0 */
   1027  1.33   garbled 
   1028  1.33   garbled #ifdef MULTIPROCESSOR
   1029  1.33   garbled int
   1030  1.33   garbled cpu_spinup(struct device *self, struct cpu_info *ci)
   1031  1.33   garbled {
   1032  1.33   garbled 	volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
   1033  1.33   garbled 	struct pglist mlist;
   1034  1.33   garbled 	int i, error, pvr, vers;
   1035  1.33   garbled 	char *cp;
   1036  1.33   garbled 
   1037  1.33   garbled 	pvr = mfpvr();
   1038  1.33   garbled 	vers = pvr >> 16;
   1039  1.33   garbled 	KASSERT(ci != curcpu());
   1040  1.33   garbled 
   1041  1.33   garbled 	/*
   1042  1.33   garbled 	 * Allocate some contiguous pages for the intteup PCB and stack
   1043  1.33   garbled 	 * from the lowest 256MB (because bat0 always maps it va == pa).
   1044  1.33   garbled 	 */
   1045  1.33   garbled 	error = uvm_pglistalloc(INTSTK, 0x0, 0x10000000, 0, 0, &mlist, 1, 1);
   1046  1.33   garbled 	if (error) {
   1047  1.33   garbled 		aprint_error(": unable to allocate idle stack\n");
   1048  1.33   garbled 		return -1;
   1049  1.33   garbled 	}
   1050  1.33   garbled 
   1051  1.33   garbled 	KASSERT(ci != &cpu_info[0]);
   1052  1.33   garbled 
   1053  1.33   garbled 	cp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
   1054  1.33   garbled 	memset(cp, 0, INTSTK);
   1055  1.33   garbled 
   1056  1.33   garbled 	ci->ci_intstk = cp;
   1057  1.33   garbled 
   1058  1.33   garbled 	/* Initialize secondary cpu's initial lwp to its idlelwp. */
   1059  1.33   garbled 	ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
   1060  1.33   garbled 	ci->ci_curpcb = &ci->ci_curlwp->l_addr->u_pcb;
   1061  1.33   garbled 	ci->ci_curpm = ci->ci_curpcb->pcb_pm;
   1062  1.33   garbled 
   1063  1.33   garbled 	cpu_hatch_data = h;
   1064  1.33   garbled 	h->running = 0;
   1065  1.33   garbled 	h->self = self;
   1066  1.33   garbled 	h->ci = ci;
   1067  1.33   garbled 	h->pir = ci->ci_cpuid;
   1068  1.33   garbled 	cpu_hatch_stack = (uint32_t)cp + INTSTK - sizeof(struct trapframe);
   1069  1.33   garbled 	ci->ci_lasttb = cpu_info[0].ci_lasttb;
   1070  1.33   garbled 
   1071  1.33   garbled 	/* copy special registers */
   1072  1.33   garbled 	h->hid0 = mfspr(SPR_HID0);
   1073  1.33   garbled 	__asm volatile ("mfsdr1 %0" : "=r"(h->sdr1));
   1074  1.33   garbled 	for (i = 0; i < 16; i++)
   1075  1.33   garbled 		__asm ("mfsrin %0,%1" : "=r"(h->sr[i]) :
   1076  1.33   garbled 		       "r"(i << ADDR_SR_SHFT));
   1077  1.33   garbled 	/* copy the bat regs */
   1078  1.33   garbled 	__asm volatile ("mfibatu %0,0" : "=r"(h->batu[0]));
   1079  1.33   garbled 	__asm volatile ("mfibatl %0,0" : "=r"(h->batl[0]));
   1080  1.33   garbled 	__asm volatile ("mfibatu %0,1" : "=r"(h->batu[1]));
   1081  1.33   garbled 	__asm volatile ("mfibatl %0,1" : "=r"(h->batl[1]));
   1082  1.33   garbled 	__asm volatile ("mfibatu %0,2" : "=r"(h->batu[2]));
   1083  1.33   garbled 	__asm volatile ("mfibatl %0,2" : "=r"(h->batl[2]));
   1084  1.33   garbled 	__asm volatile ("mfibatu %0,3" : "=r"(h->batu[3]));
   1085  1.33   garbled 	__asm volatile ("mfibatl %0,3" : "=r"(h->batl[3]));
   1086  1.33   garbled 	__asm volatile ("sync; isync");
   1087  1.33   garbled 
   1088  1.33   garbled 	if (md_setup_trampoline(h, ci) == -1)
   1089  1.33   garbled 		return -1;
   1090  1.33   garbled 	md_presync_timebase(h);
   1091  1.33   garbled 	md_start_timebase(h);
   1092  1.33   garbled 
   1093  1.33   garbled 	/* wait for secondary printf */
   1094  1.33   garbled 	delay(200000);
   1095  1.33   garbled 
   1096  1.33   garbled 	if (h->running == 0) {
   1097  1.33   garbled 		aprint_error(":CPU %d didn't start\n", ci->ci_cpuid);
   1098  1.33   garbled 		return -1;
   1099  1.33   garbled 	}
   1100  1.33   garbled 
   1101  1.33   garbled 	/* Register IPI Interrupt */
   1102  1.33   garbled 	ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
   1103  1.33   garbled 
   1104  1.33   garbled 	return 0;
   1105  1.33   garbled }
   1106  1.33   garbled 
   1107  1.33   garbled static volatile int start_secondary_cpu;
   1108  1.33   garbled 
   1109  1.33   garbled void
   1110  1.33   garbled cpu_hatch()
   1111  1.33   garbled {
   1112  1.33   garbled 	volatile struct cpu_hatch_data *h = cpu_hatch_data;
   1113  1.33   garbled 	struct cpu_info * const ci = h->ci;
   1114  1.33   garbled 	u_int msr;
   1115  1.33   garbled 	int i;
   1116  1.33   garbled 
   1117  1.33   garbled 	/* Initialize timebase. */
   1118  1.33   garbled 	__asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
   1119  1.33   garbled 
   1120  1.33   garbled 	/* Set PIR (Processor Identification Register).  i.e. whoami */
   1121  1.33   garbled 	mtspr(SPR_PIR, h->pir);
   1122  1.33   garbled 	__asm volatile ("mtsprg 0,%0" :: "r"(ci));
   1123  1.33   garbled 
   1124  1.33   garbled 	/* Initialize MMU. */
   1125  1.33   garbled 	__asm ("mtibatu 0,%0" :: "r"(h->batu[0]));
   1126  1.33   garbled 	__asm ("mtibatl 0,%0" :: "r"(h->batl[0]));
   1127  1.33   garbled 	__asm ("mtibatu 1,%0" :: "r"(h->batu[1]));
   1128  1.33   garbled 	__asm ("mtibatl 1,%0" :: "r"(h->batl[1]));
   1129  1.33   garbled 	__asm ("mtibatu 2,%0" :: "r"(h->batu[2]));
   1130  1.33   garbled 	__asm ("mtibatl 2,%0" :: "r"(h->batl[2]));
   1131  1.33   garbled 	__asm ("mtibatu 3,%0" :: "r"(h->batu[3]));
   1132  1.33   garbled 	__asm ("mtibatl 3,%0" :: "r"(h->batl[3]));
   1133  1.33   garbled 
   1134  1.33   garbled 	mtspr(SPR_HID0, h->hid0);
   1135  1.33   garbled 
   1136  1.33   garbled 	__asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
   1137  1.33   garbled 	    :: "r"(battable[0].batl), "r"(battable[0].batu));
   1138  1.33   garbled 
   1139  1.33   garbled 	for (i = 0; i < 16; i++)
   1140  1.33   garbled 		__asm ("mtsrin %0,%1" :: "r"(h->sr[i]), "r"(i << ADDR_SR_SHFT));
   1141  1.33   garbled 
   1142  1.33   garbled 	__asm ("mtsdr1 %0" :: "r"(h->sdr1));
   1143  1.33   garbled 	__asm volatile ("isync");
   1144  1.33   garbled 
   1145  1.33   garbled 	/* Enable I/D address translations. */
   1146  1.33   garbled 	__asm volatile ("mfmsr %0" : "=r"(msr));
   1147  1.33   garbled 	msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
   1148  1.33   garbled 	__asm volatile ("mtmsr %0" :: "r"(msr));
   1149  1.33   garbled 	__asm volatile ("sync; isync");
   1150  1.33   garbled 
   1151  1.33   garbled 	md_sync_timebase(h);
   1152  1.33   garbled 
   1153  1.33   garbled 	cpu_setup(h->self, ci);
   1154  1.33   garbled 
   1155  1.33   garbled 	h->running = 1;
   1156  1.33   garbled 	__asm volatile ("sync; isync");
   1157  1.33   garbled 
   1158  1.33   garbled 	while (start_secondary_cpu == 0)
   1159  1.33   garbled 		;
   1160  1.33   garbled 
   1161  1.33   garbled 	__asm volatile ("sync; isync");
   1162  1.33   garbled 
   1163  1.33   garbled 	aprint_normal("cpu%d: started\n", cpu_number());
   1164  1.33   garbled 	__asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
   1165  1.33   garbled 
   1166  1.33   garbled 	md_setup_interrupts();
   1167  1.33   garbled 
   1168  1.33   garbled 	ci->ci_ipending = 0;
   1169  1.33   garbled 	ci->ci_cpl = 0;
   1170  1.33   garbled 
   1171  1.33   garbled 	mtmsr(mfmsr() | PSL_EE);
   1172  1.33   garbled }
   1173  1.33   garbled 
   1174  1.33   garbled void
   1175  1.33   garbled cpu_boot_secondary_processors()
   1176  1.33   garbled {
   1177  1.33   garbled 	start_secondary_cpu = 1;
   1178  1.33   garbled 	__asm volatile ("sync");
   1179  1.33   garbled }
   1180  1.33   garbled 
   1181  1.33   garbled #endif /*MULTIPROCESSOR*/
   1182