Home | History | Annotate | Line # | Download | only in oea
cpu_subr.c revision 1.44.6.2
      1  1.44.6.1       mjf /*	$NetBSD: cpu_subr.c,v 1.44.6.2 2008/06/02 13:22:32 mjf Exp $	*/
      2       1.1      matt 
      3       1.1      matt /*-
      4       1.1      matt  * Copyright (c) 2001 Matt Thomas.
      5       1.1      matt  * Copyright (c) 2001 Tsubai Masanari.
      6       1.1      matt  * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
      7       1.1      matt  * All rights reserved.
      8       1.1      matt  *
      9       1.1      matt  * Redistribution and use in source and binary forms, with or without
     10       1.1      matt  * modification, are permitted provided that the following conditions
     11       1.1      matt  * are met:
     12       1.1      matt  * 1. Redistributions of source code must retain the above copyright
     13       1.1      matt  *    notice, this list of conditions and the following disclaimer.
     14       1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     16       1.1      matt  *    documentation and/or other materials provided with the distribution.
     17       1.1      matt  * 3. All advertising materials mentioning features or use of this software
     18       1.1      matt  *    must display the following acknowledgement:
     19       1.1      matt  *	This product includes software developed by
     20       1.1      matt  *	Internet Research Institute, Inc.
     21       1.1      matt  * 4. The name of the author may not be used to endorse or promote products
     22       1.1      matt  *    derived from this software without specific prior written permission.
     23       1.1      matt  *
     24       1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     25       1.1      matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26       1.1      matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27       1.1      matt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     28       1.1      matt  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29       1.1      matt  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30       1.1      matt  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31       1.1      matt  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32       1.1      matt  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
     33       1.1      matt  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34       1.1      matt  */
     35       1.9     lukem 
     36       1.9     lukem #include <sys/cdefs.h>
     37  1.44.6.1       mjf __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.44.6.2 2008/06/02 13:22:32 mjf Exp $");
     38       1.1      matt 
     39       1.1      matt #include "opt_ppcparam.h"
     40       1.1      matt #include "opt_multiprocessor.h"
     41       1.1      matt #include "opt_altivec.h"
     42       1.1      matt #include "sysmon_envsys.h"
     43       1.1      matt 
     44       1.1      matt #include <sys/param.h>
     45       1.1      matt #include <sys/systm.h>
     46       1.1      matt #include <sys/device.h>
     47      1.33   garbled #include <sys/types.h>
     48      1.33   garbled #include <sys/lwp.h>
     49      1.33   garbled #include <sys/user.h>
     50      1.12      matt #include <sys/malloc.h>
     51       1.1      matt 
     52       1.1      matt #include <uvm/uvm_extern.h>
     53       1.1      matt 
     54       1.1      matt #include <powerpc/oea/hid.h>
     55       1.1      matt #include <powerpc/oea/hid_601.h>
     56       1.1      matt #include <powerpc/spr.h>
     57      1.42   garbled #include <powerpc/oea/cpufeat.h>
     58       1.1      matt 
     59       1.1      matt #include <dev/sysmon/sysmonvar.h>
     60       1.1      matt 
     61       1.7      matt static void cpu_enable_l2cr(register_t);
     62       1.7      matt static void cpu_enable_l3cr(register_t);
     63       1.1      matt static void cpu_config_l2cr(int);
     64       1.7      matt static void cpu_config_l3cr(int);
     65      1.23    briggs static void cpu_probe_speed(struct cpu_info *);
     66      1.20      matt static void cpu_idlespin(void);
     67       1.1      matt #if NSYSMON_ENVSYS > 0
     68       1.1      matt static void cpu_tau_setup(struct cpu_info *);
     69      1.34   xtraeme static void cpu_tau_refresh(struct sysmon_envsys *, envsys_data_t *);
     70       1.1      matt #endif
     71       1.1      matt 
     72       1.1      matt int cpu;
     73       1.1      matt int ncpus;
     74       1.1      matt 
     75       1.7      matt struct fmttab {
     76       1.7      matt 	register_t fmt_mask;
     77       1.7      matt 	register_t fmt_value;
     78       1.7      matt 	const char *fmt_string;
     79       1.7      matt };
     80       1.7      matt 
     81       1.7      matt static const struct fmttab cpu_7450_l2cr_formats[] = {
     82       1.7      matt 	{ L2CR_L2E, 0, " disabled" },
     83       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
     84       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
     85       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
     86       1.7      matt 	{ L2CR_L2E, ~0, " 256KB L2 cache" },
     87      1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
     88      1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
     89      1.28   garbled 	{ 0, 0, NULL }
     90       1.7      matt };
     91       1.7      matt 
     92      1.22      matt static const struct fmttab cpu_7448_l2cr_formats[] = {
     93      1.22      matt 	{ L2CR_L2E, 0, " disabled" },
     94      1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
     95      1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
     96      1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
     97      1.22      matt 	{ L2CR_L2E, ~0, " 1MB L2 cache" },
     98      1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
     99      1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
    100      1.28   garbled 	{ 0, 0, NULL }
    101      1.22      matt };
    102      1.22      matt 
    103      1.11      matt static const struct fmttab cpu_7457_l2cr_formats[] = {
    104      1.11      matt 	{ L2CR_L2E, 0, " disabled" },
    105      1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    106      1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    107      1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    108      1.11      matt 	{ L2CR_L2E, ~0, " 512KB L2 cache" },
    109      1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    110      1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
    111      1.28   garbled 	{ 0, 0, NULL }
    112      1.11      matt };
    113      1.11      matt 
    114       1.7      matt static const struct fmttab cpu_7450_l3cr_formats[] = {
    115       1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
    116       1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
    117       1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
    118       1.7      matt 	{ L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
    119       1.7      matt 	{ L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
    120       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
    121       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
    122       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
    123       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
    124       1.7      matt 	{ L3CR_L3SIZ, ~0, " L3 cache" },
    125       1.7      matt 	{ L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
    126       1.7      matt 	{ L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
    127       1.7      matt 	{ L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
    128       1.7      matt 	{ L3CR_L3CLK, ~0, " at" },
    129       1.7      matt 	{ L3CR_L3CLK, L3CLK_20, " 2:1" },
    130       1.7      matt 	{ L3CR_L3CLK, L3CLK_25, " 2.5:1" },
    131       1.7      matt 	{ L3CR_L3CLK, L3CLK_30, " 3:1" },
    132       1.7      matt 	{ L3CR_L3CLK, L3CLK_35, " 3.5:1" },
    133       1.7      matt 	{ L3CR_L3CLK, L3CLK_40, " 4:1" },
    134       1.7      matt 	{ L3CR_L3CLK, L3CLK_50, " 5:1" },
    135       1.7      matt 	{ L3CR_L3CLK, L3CLK_60, " 6:1" },
    136       1.7      matt 	{ L3CR_L3CLK, ~0, " ratio" },
    137      1.28   garbled 	{ 0, 0, NULL },
    138       1.7      matt };
    139       1.7      matt 
    140       1.7      matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
    141       1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    142       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    143       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    144       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    145       1.7      matt 	{ 0, ~0, " 512KB" },
    146       1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    147       1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    148       1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " with ECC" },
    149       1.7      matt 	{ 0, ~0, " L2 cache" },
    150      1.28   garbled 	{ 0, 0, NULL }
    151       1.7      matt };
    152       1.7      matt 
    153       1.7      matt static const struct fmttab cpu_l2cr_formats[] = {
    154       1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    155       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    156       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    157       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    158       1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " parity" },
    159       1.7      matt 	{ L2CR_L2PE, 0, " no-parity" },
    160       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
    161       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
    162       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
    163       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
    164       1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    165       1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    166       1.7      matt 	{ L2CR_L2E, ~0, " L2 cache" },
    167       1.7      matt 	{ L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
    168       1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
    169       1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
    170       1.7      matt 	{ L2CR_L2CLK, ~0, " at" },
    171       1.7      matt 	{ L2CR_L2CLK, L2CLK_10, " 1:1" },
    172       1.7      matt 	{ L2CR_L2CLK, L2CLK_15, " 1.5:1" },
    173       1.7      matt 	{ L2CR_L2CLK, L2CLK_20, " 2:1" },
    174       1.7      matt 	{ L2CR_L2CLK, L2CLK_25, " 2.5:1" },
    175       1.7      matt 	{ L2CR_L2CLK, L2CLK_30, " 3:1" },
    176       1.7      matt 	{ L2CR_L2CLK, L2CLK_35, " 3.5:1" },
    177       1.7      matt 	{ L2CR_L2CLK, L2CLK_40, " 4:1" },
    178       1.7      matt 	{ L2CR_L2CLK, ~0, " ratio" },
    179      1.28   garbled 	{ 0, 0, NULL }
    180       1.7      matt };
    181       1.7      matt 
    182       1.7      matt static void cpu_fmttab_print(const struct fmttab *, register_t);
    183       1.7      matt 
    184       1.7      matt struct cputab {
    185       1.7      matt 	const char name[8];
    186       1.7      matt 	uint16_t version;
    187       1.7      matt 	uint16_t revfmt;
    188       1.7      matt };
    189       1.7      matt #define	REVFMT_MAJMIN	1		/* %u.%u */
    190       1.7      matt #define	REVFMT_HEX	2		/* 0x%04x */
    191       1.7      matt #define	REVFMT_DEC	3		/* %u */
    192       1.7      matt static const struct cputab models[] = {
    193       1.7      matt 	{ "601",	MPC601,		REVFMT_DEC },
    194       1.7      matt 	{ "602",	MPC602,		REVFMT_DEC },
    195       1.7      matt 	{ "603",	MPC603,		REVFMT_MAJMIN },
    196       1.7      matt 	{ "603e",	MPC603e,	REVFMT_MAJMIN },
    197       1.7      matt 	{ "603ev",	MPC603ev,	REVFMT_MAJMIN },
    198      1.31   aymeric 	{ "G2",		MPCG2,		REVFMT_MAJMIN },
    199       1.7      matt 	{ "604",	MPC604,		REVFMT_MAJMIN },
    200      1.15    briggs 	{ "604e",	MPC604e,	REVFMT_MAJMIN },
    201       1.7      matt 	{ "604ev",	MPC604ev,	REVFMT_MAJMIN },
    202       1.7      matt 	{ "620",	MPC620,  	REVFMT_HEX },
    203       1.7      matt 	{ "750",	MPC750,		REVFMT_MAJMIN },
    204       1.7      matt 	{ "750FX",	IBM750FX,	REVFMT_MAJMIN },
    205       1.7      matt 	{ "7400",	MPC7400,	REVFMT_MAJMIN },
    206       1.7      matt 	{ "7410",	MPC7410,	REVFMT_MAJMIN },
    207       1.7      matt 	{ "7450",	MPC7450,	REVFMT_MAJMIN },
    208       1.7      matt 	{ "7455",	MPC7455,	REVFMT_MAJMIN },
    209      1.11      matt 	{ "7457",	MPC7457,	REVFMT_MAJMIN },
    210      1.21      matt 	{ "7447A",	MPC7447A,	REVFMT_MAJMIN },
    211      1.22      matt 	{ "7448",	MPC7448,	REVFMT_MAJMIN },
    212       1.7      matt 	{ "8240",	MPC8240,	REVFMT_MAJMIN },
    213      1.30  nisimura 	{ "8245",	MPC8245,	REVFMT_MAJMIN },
    214      1.27   sanjayl 	{ "970",	IBM970,		REVFMT_MAJMIN },
    215      1.27   sanjayl 	{ "970FX",	IBM970FX,	REVFMT_MAJMIN },
    216  1.44.6.2       mjf 	{ "970MP",	IBM970MP,	REVFMT_MAJMIN },
    217      1.41   garbled 	{ "POWER3II",   IBMPOWER3II,    REVFMT_MAJMIN },
    218       1.7      matt 	{ "",		0,		REVFMT_HEX }
    219       1.7      matt };
    220       1.7      matt 
    221       1.1      matt #ifdef MULTIPROCESSOR
    222      1.33   garbled struct cpu_info cpu_info[CPU_MAXNUM] = { { .ci_curlwp = &lwp0, }, };
    223      1.33   garbled volatile struct cpu_hatch_data *cpu_hatch_data;
    224      1.33   garbled volatile int cpu_hatch_stack;
    225      1.33   garbled extern int ticks_per_intr;
    226      1.33   garbled #include <powerpc/oea/bat.h>
    227      1.33   garbled #include <arch/powerpc/pic/picvar.h>
    228      1.33   garbled #include <arch/powerpc/pic/ipivar.h>
    229      1.33   garbled extern struct bat battable[];
    230       1.1      matt #else
    231      1.33   garbled struct cpu_info cpu_info[1] = { { .ci_curlwp = &lwp0, }, };
    232      1.33   garbled #endif /*MULTIPROCESSOR*/
    233       1.1      matt 
    234       1.1      matt int cpu_altivec;
    235      1.14    kleink int cpu_psluserset, cpu_pslusermod;
    236       1.1      matt char cpu_model[80];
    237       1.1      matt 
    238      1.42   garbled /* This is to be called from locore.S, and nowhere else. */
    239      1.42   garbled 
    240      1.42   garbled void
    241      1.42   garbled cpu_model_init(void)
    242      1.42   garbled {
    243      1.42   garbled 	u_int pvr, vers;
    244      1.42   garbled 
    245      1.42   garbled 	pvr = mfpvr();
    246      1.42   garbled 	vers = pvr >> 16;
    247      1.42   garbled 
    248      1.42   garbled 	oeacpufeat = 0;
    249      1.42   garbled 
    250      1.42   garbled 	if ((vers >= IBMRS64II && vers <= IBM970GX) || vers == MPC620 ||
    251      1.42   garbled 		vers == IBMCELL || vers == IBMPOWER6P5)
    252      1.42   garbled 		oeacpufeat |= OEACPU_64 | OEACPU_64_BRIDGE | OEACPU_NOBAT;
    253      1.42   garbled 
    254  1.44.6.1       mjf 	else if (vers == MPC601)
    255      1.42   garbled 		oeacpufeat |= OEACPU_601;
    256  1.44.6.1       mjf 
    257  1.44.6.1       mjf 	else if (MPC745X_P(vers) && vers != MPC7450)
    258  1.44.6.1       mjf 		oeacpufeat |= OEACPU_XBSEN | OEACPU_HIGHBAT | OEACPU_HIGHSPRG;
    259      1.42   garbled }
    260      1.42   garbled 
    261       1.1      matt void
    262       1.7      matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
    263       1.7      matt {
    264       1.7      matt 	for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
    265       1.7      matt 		if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
    266       1.7      matt 		    (data & fmt->fmt_mask) == fmt->fmt_value)
    267       1.7      matt 			aprint_normal("%s", fmt->fmt_string);
    268       1.7      matt 	}
    269       1.7      matt }
    270       1.7      matt 
    271       1.7      matt void
    272      1.20      matt cpu_idlespin(void)
    273      1.20      matt {
    274      1.20      matt 	register_t msr;
    275      1.20      matt 
    276      1.20      matt 	if (powersave <= 0)
    277      1.20      matt 		return;
    278      1.20      matt 
    279      1.26     perry 	__asm volatile(
    280      1.20      matt 		"sync;"
    281      1.20      matt 		"mfmsr	%0;"
    282      1.20      matt 		"oris	%0,%0,%1@h;"	/* enter power saving mode */
    283      1.20      matt 		"mtmsr	%0;"
    284      1.20      matt 		"isync;"
    285      1.20      matt 	    :	"=r"(msr)
    286      1.20      matt 	    :	"J"(PSL_POW));
    287      1.20      matt }
    288      1.20      matt 
    289      1.20      matt void
    290       1.1      matt cpu_probe_cache(void)
    291       1.1      matt {
    292       1.1      matt 	u_int assoc, pvr, vers;
    293       1.1      matt 
    294       1.1      matt 	pvr = mfpvr();
    295       1.1      matt 	vers = pvr >> 16;
    296       1.1      matt 
    297      1.27   sanjayl 
    298      1.27   sanjayl 	/* Presently common across almost all implementations. */
    299      1.43   garbled 	curcpu()->ci_ci.dcache_line_size = 32;
    300      1.43   garbled 	curcpu()->ci_ci.icache_line_size = 32;
    301      1.27   sanjayl 
    302      1.27   sanjayl 
    303       1.1      matt 	switch (vers) {
    304       1.1      matt #define	K	*1024
    305       1.1      matt 	case IBM750FX:
    306       1.1      matt 	case MPC601:
    307       1.1      matt 	case MPC750:
    308      1.22      matt 	case MPC7447A:
    309      1.22      matt 	case MPC7448:
    310       1.1      matt 	case MPC7450:
    311       1.1      matt 	case MPC7455:
    312      1.11      matt 	case MPC7457:
    313       1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    314       1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    315       1.1      matt 		assoc = 8;
    316       1.1      matt 		break;
    317       1.1      matt 	case MPC603:
    318       1.1      matt 		curcpu()->ci_ci.dcache_size = 8 K;
    319       1.1      matt 		curcpu()->ci_ci.icache_size = 8 K;
    320       1.1      matt 		assoc = 2;
    321       1.1      matt 		break;
    322       1.1      matt 	case MPC603e:
    323       1.1      matt 	case MPC603ev:
    324       1.1      matt 	case MPC604:
    325       1.1      matt 	case MPC8240:
    326       1.1      matt 	case MPC8245:
    327      1.31   aymeric 	case MPCG2:
    328       1.1      matt 		curcpu()->ci_ci.dcache_size = 16 K;
    329       1.1      matt 		curcpu()->ci_ci.icache_size = 16 K;
    330       1.1      matt 		assoc = 4;
    331       1.1      matt 		break;
    332      1.15    briggs 	case MPC604e:
    333       1.1      matt 	case MPC604ev:
    334       1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    335       1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    336       1.1      matt 		assoc = 4;
    337       1.1      matt 		break;
    338      1.41   garbled 	case IBMPOWER3II:
    339      1.41   garbled 		curcpu()->ci_ci.dcache_size = 64 K;
    340      1.41   garbled 		curcpu()->ci_ci.icache_size = 32 K;
    341      1.41   garbled 		curcpu()->ci_ci.dcache_line_size = 128;
    342      1.41   garbled 		curcpu()->ci_ci.icache_line_size = 128;
    343      1.41   garbled 		assoc = 128; /* not a typo */
    344      1.41   garbled 		break;
    345      1.27   sanjayl 	case IBM970:
    346      1.27   sanjayl 	case IBM970FX:
    347  1.44.6.2       mjf 	case IBM970MP:
    348      1.27   sanjayl 		curcpu()->ci_ci.dcache_size = 32 K;
    349      1.27   sanjayl 		curcpu()->ci_ci.icache_size = 64 K;
    350      1.27   sanjayl 		curcpu()->ci_ci.dcache_line_size = 128;
    351      1.27   sanjayl 		curcpu()->ci_ci.icache_line_size = 128;
    352      1.27   sanjayl 		assoc = 2;
    353      1.27   sanjayl 		break;
    354      1.27   sanjayl 
    355       1.1      matt 	default:
    356       1.6   thorpej 		curcpu()->ci_ci.dcache_size = PAGE_SIZE;
    357       1.6   thorpej 		curcpu()->ci_ci.icache_size = PAGE_SIZE;
    358       1.1      matt 		assoc = 1;
    359       1.1      matt #undef	K
    360       1.1      matt 	}
    361       1.1      matt 
    362       1.1      matt 	/*
    363       1.1      matt 	 * Possibly recolor.
    364       1.1      matt 	 */
    365       1.1      matt 	uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
    366       1.1      matt }
    367       1.1      matt 
    368       1.1      matt struct cpu_info *
    369       1.1      matt cpu_attach_common(struct device *self, int id)
    370       1.1      matt {
    371       1.1      matt 	struct cpu_info *ci;
    372       1.1      matt 	u_int pvr, vers;
    373       1.1      matt 
    374       1.1      matt 	ci = &cpu_info[id];
    375       1.1      matt #ifndef MULTIPROCESSOR
    376       1.1      matt 	/*
    377       1.1      matt 	 * If this isn't the primary CPU, print an error message
    378       1.1      matt 	 * and just bail out.
    379       1.1      matt 	 */
    380       1.1      matt 	if (id != 0) {
    381       1.3      matt 		aprint_normal(": ID %d\n", id);
    382       1.3      matt 		aprint_normal("%s: processor off-line; multiprocessor support "
    383       1.1      matt 		    "not present in kernel\n", self->dv_xname);
    384       1.1      matt 		return (NULL);
    385       1.1      matt 	}
    386       1.1      matt #endif
    387       1.1      matt 
    388       1.1      matt 	ci->ci_cpuid = id;
    389       1.1      matt 	ci->ci_intrdepth = -1;
    390       1.1      matt 	ci->ci_dev = self;
    391      1.20      matt 	ci->ci_idlespin = cpu_idlespin;
    392       1.1      matt 
    393       1.1      matt 	pvr = mfpvr();
    394       1.1      matt 	vers = (pvr >> 16) & 0xffff;
    395       1.1      matt 
    396       1.1      matt 	switch (id) {
    397       1.1      matt 	case 0:
    398       1.1      matt 		/* load my cpu_number to PIR */
    399       1.1      matt 		switch (vers) {
    400       1.1      matt 		case MPC601:
    401       1.1      matt 		case MPC604:
    402      1.15    briggs 		case MPC604e:
    403       1.1      matt 		case MPC604ev:
    404       1.1      matt 		case MPC7400:
    405       1.1      matt 		case MPC7410:
    406      1.22      matt 		case MPC7447A:
    407      1.22      matt 		case MPC7448:
    408       1.1      matt 		case MPC7450:
    409       1.1      matt 		case MPC7455:
    410      1.11      matt 		case MPC7457:
    411       1.1      matt 			mtspr(SPR_PIR, id);
    412       1.1      matt 		}
    413       1.1      matt 		cpu_setup(self, ci);
    414       1.1      matt 		break;
    415       1.1      matt 	default:
    416       1.1      matt 		if (id >= CPU_MAXNUM) {
    417       1.3      matt 			aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
    418       1.1      matt 			panic("cpuattach");
    419       1.1      matt 		}
    420       1.1      matt #ifndef MULTIPROCESSOR
    421       1.3      matt 		aprint_normal(" not configured\n");
    422       1.1      matt 		return NULL;
    423      1.29      yamt #else
    424      1.29      yamt 		mi_cpu_attach(ci);
    425      1.29      yamt 		break;
    426       1.1      matt #endif
    427       1.1      matt 	}
    428       1.1      matt 	return (ci);
    429       1.1      matt }
    430       1.1      matt 
    431       1.1      matt void
    432       1.1      matt cpu_setup(self, ci)
    433       1.1      matt 	struct device *self;
    434       1.1      matt 	struct cpu_info *ci;
    435       1.1      matt {
    436      1.41   garbled 	u_int hid0, hid0_save, pvr, vers;
    437      1.24        he 	const char *bitmask;
    438      1.24        he 	char hidbuf[128];
    439       1.1      matt 	char model[80];
    440       1.1      matt 
    441       1.1      matt 	pvr = mfpvr();
    442       1.1      matt 	vers = (pvr >> 16) & 0xffff;
    443       1.1      matt 
    444       1.1      matt 	cpu_identify(model, sizeof(model));
    445       1.3      matt 	aprint_normal(": %s, ID %d%s\n", model,  cpu_number(),
    446       1.1      matt 	    cpu_number() == 0 ? " (primary)" : "");
    447       1.1      matt 
    448  1.44.6.2       mjf 	/* set the cpu number */
    449  1.44.6.2       mjf 	ci->ci_cpuid = cpu_number();
    450      1.41   garbled 	hid0_save = hid0 = mfspr(SPR_HID0);
    451      1.27   sanjayl 
    452       1.1      matt 	cpu_probe_cache();
    453       1.1      matt 
    454       1.1      matt 	/*
    455       1.1      matt 	 * Configure power-saving mode.
    456       1.1      matt 	 */
    457       1.1      matt 	switch (vers) {
    458      1.18    briggs 	case MPC604:
    459      1.18    briggs 	case MPC604e:
    460      1.18    briggs 	case MPC604ev:
    461      1.18    briggs 		/*
    462      1.18    briggs 		 * Do not have HID0 support settings, but can support
    463      1.18    briggs 		 * MSR[POW] off
    464      1.18    briggs 		 */
    465      1.18    briggs 		powersave = 1;
    466      1.18    briggs 		break;
    467      1.18    briggs 
    468       1.1      matt 	case MPC603:
    469       1.1      matt 	case MPC603e:
    470       1.1      matt 	case MPC603ev:
    471       1.1      matt 	case MPC750:
    472       1.1      matt 	case IBM750FX:
    473       1.1      matt 	case MPC7400:
    474       1.1      matt 	case MPC7410:
    475       1.1      matt 	case MPC8240:
    476       1.1      matt 	case MPC8245:
    477      1.31   aymeric 	case MPCG2:
    478       1.1      matt 		/* Select DOZE mode. */
    479       1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    480       1.1      matt 		hid0 |= HID0_DOZE | HID0_DPM;
    481       1.1      matt 		powersave = 1;
    482       1.1      matt 		break;
    483       1.1      matt 
    484      1.22      matt 	case MPC7447A:
    485      1.22      matt 	case MPC7448:
    486      1.11      matt 	case MPC7457:
    487       1.1      matt 	case MPC7455:
    488       1.1      matt 	case MPC7450:
    489       1.5      matt 		/* Enable the 7450 branch caches */
    490       1.5      matt 		hid0 |= HID0_SGE | HID0_BTIC;
    491       1.5      matt 		hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
    492  1.44.6.1       mjf 		/* Enable more and larger BAT registers */
    493  1.44.6.1       mjf 		if (oeacpufeat & OEACPU_XBSEN)
    494  1.44.6.1       mjf 			hid0 |= HID0_XBSEN;
    495  1.44.6.1       mjf 		if (oeacpufeat & OEACPU_HIGHBAT)
    496  1.44.6.1       mjf 			hid0 |= HID0_HIGH_BAT_EN;
    497       1.1      matt 		/* Disable BTIC on 7450 Rev 2.0 or earlier */
    498       1.5      matt 		if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
    499       1.1      matt 			hid0 &= ~HID0_BTIC;
    500       1.1      matt 		/* Select NAP mode. */
    501  1.44.6.1       mjf 		hid0 &= ~HID0_SLEEP;
    502  1.44.6.1       mjf 		hid0 |= HID0_NAP | HID0_DPM;
    503      1.19       chs 		powersave = 1;
    504       1.1      matt 		break;
    505       1.1      matt 
    506      1.27   sanjayl 	case IBM970:
    507      1.27   sanjayl 	case IBM970FX:
    508  1.44.6.2       mjf 	case IBM970MP:
    509      1.41   garbled 	case IBMPOWER3II:
    510       1.1      matt 	default:
    511       1.1      matt 		/* No power-saving mode is available. */ ;
    512       1.1      matt 	}
    513       1.1      matt 
    514       1.1      matt #ifdef NAPMODE
    515       1.1      matt 	switch (vers) {
    516       1.1      matt 	case IBM750FX:
    517       1.1      matt 	case MPC750:
    518       1.1      matt 	case MPC7400:
    519       1.1      matt 		/* Select NAP mode. */
    520       1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    521       1.1      matt 		hid0 |= HID0_NAP;
    522       1.1      matt 		break;
    523       1.1      matt 	}
    524       1.1      matt #endif
    525       1.1      matt 
    526       1.1      matt 	switch (vers) {
    527       1.1      matt 	case IBM750FX:
    528       1.1      matt 	case MPC750:
    529       1.1      matt 		hid0 &= ~HID0_DBP;		/* XXX correct? */
    530       1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    531       1.1      matt 		break;
    532       1.1      matt 
    533       1.1      matt 	case MPC7400:
    534       1.1      matt 	case MPC7410:
    535       1.1      matt 		hid0 &= ~HID0_SPD;
    536       1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    537       1.1      matt 		hid0 |= HID0_EIEC;
    538       1.1      matt 		break;
    539       1.1      matt 	}
    540       1.1      matt 
    541      1.41   garbled 	if (hid0 != hid0_save) {
    542      1.41   garbled 		mtspr(SPR_HID0, hid0);
    543      1.41   garbled 		__asm volatile("sync;isync");
    544      1.41   garbled 	}
    545      1.41   garbled 
    546       1.1      matt 
    547       1.1      matt 	switch (vers) {
    548       1.1      matt 	case MPC601:
    549       1.1      matt 		bitmask = HID0_601_BITMASK;
    550       1.1      matt 		break;
    551       1.1      matt 	case MPC7450:
    552       1.1      matt 	case MPC7455:
    553      1.11      matt 	case MPC7457:
    554       1.1      matt 		bitmask = HID0_7450_BITMASK;
    555       1.1      matt 		break;
    556      1.27   sanjayl 	case IBM970:
    557      1.27   sanjayl 	case IBM970FX:
    558  1.44.6.2       mjf 	case IBM970MP:
    559      1.27   sanjayl 		bitmask = 0;
    560      1.27   sanjayl 		break;
    561       1.1      matt 	default:
    562       1.1      matt 		bitmask = HID0_BITMASK;
    563       1.1      matt 		break;
    564       1.1      matt 	}
    565       1.1      matt 	bitmask_snprintf(hid0, bitmask, hidbuf, sizeof hidbuf);
    566      1.41   garbled 	aprint_normal("%s: HID0 %s, powersave: %d\n", self->dv_xname, hidbuf,
    567      1.41   garbled 	    powersave);
    568       1.1      matt 
    569      1.23    briggs 	ci->ci_khz = 0;
    570      1.23    briggs 
    571       1.1      matt 	/*
    572       1.1      matt 	 * Display speed and cache configuration.
    573       1.1      matt 	 */
    574      1.15    briggs 	switch (vers) {
    575      1.15    briggs 	case MPC604:
    576      1.15    briggs 	case MPC604e:
    577      1.15    briggs 	case MPC604ev:
    578      1.15    briggs 	case MPC750:
    579      1.15    briggs 	case IBM750FX:
    580      1.16    briggs 	case MPC7400:
    581      1.15    briggs 	case MPC7410:
    582      1.22      matt 	case MPC7447A:
    583      1.22      matt 	case MPC7448:
    584      1.16    briggs 	case MPC7450:
    585      1.16    briggs 	case MPC7455:
    586      1.16    briggs 	case MPC7457:
    587       1.7      matt 		aprint_normal("%s: ", self->dv_xname);
    588      1.23    briggs 		cpu_probe_speed(ci);
    589      1.23    briggs 		aprint_normal("%u.%02u MHz",
    590      1.23    briggs 			      ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
    591      1.36   garbled 		switch (vers) {
    592      1.37  macallan 		case MPC7450: /* 7441 does not have L3! */
    593      1.37  macallan 		case MPC7455: /* 7445 does not have L3! */
    594      1.37  macallan 		case MPC7457: /* 7447 does not have L3! */
    595      1.37  macallan 			cpu_config_l3cr(vers);
    596      1.38  macallan 			break;
    597      1.36   garbled 		case IBM750FX:
    598      1.36   garbled 		case MPC750:
    599      1.36   garbled 		case MPC7400:
    600      1.36   garbled 		case MPC7410:
    601      1.36   garbled 		case MPC7447A:
    602      1.36   garbled 		case MPC7448:
    603      1.36   garbled 			cpu_config_l2cr(pvr);
    604      1.36   garbled 			break;
    605      1.36   garbled 		default:
    606      1.36   garbled 			break;
    607       1.7      matt 		}
    608       1.7      matt 		aprint_normal("\n");
    609      1.15    briggs 		break;
    610       1.1      matt 	}
    611       1.1      matt 
    612       1.1      matt #if NSYSMON_ENVSYS > 0
    613       1.1      matt 	/*
    614       1.1      matt 	 * Attach MPC750 temperature sensor to the envsys subsystem.
    615       1.1      matt 	 * XXX the 74xx series also has this sensor, but it is not
    616       1.1      matt 	 * XXX supported by Motorola and may return values that are off by
    617       1.1      matt 	 * XXX 35-55 degrees C.
    618       1.1      matt 	 */
    619       1.1      matt 	if (vers == MPC750 || vers == IBM750FX)
    620       1.1      matt 		cpu_tau_setup(ci);
    621       1.1      matt #endif
    622       1.1      matt 
    623       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
    624       1.1      matt 		NULL, self->dv_xname, "clock");
    625       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softclock, EVCNT_TYPE_INTR,
    626       1.1      matt 		NULL, self->dv_xname, "soft clock");
    627       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softnet, EVCNT_TYPE_INTR,
    628       1.1      matt 		NULL, self->dv_xname, "soft net");
    629       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softserial, EVCNT_TYPE_INTR,
    630       1.1      matt 		NULL, self->dv_xname, "soft serial");
    631       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
    632       1.1      matt 		NULL, self->dv_xname, "traps");
    633       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
    634       1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "kernel DSI traps");
    635       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
    636       1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user DSI traps");
    637       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
    638       1.1      matt 		&ci->ci_ev_udsi, self->dv_xname, "user DSI failures");
    639      1.10      matt 	evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
    640      1.10      matt 		&ci->ci_ev_traps, self->dv_xname, "kernel ISI traps");
    641       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
    642       1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user ISI traps");
    643       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
    644       1.1      matt 		&ci->ci_ev_isi, self->dv_xname, "user ISI failures");
    645       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
    646       1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "system call traps");
    647       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
    648       1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "PGM traps");
    649       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
    650       1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "FPU unavailable traps");
    651       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
    652       1.1      matt 		&ci->ci_ev_fpu, self->dv_xname, "FPU context switches");
    653       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
    654       1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user alignment traps");
    655       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
    656       1.1      matt 		&ci->ci_ev_ali, self->dv_xname, "user alignment traps");
    657       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
    658       1.1      matt 		&ci->ci_ev_umchk, self->dv_xname, "user MCHK failures");
    659       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
    660       1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "AltiVec unavailable");
    661       1.1      matt #ifdef ALTIVEC
    662       1.1      matt 	if (cpu_altivec) {
    663       1.1      matt 		evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
    664       1.1      matt 		    &ci->ci_ev_vec, self->dv_xname, "AltiVec context switches");
    665       1.1      matt 	}
    666       1.1      matt #endif
    667      1.33   garbled 	evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
    668      1.33   garbled 		NULL, self->dv_xname, "IPIs");
    669       1.1      matt }
    670       1.1      matt 
    671      1.36   garbled /*
    672      1.36   garbled  * According to a document labeled "PVR Register Settings":
    673      1.36   garbled  ** For integrated microprocessors the PVR register inside the device
    674      1.36   garbled  ** will identify the version of the microprocessor core. You must also
    675      1.36   garbled  ** read the Device ID, PCI register 02, to identify the part and the
    676      1.36   garbled  ** Revision ID, PCI register 08, to identify the revision of the
    677      1.36   garbled  ** integrated microprocessor.
    678      1.36   garbled  * This apparently applies to 8240/8245/8241, PVR 00810101 and 80811014
    679      1.36   garbled  */
    680      1.36   garbled 
    681       1.1      matt void
    682       1.1      matt cpu_identify(char *str, size_t len)
    683       1.1      matt {
    684      1.24        he 	u_int pvr, major, minor;
    685       1.1      matt 	uint16_t vers, rev, revfmt;
    686       1.1      matt 	const struct cputab *cp;
    687       1.1      matt 	const char *name;
    688       1.1      matt 	size_t n;
    689       1.1      matt 
    690       1.1      matt 	pvr = mfpvr();
    691       1.1      matt 	vers = pvr >> 16;
    692       1.1      matt 	rev = pvr;
    693      1.27   sanjayl 
    694       1.1      matt 	switch (vers) {
    695       1.1      matt 	case MPC7410:
    696      1.24        he 		minor = (pvr >> 0) & 0xff;
    697      1.24        he 		major = minor <= 4 ? 1 : 2;
    698       1.1      matt 		break;
    699      1.36   garbled 	case MPCG2: /*XXX see note above */
    700      1.36   garbled 		major = (pvr >> 4) & 0xf;
    701      1.36   garbled 		minor = (pvr >> 0) & 0xf;
    702      1.36   garbled 		break;
    703       1.1      matt 	default:
    704      1.36   garbled 		major = (pvr >>  8) & 0xf;
    705      1.24        he 		minor = (pvr >>  0) & 0xf;
    706       1.1      matt 	}
    707       1.1      matt 
    708       1.1      matt 	for (cp = models; cp->name[0] != '\0'; cp++) {
    709       1.1      matt 		if (cp->version == vers)
    710       1.1      matt 			break;
    711       1.1      matt 	}
    712       1.1      matt 
    713       1.1      matt 	if (str == NULL) {
    714       1.1      matt 		str = cpu_model;
    715       1.1      matt 		len = sizeof(cpu_model);
    716       1.1      matt 		cpu = vers;
    717       1.1      matt 	}
    718       1.1      matt 
    719       1.1      matt 	revfmt = cp->revfmt;
    720       1.1      matt 	name = cp->name;
    721       1.1      matt 	if (rev == MPC750 && pvr == 15) {
    722       1.1      matt 		name = "755";
    723       1.1      matt 		revfmt = REVFMT_HEX;
    724       1.1      matt 	}
    725       1.1      matt 
    726       1.1      matt 	if (cp->name[0] != '\0') {
    727       1.1      matt 		n = snprintf(str, len, "%s (Revision ", cp->name);
    728       1.1      matt 	} else {
    729       1.1      matt 		n = snprintf(str, len, "Version %#x (Revision ", vers);
    730       1.1      matt 	}
    731       1.1      matt 	if (len > n) {
    732       1.1      matt 		switch (revfmt) {
    733       1.1      matt 		case REVFMT_MAJMIN:
    734      1.24        he 			snprintf(str + n, len - n, "%u.%u)", major, minor);
    735       1.1      matt 			break;
    736       1.1      matt 		case REVFMT_HEX:
    737       1.1      matt 			snprintf(str + n, len - n, "0x%04x)", rev);
    738       1.1      matt 			break;
    739       1.1      matt 		case REVFMT_DEC:
    740       1.1      matt 			snprintf(str + n, len - n, "%u)", rev);
    741       1.1      matt 			break;
    742       1.1      matt 		}
    743       1.1      matt 	}
    744       1.1      matt }
    745       1.1      matt 
    746       1.1      matt #ifdef L2CR_CONFIG
    747       1.1      matt u_int l2cr_config = L2CR_CONFIG;
    748       1.1      matt #else
    749       1.1      matt u_int l2cr_config = 0;
    750       1.1      matt #endif
    751       1.1      matt 
    752       1.2     jklos #ifdef L3CR_CONFIG
    753       1.2     jklos u_int l3cr_config = L3CR_CONFIG;
    754       1.2     jklos #else
    755       1.2     jklos u_int l3cr_config = 0;
    756       1.2     jklos #endif
    757       1.2     jklos 
    758       1.1      matt void
    759       1.7      matt cpu_enable_l2cr(register_t l2cr)
    760       1.7      matt {
    761       1.7      matt 	register_t msr, x;
    762      1.40   garbled 	uint16_t vers;
    763       1.7      matt 
    764      1.40   garbled 	vers = mfpvr() >> 16;
    765      1.40   garbled 
    766       1.7      matt 	/* Disable interrupts and set the cache config bits. */
    767       1.7      matt 	msr = mfmsr();
    768       1.7      matt 	mtmsr(msr & ~PSL_EE);
    769       1.7      matt #ifdef ALTIVEC
    770       1.7      matt 	if (cpu_altivec)
    771      1.26     perry 		__asm volatile("dssall");
    772       1.7      matt #endif
    773      1.26     perry 	__asm volatile("sync");
    774       1.7      matt 	mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
    775      1.26     perry 	__asm volatile("sync");
    776       1.7      matt 
    777       1.7      matt 	/* Wait for L2 clock to be stable (640 L2 clocks). */
    778       1.7      matt 	delay(100);
    779       1.7      matt 
    780       1.7      matt 	/* Invalidate all L2 contents. */
    781      1.40   garbled 	if (MPC745X_P(vers)) {
    782      1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    783      1.40   garbled 		do {
    784      1.40   garbled 			x = mfspr(SPR_L2CR);
    785      1.40   garbled 		} while (x & L2CR_L2I);
    786      1.40   garbled 	} else {
    787      1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    788      1.40   garbled 		do {
    789      1.40   garbled 			x = mfspr(SPR_L2CR);
    790      1.40   garbled 		} while (x & L2CR_L2IP);
    791      1.40   garbled 	}
    792       1.7      matt 	/* Enable L2 cache. */
    793       1.7      matt 	l2cr |= L2CR_L2E;
    794       1.7      matt 	mtspr(SPR_L2CR, l2cr);
    795       1.7      matt 	mtmsr(msr);
    796       1.7      matt }
    797       1.7      matt 
    798       1.7      matt void
    799       1.7      matt cpu_enable_l3cr(register_t l3cr)
    800       1.1      matt {
    801       1.7      matt 	register_t x;
    802       1.7      matt 
    803       1.7      matt 	/* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
    804       1.7      matt 
    805       1.7      matt 	/*
    806       1.7      matt 	 * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
    807       1.7      matt 	 *    L3CLKEN.  (also mask off reserved bits in case they were included
    808       1.7      matt 	 *    in L3CR_CONFIG)
    809       1.7      matt 	 */
    810       1.7      matt 	l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
    811       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    812       1.7      matt 
    813       1.7      matt 	/* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
    814       1.7      matt 	l3cr |= 0x04000000;
    815       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    816       1.7      matt 
    817       1.7      matt 	/* 3: Set L3CLKEN to 1*/
    818       1.7      matt 	l3cr |= L3CR_L3CLKEN;
    819       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    820       1.7      matt 
    821       1.7      matt 	/* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
    822      1.26     perry 	__asm volatile("dssall;sync");
    823       1.7      matt 	/* L3 cache is already disabled, no need to clear L3E */
    824       1.7      matt 	mtspr(SPR_L3CR, l3cr|L3CR_L3I);
    825       1.7      matt 	do {
    826       1.7      matt 		x = mfspr(SPR_L3CR);
    827       1.7      matt 	} while (x & L3CR_L3I);
    828       1.7      matt 
    829       1.7      matt 	/* 6: Clear L3CLKEN to 0 */
    830       1.7      matt 	l3cr &= ~L3CR_L3CLKEN;
    831       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    832       1.7      matt 
    833       1.7      matt 	/* 7: Perform a 'sync' and wait at least 100 CPU cycles */
    834      1.26     perry 	__asm volatile("sync");
    835       1.7      matt 	delay(100);
    836       1.7      matt 
    837       1.7      matt 	/* 8: Set L3E and L3CLKEN */
    838       1.7      matt 	l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
    839       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    840       1.7      matt 
    841       1.7      matt 	/* 9: Perform a 'sync' and wait at least 100 CPU cycles */
    842      1.26     perry 	__asm volatile("sync");
    843       1.7      matt 	delay(100);
    844       1.7      matt }
    845       1.7      matt 
    846       1.7      matt void
    847       1.7      matt cpu_config_l2cr(int pvr)
    848       1.7      matt {
    849       1.7      matt 	register_t l2cr;
    850      1.36   garbled 	u_int vers = (pvr >> 16) & 0xffff;
    851       1.1      matt 
    852       1.1      matt 	l2cr = mfspr(SPR_L2CR);
    853       1.1      matt 
    854       1.1      matt 	/*
    855       1.1      matt 	 * For MP systems, the firmware may only configure the L2 cache
    856       1.1      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    857       1.1      matt 	 * should use the same value for L2CR.
    858       1.1      matt 	 */
    859       1.1      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
    860       1.1      matt 		l2cr_config = l2cr;
    861       1.1      matt 	}
    862       1.1      matt 
    863       1.1      matt 	/*
    864       1.1      matt 	 * Configure L2 cache if not enabled.
    865       1.1      matt 	 */
    866       1.8       scw 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
    867       1.7      matt 		cpu_enable_l2cr(l2cr_config);
    868       1.8       scw 		l2cr = mfspr(SPR_L2CR);
    869       1.8       scw 	}
    870       1.7      matt 
    871      1.15    briggs 	if ((l2cr & L2CR_L2E) == 0) {
    872      1.15    briggs 		aprint_normal(" L2 cache present but not enabled ");
    873       1.7      matt 		return;
    874      1.15    briggs 	}
    875      1.36   garbled 	aprint_normal(",");
    876       1.1      matt 
    877      1.36   garbled 	switch (vers) {
    878      1.36   garbled 	case IBM750FX:
    879       1.7      matt 		cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
    880      1.36   garbled 		break;
    881      1.36   garbled 	case MPC750:
    882      1.36   garbled 		if ((pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
    883      1.36   garbled 		    (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */)
    884      1.36   garbled 			cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
    885      1.36   garbled 		else
    886      1.36   garbled 			cpu_fmttab_print(cpu_l2cr_formats, l2cr);
    887      1.36   garbled 		break;
    888      1.36   garbled 	case MPC7447A:
    889      1.36   garbled 	case MPC7457:
    890      1.36   garbled 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
    891      1.36   garbled 		return;
    892      1.36   garbled 	case MPC7448:
    893      1.36   garbled 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
    894      1.36   garbled 		return;
    895      1.36   garbled 	case MPC7450:
    896      1.36   garbled 	case MPC7455:
    897      1.36   garbled 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
    898      1.36   garbled 		break;
    899      1.36   garbled 	default:
    900       1.7      matt 		cpu_fmttab_print(cpu_l2cr_formats, l2cr);
    901      1.36   garbled 		break;
    902       1.1      matt 	}
    903       1.7      matt }
    904       1.1      matt 
    905       1.7      matt void
    906       1.7      matt cpu_config_l3cr(int vers)
    907       1.7      matt {
    908       1.7      matt 	register_t l2cr;
    909       1.7      matt 	register_t l3cr;
    910       1.7      matt 
    911       1.7      matt 	l2cr = mfspr(SPR_L2CR);
    912       1.1      matt 
    913       1.7      matt 	/*
    914       1.7      matt 	 * For MP systems, the firmware may only configure the L2 cache
    915       1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    916       1.7      matt 	 * should use the same value for L2CR.
    917       1.7      matt 	 */
    918       1.7      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
    919       1.7      matt 		l2cr_config = l2cr;
    920       1.7      matt 	}
    921       1.1      matt 
    922       1.7      matt 	/*
    923       1.7      matt 	 * Configure L2 cache if not enabled.
    924       1.7      matt 	 */
    925       1.7      matt 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
    926       1.7      matt 		cpu_enable_l2cr(l2cr_config);
    927       1.7      matt 		l2cr = mfspr(SPR_L2CR);
    928       1.7      matt 	}
    929       1.7      matt 
    930       1.7      matt 	aprint_normal(",");
    931      1.22      matt 	switch (vers) {
    932      1.22      matt 	case MPC7447A:
    933      1.22      matt 	case MPC7457:
    934      1.22      matt 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
    935      1.22      matt 		return;
    936      1.22      matt 	case MPC7448:
    937      1.22      matt 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
    938      1.22      matt 		return;
    939      1.22      matt 	default:
    940      1.22      matt 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
    941      1.22      matt 		break;
    942      1.22      matt 	}
    943       1.2     jklos 
    944       1.7      matt 	l3cr = mfspr(SPR_L3CR);
    945       1.1      matt 
    946       1.7      matt 	/*
    947       1.7      matt 	 * For MP systems, the firmware may only configure the L3 cache
    948       1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    949       1.7      matt 	 * should use the same value for L3CR.
    950       1.7      matt 	 */
    951       1.7      matt 	if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
    952       1.7      matt 		l3cr_config = l3cr;
    953       1.7      matt 	}
    954       1.1      matt 
    955       1.7      matt 	/*
    956       1.7      matt 	 * Configure L3 cache if not enabled.
    957       1.7      matt 	 */
    958       1.7      matt 	if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
    959       1.7      matt 		cpu_enable_l3cr(l3cr_config);
    960       1.7      matt 		l3cr = mfspr(SPR_L3CR);
    961       1.7      matt 	}
    962       1.7      matt 
    963       1.7      matt 	if (l3cr & L3CR_L3E) {
    964       1.7      matt 		aprint_normal(",");
    965       1.7      matt 		cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
    966       1.7      matt 	}
    967       1.1      matt }
    968       1.1      matt 
    969       1.1      matt void
    970      1.23    briggs cpu_probe_speed(struct cpu_info *ci)
    971       1.1      matt {
    972       1.1      matt 	uint64_t cps;
    973       1.1      matt 
    974       1.7      matt 	mtspr(SPR_MMCR0, MMCR0_FC);
    975       1.1      matt 	mtspr(SPR_PMC1, 0);
    976       1.7      matt 	mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
    977       1.1      matt 	delay(100000);
    978       1.1      matt 	cps = (mfspr(SPR_PMC1) * 10) + 4999;
    979       1.1      matt 
    980      1.15    briggs 	mtspr(SPR_MMCR0, MMCR0_FC);
    981      1.15    briggs 
    982      1.23    briggs 	ci->ci_khz = cps / 1000;
    983       1.1      matt }
    984       1.1      matt 
    985       1.1      matt #if NSYSMON_ENVSYS > 0
    986       1.1      matt void
    987       1.1      matt cpu_tau_setup(struct cpu_info *ci)
    988       1.1      matt {
    989      1.34   xtraeme 	struct sysmon_envsys *sme;
    990      1.34   xtraeme 	envsys_data_t sensor;
    991       1.1      matt 	int error;
    992       1.1      matt 
    993      1.34   xtraeme 	sme = sysmon_envsys_create();
    994      1.12      matt 
    995      1.35    kefren 	sensor.state = ENVSYS_SVALID;
    996      1.34   xtraeme 	sensor.units = ENVSYS_STEMP;
    997      1.34   xtraeme 	(void)strlcpy(sensor.desc, "CPU Temp", sizeof(sensor.desc));
    998      1.34   xtraeme 	if (sysmon_envsys_sensor_attach(sme, &sensor)) {
    999      1.34   xtraeme 		sysmon_envsys_destroy(sme);
   1000      1.34   xtraeme 		return;
   1001      1.34   xtraeme 	}
   1002      1.34   xtraeme 
   1003      1.34   xtraeme 	sme->sme_name = ci->ci_dev->dv_xname;
   1004      1.34   xtraeme 	sme->sme_cookie = ci;
   1005      1.34   xtraeme 	sme->sme_refresh = cpu_tau_refresh;
   1006       1.1      matt 
   1007      1.34   xtraeme 	if ((error = sysmon_envsys_register(sme)) != 0) {
   1008       1.3      matt 		aprint_error("%s: unable to register with sysmon (%d)\n",
   1009       1.1      matt 		    ci->ci_dev->dv_xname, error);
   1010      1.34   xtraeme 		sysmon_envsys_destroy(sme);
   1011      1.34   xtraeme 	}
   1012       1.1      matt }
   1013       1.1      matt 
   1014       1.1      matt 
   1015       1.1      matt /* Find the temperature of the CPU. */
   1016      1.34   xtraeme void
   1017      1.34   xtraeme cpu_tau_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
   1018       1.1      matt {
   1019       1.1      matt 	int i, threshold, count;
   1020       1.1      matt 
   1021       1.1      matt 	threshold = 64; /* Half of the 7-bit sensor range */
   1022       1.1      matt 	mtspr(SPR_THRM1, 0);
   1023       1.1      matt 	mtspr(SPR_THRM2, 0);
   1024       1.1      matt 	/* XXX This counter is supposed to be "at least 20 microseonds, in
   1025       1.1      matt 	 * XXX units of clock cycles". Since we don't have convenient
   1026       1.1      matt 	 * XXX access to the CPU speed, set it to a conservative value,
   1027       1.1      matt 	 * XXX that is, assuming a fast (1GHz) G3 CPU (As of February 2002,
   1028       1.1      matt 	 * XXX the fastest G3 processor is 700MHz) . The cost is that
   1029       1.1      matt 	 * XXX measuring the temperature takes a bit longer.
   1030       1.1      matt 	 */
   1031       1.1      matt         mtspr(SPR_THRM3, SPR_THRM_TIMER(20000) | SPR_THRM_ENABLE);
   1032       1.1      matt 
   1033       1.1      matt 	/* Successive-approximation code adapted from Motorola
   1034       1.1      matt 	 * application note AN1800/D, "Programming the Thermal Assist
   1035       1.1      matt 	 * Unit in the MPC750 Microprocessor".
   1036       1.1      matt 	 */
   1037       1.1      matt 	for (i = 4; i >= 0 ; i--) {
   1038       1.1      matt 		mtspr(SPR_THRM1,
   1039       1.1      matt 		    SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
   1040       1.1      matt 		count = 0;
   1041       1.1      matt 		while ((count < 100) &&
   1042       1.1      matt 		    ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
   1043       1.1      matt 			count++;
   1044       1.1      matt 			delay(1);
   1045       1.1      matt 		}
   1046       1.1      matt 		if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
   1047       1.1      matt 			/* The interrupt bit was set, meaning the
   1048       1.1      matt 			 * temperature was above the threshold
   1049       1.1      matt 			 */
   1050       1.1      matt 			threshold += 2 << i;
   1051       1.1      matt 		} else {
   1052       1.1      matt 			/* Temperature was below the threshold */
   1053       1.1      matt 			threshold -= 2 << i;
   1054       1.1      matt 		}
   1055       1.1      matt 	}
   1056       1.1      matt 	threshold += 2;
   1057       1.1      matt 
   1058       1.1      matt 	/* Convert the temperature in degrees C to microkelvin */
   1059      1.34   xtraeme 	edata->value_cur = (threshold * 1000000) + 273150000;
   1060       1.1      matt }
   1061       1.1      matt #endif /* NSYSMON_ENVSYS > 0 */
   1062      1.33   garbled 
   1063      1.33   garbled #ifdef MULTIPROCESSOR
   1064  1.44.6.2       mjf extern volatile u_int cpu_spinstart_ack;
   1065  1.44.6.2       mjf 
   1066      1.33   garbled int
   1067      1.33   garbled cpu_spinup(struct device *self, struct cpu_info *ci)
   1068      1.33   garbled {
   1069      1.33   garbled 	volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
   1070      1.33   garbled 	struct pglist mlist;
   1071      1.33   garbled 	int i, error, pvr, vers;
   1072  1.44.6.2       mjf 	char *cp, *hp;
   1073      1.33   garbled 
   1074      1.33   garbled 	pvr = mfpvr();
   1075      1.33   garbled 	vers = pvr >> 16;
   1076      1.33   garbled 	KASSERT(ci != curcpu());
   1077      1.33   garbled 
   1078      1.33   garbled 	/*
   1079      1.33   garbled 	 * Allocate some contiguous pages for the intteup PCB and stack
   1080      1.33   garbled 	 * from the lowest 256MB (because bat0 always maps it va == pa).
   1081  1.44.6.2       mjf 	 * Must be 16 byte aligned.
   1082      1.33   garbled 	 */
   1083  1.44.6.2       mjf 	error = uvm_pglistalloc(INTSTK, 0x10000, 0x10000000, 16, 0,
   1084  1.44.6.2       mjf 	    &mlist, 1, 1);
   1085      1.33   garbled 	if (error) {
   1086      1.33   garbled 		aprint_error(": unable to allocate idle stack\n");
   1087      1.33   garbled 		return -1;
   1088      1.33   garbled 	}
   1089      1.33   garbled 
   1090      1.33   garbled 	KASSERT(ci != &cpu_info[0]);
   1091      1.33   garbled 
   1092      1.33   garbled 	cp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
   1093      1.33   garbled 	memset(cp, 0, INTSTK);
   1094      1.33   garbled 
   1095      1.33   garbled 	ci->ci_intstk = cp;
   1096      1.33   garbled 
   1097  1.44.6.2       mjf 	/* Now allocate a hatch stack */
   1098  1.44.6.2       mjf 	error = uvm_pglistalloc(0x1000, 0x10000, 0x10000000, 16, 0,
   1099  1.44.6.2       mjf 	    &mlist, 1, 1);
   1100  1.44.6.2       mjf 	if (error) {
   1101  1.44.6.2       mjf 		aprint_error(": unable to allocate hatch stack\n");
   1102  1.44.6.2       mjf 		return -1;
   1103  1.44.6.2       mjf 	}
   1104  1.44.6.2       mjf 
   1105  1.44.6.2       mjf 	hp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
   1106  1.44.6.2       mjf 	memset(hp, 0, 0x1000);
   1107  1.44.6.2       mjf 
   1108      1.33   garbled 	/* Initialize secondary cpu's initial lwp to its idlelwp. */
   1109      1.33   garbled 	ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
   1110      1.33   garbled 	ci->ci_curpcb = &ci->ci_curlwp->l_addr->u_pcb;
   1111      1.33   garbled 	ci->ci_curpm = ci->ci_curpcb->pcb_pm;
   1112      1.33   garbled 
   1113      1.33   garbled 	cpu_hatch_data = h;
   1114      1.33   garbled 	h->running = 0;
   1115      1.33   garbled 	h->self = self;
   1116      1.33   garbled 	h->ci = ci;
   1117      1.33   garbled 	h->pir = ci->ci_cpuid;
   1118  1.44.6.2       mjf 
   1119  1.44.6.2       mjf 	cpu_hatch_stack = (uint32_t)hp;
   1120      1.33   garbled 	ci->ci_lasttb = cpu_info[0].ci_lasttb;
   1121      1.33   garbled 
   1122      1.33   garbled 	/* copy special registers */
   1123  1.44.6.2       mjf 
   1124      1.33   garbled 	h->hid0 = mfspr(SPR_HID0);
   1125  1.44.6.2       mjf 
   1126      1.33   garbled 	__asm volatile ("mfsdr1 %0" : "=r"(h->sdr1));
   1127  1.44.6.2       mjf 	for (i = 0; i < 16; i++) {
   1128      1.33   garbled 		__asm ("mfsrin %0,%1" : "=r"(h->sr[i]) :
   1129      1.33   garbled 		       "r"(i << ADDR_SR_SHFT));
   1130  1.44.6.2       mjf 	}
   1131  1.44.6.2       mjf 	if (oeacpufeat & OEACPU_64)
   1132  1.44.6.2       mjf 		h->asr = mfspr(SPR_ASR);
   1133  1.44.6.2       mjf 	else
   1134  1.44.6.2       mjf 		h->asr = 0;
   1135  1.44.6.2       mjf 
   1136      1.33   garbled 	/* copy the bat regs */
   1137      1.33   garbled 	__asm volatile ("mfibatu %0,0" : "=r"(h->batu[0]));
   1138      1.33   garbled 	__asm volatile ("mfibatl %0,0" : "=r"(h->batl[0]));
   1139      1.33   garbled 	__asm volatile ("mfibatu %0,1" : "=r"(h->batu[1]));
   1140      1.33   garbled 	__asm volatile ("mfibatl %0,1" : "=r"(h->batl[1]));
   1141      1.33   garbled 	__asm volatile ("mfibatu %0,2" : "=r"(h->batu[2]));
   1142      1.33   garbled 	__asm volatile ("mfibatl %0,2" : "=r"(h->batl[2]));
   1143      1.33   garbled 	__asm volatile ("mfibatu %0,3" : "=r"(h->batu[3]));
   1144      1.33   garbled 	__asm volatile ("mfibatl %0,3" : "=r"(h->batl[3]));
   1145      1.33   garbled 	__asm volatile ("sync; isync");
   1146      1.33   garbled 
   1147      1.33   garbled 	if (md_setup_trampoline(h, ci) == -1)
   1148      1.33   garbled 		return -1;
   1149      1.33   garbled 	md_presync_timebase(h);
   1150      1.33   garbled 	md_start_timebase(h);
   1151      1.33   garbled 
   1152      1.33   garbled 	/* wait for secondary printf */
   1153  1.44.6.2       mjf 
   1154      1.33   garbled 	delay(200000);
   1155      1.33   garbled 
   1156  1.44.6.2       mjf 	if (h->running < 1) {
   1157  1.44.6.2       mjf 		aprint_error("%d:CPU %d didn't start %d\n", cpu_spinstart_ack,
   1158  1.44.6.2       mjf 		    ci->ci_cpuid, cpu_spinstart_ack);
   1159  1.44.6.2       mjf 		Debugger();
   1160      1.33   garbled 		return -1;
   1161      1.33   garbled 	}
   1162      1.33   garbled 
   1163      1.33   garbled 	/* Register IPI Interrupt */
   1164  1.44.6.2       mjf 	if (ipiops.ppc_establish_ipi)
   1165  1.44.6.2       mjf 		ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
   1166      1.33   garbled 
   1167      1.33   garbled 	return 0;
   1168      1.33   garbled }
   1169      1.33   garbled 
   1170      1.33   garbled static volatile int start_secondary_cpu;
   1171  1.44.6.2       mjf extern void tlbia(void);
   1172      1.33   garbled 
   1173  1.44.6.2       mjf register_t
   1174  1.44.6.2       mjf cpu_hatch(void)
   1175      1.33   garbled {
   1176      1.33   garbled 	volatile struct cpu_hatch_data *h = cpu_hatch_data;
   1177      1.33   garbled 	struct cpu_info * const ci = h->ci;
   1178      1.33   garbled 	u_int msr;
   1179      1.33   garbled 	int i;
   1180      1.33   garbled 
   1181      1.33   garbled 	/* Initialize timebase. */
   1182      1.33   garbled 	__asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
   1183      1.33   garbled 
   1184  1.44.6.2       mjf 	/*
   1185  1.44.6.2       mjf 	 * Set PIR (Processor Identification Register).  i.e. whoami
   1186  1.44.6.2       mjf 	 * Note that PIR is read-only on some CPU's.  Try to work around
   1187  1.44.6.2       mjf 	 * that as best as possible.  Assume that if it is 0, it is meant
   1188  1.44.6.2       mjf 	 * to be setup by us.
   1189  1.44.6.2       mjf 	 */
   1190  1.44.6.2       mjf 
   1191  1.44.6.2       mjf 	msr = mfspr(SPR_PIR);
   1192  1.44.6.2       mjf 	if (msr == 0)
   1193  1.44.6.2       mjf 		mtspr(SPR_PIR, h->pir);
   1194  1.44.6.2       mjf 
   1195      1.33   garbled 	__asm volatile ("mtsprg 0,%0" :: "r"(ci));
   1196  1.44.6.2       mjf 	cpu_spinstart_ack = 0;
   1197      1.33   garbled 
   1198      1.33   garbled 	/* Initialize MMU. */
   1199      1.33   garbled 	__asm ("mtibatu 0,%0" :: "r"(h->batu[0]));
   1200      1.33   garbled 	__asm ("mtibatl 0,%0" :: "r"(h->batl[0]));
   1201      1.33   garbled 	__asm ("mtibatu 1,%0" :: "r"(h->batu[1]));
   1202      1.33   garbled 	__asm ("mtibatl 1,%0" :: "r"(h->batl[1]));
   1203      1.33   garbled 	__asm ("mtibatu 2,%0" :: "r"(h->batu[2]));
   1204      1.33   garbled 	__asm ("mtibatl 2,%0" :: "r"(h->batl[2]));
   1205      1.33   garbled 	__asm ("mtibatu 3,%0" :: "r"(h->batu[3]));
   1206      1.33   garbled 	__asm ("mtibatl 3,%0" :: "r"(h->batl[3]));
   1207      1.33   garbled 
   1208      1.33   garbled 	mtspr(SPR_HID0, h->hid0);
   1209      1.33   garbled 
   1210      1.33   garbled 	__asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
   1211      1.33   garbled 	    :: "r"(battable[0].batl), "r"(battable[0].batu));
   1212      1.33   garbled 
   1213  1.44.6.2       mjf 	__asm volatile ("sync");
   1214      1.33   garbled 	for (i = 0; i < 16; i++)
   1215      1.33   garbled 		__asm ("mtsrin %0,%1" :: "r"(h->sr[i]), "r"(i << ADDR_SR_SHFT));
   1216  1.44.6.2       mjf 	__asm volatile ("sync; isync");
   1217  1.44.6.2       mjf 
   1218  1.44.6.2       mjf 	if (oeacpufeat & OEACPU_64)
   1219  1.44.6.2       mjf 		mtspr(SPR_ASR, h->asr);
   1220      1.33   garbled 
   1221  1.44.6.2       mjf 	cpu_spinstart_ack = 1;
   1222  1.44.6.2       mjf 	__asm ("ptesync");
   1223      1.33   garbled 	__asm ("mtsdr1 %0" :: "r"(h->sdr1));
   1224  1.44.6.2       mjf 	__asm volatile ("sync; isync");
   1225  1.44.6.2       mjf 
   1226  1.44.6.2       mjf 	cpu_spinstart_ack = 5;
   1227  1.44.6.2       mjf 	for (i = 0; i < 16; i++)
   1228  1.44.6.2       mjf 		__asm ("mfsrin %0,%1" : "=r"(h->sr[i]) :
   1229  1.44.6.2       mjf 		       "r"(i << ADDR_SR_SHFT));
   1230      1.33   garbled 
   1231      1.33   garbled 	/* Enable I/D address translations. */
   1232  1.44.6.2       mjf 	msr = mfmsr();
   1233      1.33   garbled 	msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
   1234  1.44.6.2       mjf 	mtmsr(msr);
   1235      1.33   garbled 	__asm volatile ("sync; isync");
   1236  1.44.6.2       mjf 	cpu_spinstart_ack = 2;
   1237      1.33   garbled 
   1238      1.33   garbled 	md_sync_timebase(h);
   1239      1.33   garbled 
   1240      1.33   garbled 	cpu_setup(h->self, ci);
   1241      1.33   garbled 
   1242      1.33   garbled 	h->running = 1;
   1243      1.33   garbled 	__asm volatile ("sync; isync");
   1244      1.33   garbled 
   1245      1.33   garbled 	while (start_secondary_cpu == 0)
   1246      1.33   garbled 		;
   1247      1.33   garbled 
   1248      1.33   garbled 	__asm volatile ("sync; isync");
   1249      1.33   garbled 
   1250  1.44.6.2       mjf 	aprint_normal("cpu%d started\n", curcpu()->ci_index);
   1251      1.33   garbled 	__asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
   1252      1.33   garbled 
   1253      1.33   garbled 	md_setup_interrupts();
   1254      1.33   garbled 
   1255      1.33   garbled 	ci->ci_ipending = 0;
   1256      1.33   garbled 	ci->ci_cpl = 0;
   1257      1.33   garbled 
   1258      1.33   garbled 	mtmsr(mfmsr() | PSL_EE);
   1259  1.44.6.2       mjf 	return ci->ci_data.cpu_idlelwp->l_addr->u_pcb.pcb_sp;
   1260      1.33   garbled }
   1261      1.33   garbled 
   1262      1.33   garbled void
   1263      1.33   garbled cpu_boot_secondary_processors()
   1264      1.33   garbled {
   1265      1.33   garbled 	start_secondary_cpu = 1;
   1266      1.33   garbled 	__asm volatile ("sync");
   1267      1.33   garbled }
   1268      1.33   garbled 
   1269      1.33   garbled #endif /*MULTIPROCESSOR*/
   1270