Home | History | Annotate | Line # | Download | only in oea
cpu_subr.c revision 1.50.14.1
      1  1.50.14.1      matt /*	$NetBSD: cpu_subr.c,v 1.50.14.1 2011/01/07 02:12:19 matt Exp $	*/
      2        1.1      matt 
      3        1.1      matt /*-
      4        1.1      matt  * Copyright (c) 2001 Matt Thomas.
      5        1.1      matt  * Copyright (c) 2001 Tsubai Masanari.
      6        1.1      matt  * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
      7        1.1      matt  * All rights reserved.
      8        1.1      matt  *
      9        1.1      matt  * Redistribution and use in source and binary forms, with or without
     10        1.1      matt  * modification, are permitted provided that the following conditions
     11        1.1      matt  * are met:
     12        1.1      matt  * 1. Redistributions of source code must retain the above copyright
     13        1.1      matt  *    notice, this list of conditions and the following disclaimer.
     14        1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     16        1.1      matt  *    documentation and/or other materials provided with the distribution.
     17        1.1      matt  * 3. All advertising materials mentioning features or use of this software
     18        1.1      matt  *    must display the following acknowledgement:
     19        1.1      matt  *	This product includes software developed by
     20        1.1      matt  *	Internet Research Institute, Inc.
     21        1.1      matt  * 4. The name of the author may not be used to endorse or promote products
     22        1.1      matt  *    derived from this software without specific prior written permission.
     23        1.1      matt  *
     24        1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     25        1.1      matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26        1.1      matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27        1.1      matt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     28        1.1      matt  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29        1.1      matt  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30        1.1      matt  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31        1.1      matt  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32        1.1      matt  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
     33        1.1      matt  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34        1.1      matt  */
     35        1.9     lukem 
     36        1.9     lukem #include <sys/cdefs.h>
     37  1.50.14.1      matt __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.50.14.1 2011/01/07 02:12:19 matt Exp $");
     38        1.1      matt 
     39        1.1      matt #include "opt_ppcparam.h"
     40        1.1      matt #include "opt_multiprocessor.h"
     41        1.1      matt #include "opt_altivec.h"
     42        1.1      matt #include "sysmon_envsys.h"
     43        1.1      matt 
     44        1.1      matt #include <sys/param.h>
     45        1.1      matt #include <sys/systm.h>
     46        1.1      matt #include <sys/device.h>
     47       1.33   garbled #include <sys/types.h>
     48       1.33   garbled #include <sys/lwp.h>
     49       1.33   garbled #include <sys/user.h>
     50       1.12      matt #include <sys/malloc.h>
     51        1.1      matt 
     52        1.1      matt #include <uvm/uvm_extern.h>
     53        1.1      matt 
     54        1.1      matt #include <powerpc/oea/hid.h>
     55        1.1      matt #include <powerpc/oea/hid_601.h>
     56        1.1      matt #include <powerpc/spr.h>
     57  1.50.14.1      matt #include <powerpc/oea/spr.h>
     58       1.42   garbled #include <powerpc/oea/cpufeat.h>
     59        1.1      matt 
     60        1.1      matt #include <dev/sysmon/sysmonvar.h>
     61        1.1      matt 
     62        1.7      matt static void cpu_enable_l2cr(register_t);
     63        1.7      matt static void cpu_enable_l3cr(register_t);
     64        1.1      matt static void cpu_config_l2cr(int);
     65        1.7      matt static void cpu_config_l3cr(int);
     66       1.23    briggs static void cpu_probe_speed(struct cpu_info *);
     67       1.20      matt static void cpu_idlespin(void);
     68        1.1      matt #if NSYSMON_ENVSYS > 0
     69        1.1      matt static void cpu_tau_setup(struct cpu_info *);
     70       1.34   xtraeme static void cpu_tau_refresh(struct sysmon_envsys *, envsys_data_t *);
     71        1.1      matt #endif
     72        1.1      matt 
     73        1.1      matt int cpu;
     74        1.1      matt int ncpus;
     75        1.1      matt 
     76        1.7      matt struct fmttab {
     77        1.7      matt 	register_t fmt_mask;
     78        1.7      matt 	register_t fmt_value;
     79        1.7      matt 	const char *fmt_string;
     80        1.7      matt };
     81        1.7      matt 
     82       1.50  macallan /*
     83       1.50  macallan  * This should be one per CPU but since we only support it on 750 variants it
     84       1.50  macallan  * doesn't realy matter since none of them supports SMP
     85       1.50  macallan  */
     86       1.50  macallan envsys_data_t sensor;
     87       1.50  macallan 
     88        1.7      matt static const struct fmttab cpu_7450_l2cr_formats[] = {
     89        1.7      matt 	{ L2CR_L2E, 0, " disabled" },
     90        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
     91        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
     92        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
     93        1.7      matt 	{ L2CR_L2E, ~0, " 256KB L2 cache" },
     94       1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
     95       1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
     96       1.28   garbled 	{ 0, 0, NULL }
     97        1.7      matt };
     98        1.7      matt 
     99       1.22      matt static const struct fmttab cpu_7448_l2cr_formats[] = {
    100       1.22      matt 	{ L2CR_L2E, 0, " disabled" },
    101       1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    102       1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    103       1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    104       1.22      matt 	{ L2CR_L2E, ~0, " 1MB L2 cache" },
    105       1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    106       1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
    107       1.28   garbled 	{ 0, 0, NULL }
    108       1.22      matt };
    109       1.22      matt 
    110       1.11      matt static const struct fmttab cpu_7457_l2cr_formats[] = {
    111       1.11      matt 	{ L2CR_L2E, 0, " disabled" },
    112       1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    113       1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    114       1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    115       1.11      matt 	{ L2CR_L2E, ~0, " 512KB L2 cache" },
    116       1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    117       1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
    118       1.28   garbled 	{ 0, 0, NULL }
    119       1.11      matt };
    120       1.11      matt 
    121        1.7      matt static const struct fmttab cpu_7450_l3cr_formats[] = {
    122        1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
    123        1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
    124        1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
    125        1.7      matt 	{ L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
    126        1.7      matt 	{ L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
    127        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
    128        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
    129        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
    130        1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
    131        1.7      matt 	{ L3CR_L3SIZ, ~0, " L3 cache" },
    132        1.7      matt 	{ L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
    133        1.7      matt 	{ L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
    134        1.7      matt 	{ L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
    135        1.7      matt 	{ L3CR_L3CLK, ~0, " at" },
    136        1.7      matt 	{ L3CR_L3CLK, L3CLK_20, " 2:1" },
    137        1.7      matt 	{ L3CR_L3CLK, L3CLK_25, " 2.5:1" },
    138        1.7      matt 	{ L3CR_L3CLK, L3CLK_30, " 3:1" },
    139        1.7      matt 	{ L3CR_L3CLK, L3CLK_35, " 3.5:1" },
    140        1.7      matt 	{ L3CR_L3CLK, L3CLK_40, " 4:1" },
    141        1.7      matt 	{ L3CR_L3CLK, L3CLK_50, " 5:1" },
    142        1.7      matt 	{ L3CR_L3CLK, L3CLK_60, " 6:1" },
    143        1.7      matt 	{ L3CR_L3CLK, ~0, " ratio" },
    144       1.28   garbled 	{ 0, 0, NULL },
    145        1.7      matt };
    146        1.7      matt 
    147        1.7      matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
    148        1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    149        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    150        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    151        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    152        1.7      matt 	{ 0, ~0, " 512KB" },
    153        1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    154        1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    155        1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " with ECC" },
    156        1.7      matt 	{ 0, ~0, " L2 cache" },
    157       1.28   garbled 	{ 0, 0, NULL }
    158        1.7      matt };
    159        1.7      matt 
    160        1.7      matt static const struct fmttab cpu_l2cr_formats[] = {
    161        1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    162        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    163        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    164        1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    165        1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " parity" },
    166        1.7      matt 	{ L2CR_L2PE, 0, " no-parity" },
    167        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
    168        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
    169        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
    170        1.7      matt 	{ L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
    171        1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    172        1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    173        1.7      matt 	{ L2CR_L2E, ~0, " L2 cache" },
    174        1.7      matt 	{ L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
    175        1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
    176        1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
    177        1.7      matt 	{ L2CR_L2CLK, ~0, " at" },
    178        1.7      matt 	{ L2CR_L2CLK, L2CLK_10, " 1:1" },
    179        1.7      matt 	{ L2CR_L2CLK, L2CLK_15, " 1.5:1" },
    180        1.7      matt 	{ L2CR_L2CLK, L2CLK_20, " 2:1" },
    181        1.7      matt 	{ L2CR_L2CLK, L2CLK_25, " 2.5:1" },
    182        1.7      matt 	{ L2CR_L2CLK, L2CLK_30, " 3:1" },
    183        1.7      matt 	{ L2CR_L2CLK, L2CLK_35, " 3.5:1" },
    184        1.7      matt 	{ L2CR_L2CLK, L2CLK_40, " 4:1" },
    185        1.7      matt 	{ L2CR_L2CLK, ~0, " ratio" },
    186       1.28   garbled 	{ 0, 0, NULL }
    187        1.7      matt };
    188        1.7      matt 
    189        1.7      matt static void cpu_fmttab_print(const struct fmttab *, register_t);
    190        1.7      matt 
    191        1.7      matt struct cputab {
    192        1.7      matt 	const char name[8];
    193        1.7      matt 	uint16_t version;
    194        1.7      matt 	uint16_t revfmt;
    195        1.7      matt };
    196        1.7      matt #define	REVFMT_MAJMIN	1		/* %u.%u */
    197        1.7      matt #define	REVFMT_HEX	2		/* 0x%04x */
    198        1.7      matt #define	REVFMT_DEC	3		/* %u */
    199        1.7      matt static const struct cputab models[] = {
    200        1.7      matt 	{ "601",	MPC601,		REVFMT_DEC },
    201        1.7      matt 	{ "602",	MPC602,		REVFMT_DEC },
    202        1.7      matt 	{ "603",	MPC603,		REVFMT_MAJMIN },
    203        1.7      matt 	{ "603e",	MPC603e,	REVFMT_MAJMIN },
    204        1.7      matt 	{ "603ev",	MPC603ev,	REVFMT_MAJMIN },
    205       1.31   aymeric 	{ "G2",		MPCG2,		REVFMT_MAJMIN },
    206        1.7      matt 	{ "604",	MPC604,		REVFMT_MAJMIN },
    207       1.15    briggs 	{ "604e",	MPC604e,	REVFMT_MAJMIN },
    208        1.7      matt 	{ "604ev",	MPC604ev,	REVFMT_MAJMIN },
    209        1.7      matt 	{ "620",	MPC620,  	REVFMT_HEX },
    210        1.7      matt 	{ "750",	MPC750,		REVFMT_MAJMIN },
    211        1.7      matt 	{ "750FX",	IBM750FX,	REVFMT_MAJMIN },
    212        1.7      matt 	{ "7400",	MPC7400,	REVFMT_MAJMIN },
    213        1.7      matt 	{ "7410",	MPC7410,	REVFMT_MAJMIN },
    214        1.7      matt 	{ "7450",	MPC7450,	REVFMT_MAJMIN },
    215        1.7      matt 	{ "7455",	MPC7455,	REVFMT_MAJMIN },
    216       1.11      matt 	{ "7457",	MPC7457,	REVFMT_MAJMIN },
    217       1.21      matt 	{ "7447A",	MPC7447A,	REVFMT_MAJMIN },
    218       1.22      matt 	{ "7448",	MPC7448,	REVFMT_MAJMIN },
    219        1.7      matt 	{ "8240",	MPC8240,	REVFMT_MAJMIN },
    220       1.30  nisimura 	{ "8245",	MPC8245,	REVFMT_MAJMIN },
    221       1.27   sanjayl 	{ "970",	IBM970,		REVFMT_MAJMIN },
    222       1.27   sanjayl 	{ "970FX",	IBM970FX,	REVFMT_MAJMIN },
    223       1.47       chs 	{ "970MP",	IBM970MP,	REVFMT_MAJMIN },
    224       1.41   garbled 	{ "POWER3II",   IBMPOWER3II,    REVFMT_MAJMIN },
    225        1.7      matt 	{ "",		0,		REVFMT_HEX }
    226        1.7      matt };
    227        1.7      matt 
    228        1.1      matt #ifdef MULTIPROCESSOR
    229       1.33   garbled struct cpu_info cpu_info[CPU_MAXNUM] = { { .ci_curlwp = &lwp0, }, };
    230       1.33   garbled volatile struct cpu_hatch_data *cpu_hatch_data;
    231       1.33   garbled volatile int cpu_hatch_stack;
    232       1.33   garbled extern int ticks_per_intr;
    233       1.33   garbled #include <powerpc/oea/bat.h>
    234       1.33   garbled #include <arch/powerpc/pic/picvar.h>
    235       1.33   garbled #include <arch/powerpc/pic/ipivar.h>
    236       1.33   garbled extern struct bat battable[];
    237        1.1      matt #else
    238       1.33   garbled struct cpu_info cpu_info[1] = { { .ci_curlwp = &lwp0, }, };
    239       1.33   garbled #endif /*MULTIPROCESSOR*/
    240        1.1      matt 
    241        1.1      matt int cpu_altivec;
    242       1.14    kleink int cpu_psluserset, cpu_pslusermod;
    243        1.1      matt char cpu_model[80];
    244        1.1      matt 
    245       1.42   garbled /* This is to be called from locore.S, and nowhere else. */
    246       1.42   garbled 
    247       1.42   garbled void
    248       1.42   garbled cpu_model_init(void)
    249       1.42   garbled {
    250       1.42   garbled 	u_int pvr, vers;
    251       1.42   garbled 
    252       1.42   garbled 	pvr = mfpvr();
    253       1.42   garbled 	vers = pvr >> 16;
    254       1.42   garbled 
    255       1.42   garbled 	oeacpufeat = 0;
    256       1.42   garbled 
    257       1.42   garbled 	if ((vers >= IBMRS64II && vers <= IBM970GX) || vers == MPC620 ||
    258       1.42   garbled 		vers == IBMCELL || vers == IBMPOWER6P5)
    259       1.42   garbled 		oeacpufeat |= OEACPU_64 | OEACPU_64_BRIDGE | OEACPU_NOBAT;
    260       1.42   garbled 
    261       1.45      matt 	else if (vers == MPC601)
    262       1.42   garbled 		oeacpufeat |= OEACPU_601;
    263       1.45      matt 
    264       1.45      matt 	else if (MPC745X_P(vers) && vers != MPC7450)
    265       1.45      matt 		oeacpufeat |= OEACPU_XBSEN | OEACPU_HIGHBAT | OEACPU_HIGHSPRG;
    266       1.42   garbled }
    267       1.42   garbled 
    268        1.1      matt void
    269        1.7      matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
    270        1.7      matt {
    271        1.7      matt 	for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
    272        1.7      matt 		if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
    273        1.7      matt 		    (data & fmt->fmt_mask) == fmt->fmt_value)
    274        1.7      matt 			aprint_normal("%s", fmt->fmt_string);
    275        1.7      matt 	}
    276        1.7      matt }
    277        1.7      matt 
    278        1.7      matt void
    279       1.20      matt cpu_idlespin(void)
    280       1.20      matt {
    281       1.20      matt 	register_t msr;
    282       1.20      matt 
    283       1.20      matt 	if (powersave <= 0)
    284       1.20      matt 		return;
    285       1.20      matt 
    286       1.26     perry 	__asm volatile(
    287       1.20      matt 		"sync;"
    288       1.20      matt 		"mfmsr	%0;"
    289       1.20      matt 		"oris	%0,%0,%1@h;"	/* enter power saving mode */
    290       1.20      matt 		"mtmsr	%0;"
    291       1.20      matt 		"isync;"
    292       1.20      matt 	    :	"=r"(msr)
    293       1.20      matt 	    :	"J"(PSL_POW));
    294       1.20      matt }
    295       1.20      matt 
    296       1.20      matt void
    297        1.1      matt cpu_probe_cache(void)
    298        1.1      matt {
    299        1.1      matt 	u_int assoc, pvr, vers;
    300        1.1      matt 
    301        1.1      matt 	pvr = mfpvr();
    302        1.1      matt 	vers = pvr >> 16;
    303        1.1      matt 
    304       1.27   sanjayl 
    305       1.27   sanjayl 	/* Presently common across almost all implementations. */
    306       1.43   garbled 	curcpu()->ci_ci.dcache_line_size = 32;
    307       1.43   garbled 	curcpu()->ci_ci.icache_line_size = 32;
    308       1.27   sanjayl 
    309       1.27   sanjayl 
    310        1.1      matt 	switch (vers) {
    311        1.1      matt #define	K	*1024
    312        1.1      matt 	case IBM750FX:
    313        1.1      matt 	case MPC601:
    314        1.1      matt 	case MPC750:
    315       1.48  macallan 	case MPC7400:
    316       1.22      matt 	case MPC7447A:
    317       1.22      matt 	case MPC7448:
    318        1.1      matt 	case MPC7450:
    319        1.1      matt 	case MPC7455:
    320       1.11      matt 	case MPC7457:
    321        1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    322        1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    323        1.1      matt 		assoc = 8;
    324        1.1      matt 		break;
    325        1.1      matt 	case MPC603:
    326        1.1      matt 		curcpu()->ci_ci.dcache_size = 8 K;
    327        1.1      matt 		curcpu()->ci_ci.icache_size = 8 K;
    328        1.1      matt 		assoc = 2;
    329        1.1      matt 		break;
    330        1.1      matt 	case MPC603e:
    331        1.1      matt 	case MPC603ev:
    332        1.1      matt 	case MPC604:
    333        1.1      matt 	case MPC8240:
    334        1.1      matt 	case MPC8245:
    335       1.31   aymeric 	case MPCG2:
    336        1.1      matt 		curcpu()->ci_ci.dcache_size = 16 K;
    337        1.1      matt 		curcpu()->ci_ci.icache_size = 16 K;
    338        1.1      matt 		assoc = 4;
    339        1.1      matt 		break;
    340       1.15    briggs 	case MPC604e:
    341        1.1      matt 	case MPC604ev:
    342        1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    343        1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    344        1.1      matt 		assoc = 4;
    345        1.1      matt 		break;
    346       1.41   garbled 	case IBMPOWER3II:
    347       1.41   garbled 		curcpu()->ci_ci.dcache_size = 64 K;
    348       1.41   garbled 		curcpu()->ci_ci.icache_size = 32 K;
    349       1.41   garbled 		curcpu()->ci_ci.dcache_line_size = 128;
    350       1.41   garbled 		curcpu()->ci_ci.icache_line_size = 128;
    351       1.41   garbled 		assoc = 128; /* not a typo */
    352       1.41   garbled 		break;
    353       1.27   sanjayl 	case IBM970:
    354       1.27   sanjayl 	case IBM970FX:
    355       1.47       chs 	case IBM970MP:
    356       1.27   sanjayl 		curcpu()->ci_ci.dcache_size = 32 K;
    357       1.27   sanjayl 		curcpu()->ci_ci.icache_size = 64 K;
    358       1.27   sanjayl 		curcpu()->ci_ci.dcache_line_size = 128;
    359       1.27   sanjayl 		curcpu()->ci_ci.icache_line_size = 128;
    360       1.27   sanjayl 		assoc = 2;
    361       1.27   sanjayl 		break;
    362       1.27   sanjayl 
    363        1.1      matt 	default:
    364        1.6   thorpej 		curcpu()->ci_ci.dcache_size = PAGE_SIZE;
    365        1.6   thorpej 		curcpu()->ci_ci.icache_size = PAGE_SIZE;
    366        1.1      matt 		assoc = 1;
    367        1.1      matt #undef	K
    368        1.1      matt 	}
    369        1.1      matt 
    370        1.1      matt 	/*
    371        1.1      matt 	 * Possibly recolor.
    372        1.1      matt 	 */
    373        1.1      matt 	uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
    374        1.1      matt }
    375        1.1      matt 
    376        1.1      matt struct cpu_info *
    377        1.1      matt cpu_attach_common(struct device *self, int id)
    378        1.1      matt {
    379        1.1      matt 	struct cpu_info *ci;
    380        1.1      matt 	u_int pvr, vers;
    381        1.1      matt 
    382        1.1      matt 	ci = &cpu_info[id];
    383        1.1      matt #ifndef MULTIPROCESSOR
    384        1.1      matt 	/*
    385        1.1      matt 	 * If this isn't the primary CPU, print an error message
    386        1.1      matt 	 * and just bail out.
    387        1.1      matt 	 */
    388        1.1      matt 	if (id != 0) {
    389        1.3      matt 		aprint_normal(": ID %d\n", id);
    390        1.3      matt 		aprint_normal("%s: processor off-line; multiprocessor support "
    391        1.1      matt 		    "not present in kernel\n", self->dv_xname);
    392        1.1      matt 		return (NULL);
    393        1.1      matt 	}
    394        1.1      matt #endif
    395        1.1      matt 
    396        1.1      matt 	ci->ci_cpuid = id;
    397  1.50.14.1      matt 	ci->ci_idepth = -1;
    398        1.1      matt 	ci->ci_dev = self;
    399       1.20      matt 	ci->ci_idlespin = cpu_idlespin;
    400        1.1      matt 
    401        1.1      matt 	pvr = mfpvr();
    402        1.1      matt 	vers = (pvr >> 16) & 0xffff;
    403        1.1      matt 
    404        1.1      matt 	switch (id) {
    405        1.1      matt 	case 0:
    406        1.1      matt 		/* load my cpu_number to PIR */
    407        1.1      matt 		switch (vers) {
    408        1.1      matt 		case MPC601:
    409        1.1      matt 		case MPC604:
    410       1.15    briggs 		case MPC604e:
    411        1.1      matt 		case MPC604ev:
    412        1.1      matt 		case MPC7400:
    413        1.1      matt 		case MPC7410:
    414       1.22      matt 		case MPC7447A:
    415       1.22      matt 		case MPC7448:
    416        1.1      matt 		case MPC7450:
    417        1.1      matt 		case MPC7455:
    418       1.11      matt 		case MPC7457:
    419        1.1      matt 			mtspr(SPR_PIR, id);
    420        1.1      matt 		}
    421        1.1      matt 		cpu_setup(self, ci);
    422        1.1      matt 		break;
    423        1.1      matt 	default:
    424        1.1      matt 		if (id >= CPU_MAXNUM) {
    425        1.3      matt 			aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
    426        1.1      matt 			panic("cpuattach");
    427        1.1      matt 		}
    428        1.1      matt #ifndef MULTIPROCESSOR
    429        1.3      matt 		aprint_normal(" not configured\n");
    430        1.1      matt 		return NULL;
    431       1.29      yamt #else
    432       1.29      yamt 		mi_cpu_attach(ci);
    433       1.29      yamt 		break;
    434        1.1      matt #endif
    435        1.1      matt 	}
    436        1.1      matt 	return (ci);
    437        1.1      matt }
    438        1.1      matt 
    439        1.1      matt void
    440        1.1      matt cpu_setup(self, ci)
    441        1.1      matt 	struct device *self;
    442        1.1      matt 	struct cpu_info *ci;
    443        1.1      matt {
    444       1.41   garbled 	u_int hid0, hid0_save, pvr, vers;
    445       1.24        he 	const char *bitmask;
    446       1.24        he 	char hidbuf[128];
    447        1.1      matt 	char model[80];
    448        1.1      matt 
    449        1.1      matt 	pvr = mfpvr();
    450        1.1      matt 	vers = (pvr >> 16) & 0xffff;
    451        1.1      matt 
    452        1.1      matt 	cpu_identify(model, sizeof(model));
    453        1.3      matt 	aprint_normal(": %s, ID %d%s\n", model,  cpu_number(),
    454        1.1      matt 	    cpu_number() == 0 ? " (primary)" : "");
    455        1.1      matt 
    456       1.46   garbled 	/* set the cpu number */
    457       1.46   garbled 	ci->ci_cpuid = cpu_number();
    458       1.41   garbled 	hid0_save = hid0 = mfspr(SPR_HID0);
    459       1.27   sanjayl 
    460        1.1      matt 	cpu_probe_cache();
    461        1.1      matt 
    462        1.1      matt 	/*
    463        1.1      matt 	 * Configure power-saving mode.
    464        1.1      matt 	 */
    465        1.1      matt 	switch (vers) {
    466       1.18    briggs 	case MPC604:
    467       1.18    briggs 	case MPC604e:
    468       1.18    briggs 	case MPC604ev:
    469       1.18    briggs 		/*
    470       1.18    briggs 		 * Do not have HID0 support settings, but can support
    471       1.18    briggs 		 * MSR[POW] off
    472       1.18    briggs 		 */
    473       1.18    briggs 		powersave = 1;
    474       1.18    briggs 		break;
    475       1.18    briggs 
    476        1.1      matt 	case MPC603:
    477        1.1      matt 	case MPC603e:
    478        1.1      matt 	case MPC603ev:
    479        1.1      matt 	case MPC750:
    480        1.1      matt 	case IBM750FX:
    481        1.1      matt 	case MPC7400:
    482        1.1      matt 	case MPC7410:
    483        1.1      matt 	case MPC8240:
    484        1.1      matt 	case MPC8245:
    485       1.31   aymeric 	case MPCG2:
    486        1.1      matt 		/* Select DOZE mode. */
    487        1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    488        1.1      matt 		hid0 |= HID0_DOZE | HID0_DPM;
    489        1.1      matt 		powersave = 1;
    490        1.1      matt 		break;
    491        1.1      matt 
    492       1.22      matt 	case MPC7447A:
    493       1.22      matt 	case MPC7448:
    494       1.11      matt 	case MPC7457:
    495        1.1      matt 	case MPC7455:
    496        1.1      matt 	case MPC7450:
    497        1.5      matt 		/* Enable the 7450 branch caches */
    498        1.5      matt 		hid0 |= HID0_SGE | HID0_BTIC;
    499        1.5      matt 		hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
    500       1.45      matt 		/* Enable more and larger BAT registers */
    501       1.45      matt 		if (oeacpufeat & OEACPU_XBSEN)
    502       1.45      matt 			hid0 |= HID0_XBSEN;
    503       1.45      matt 		if (oeacpufeat & OEACPU_HIGHBAT)
    504       1.45      matt 			hid0 |= HID0_HIGH_BAT_EN;
    505        1.1      matt 		/* Disable BTIC on 7450 Rev 2.0 or earlier */
    506        1.5      matt 		if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
    507        1.1      matt 			hid0 &= ~HID0_BTIC;
    508        1.1      matt 		/* Select NAP mode. */
    509       1.45      matt 		hid0 &= ~HID0_SLEEP;
    510       1.45      matt 		hid0 |= HID0_NAP | HID0_DPM;
    511  1.50.14.1      matt //		powersave = 1;
    512        1.1      matt 		break;
    513        1.1      matt 
    514       1.27   sanjayl 	case IBM970:
    515       1.27   sanjayl 	case IBM970FX:
    516       1.47       chs 	case IBM970MP:
    517       1.41   garbled 	case IBMPOWER3II:
    518        1.1      matt 	default:
    519        1.1      matt 		/* No power-saving mode is available. */ ;
    520        1.1      matt 	}
    521        1.1      matt 
    522        1.1      matt #ifdef NAPMODE
    523        1.1      matt 	switch (vers) {
    524        1.1      matt 	case IBM750FX:
    525        1.1      matt 	case MPC750:
    526        1.1      matt 	case MPC7400:
    527        1.1      matt 		/* Select NAP mode. */
    528        1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    529        1.1      matt 		hid0 |= HID0_NAP;
    530        1.1      matt 		break;
    531        1.1      matt 	}
    532        1.1      matt #endif
    533        1.1      matt 
    534        1.1      matt 	switch (vers) {
    535        1.1      matt 	case IBM750FX:
    536        1.1      matt 	case MPC750:
    537        1.1      matt 		hid0 &= ~HID0_DBP;		/* XXX correct? */
    538        1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    539        1.1      matt 		break;
    540        1.1      matt 
    541        1.1      matt 	case MPC7400:
    542        1.1      matt 	case MPC7410:
    543        1.1      matt 		hid0 &= ~HID0_SPD;
    544        1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    545        1.1      matt 		hid0 |= HID0_EIEC;
    546        1.1      matt 		break;
    547        1.1      matt 	}
    548        1.1      matt 
    549       1.41   garbled 	if (hid0 != hid0_save) {
    550       1.41   garbled 		mtspr(SPR_HID0, hid0);
    551       1.41   garbled 		__asm volatile("sync;isync");
    552       1.41   garbled 	}
    553       1.41   garbled 
    554        1.1      matt 
    555        1.1      matt 	switch (vers) {
    556        1.1      matt 	case MPC601:
    557        1.1      matt 		bitmask = HID0_601_BITMASK;
    558        1.1      matt 		break;
    559        1.1      matt 	case MPC7450:
    560        1.1      matt 	case MPC7455:
    561       1.11      matt 	case MPC7457:
    562        1.1      matt 		bitmask = HID0_7450_BITMASK;
    563        1.1      matt 		break;
    564       1.27   sanjayl 	case IBM970:
    565       1.27   sanjayl 	case IBM970FX:
    566       1.47       chs 	case IBM970MP:
    567       1.27   sanjayl 		bitmask = 0;
    568       1.27   sanjayl 		break;
    569        1.1      matt 	default:
    570        1.1      matt 		bitmask = HID0_BITMASK;
    571        1.1      matt 		break;
    572        1.1      matt 	}
    573        1.1      matt 	bitmask_snprintf(hid0, bitmask, hidbuf, sizeof hidbuf);
    574       1.41   garbled 	aprint_normal("%s: HID0 %s, powersave: %d\n", self->dv_xname, hidbuf,
    575       1.41   garbled 	    powersave);
    576        1.1      matt 
    577       1.23    briggs 	ci->ci_khz = 0;
    578       1.23    briggs 
    579        1.1      matt 	/*
    580        1.1      matt 	 * Display speed and cache configuration.
    581        1.1      matt 	 */
    582       1.15    briggs 	switch (vers) {
    583       1.15    briggs 	case MPC604:
    584       1.15    briggs 	case MPC604e:
    585       1.15    briggs 	case MPC604ev:
    586       1.15    briggs 	case MPC750:
    587       1.15    briggs 	case IBM750FX:
    588       1.16    briggs 	case MPC7400:
    589       1.15    briggs 	case MPC7410:
    590       1.22      matt 	case MPC7447A:
    591       1.22      matt 	case MPC7448:
    592       1.16    briggs 	case MPC7450:
    593       1.16    briggs 	case MPC7455:
    594       1.16    briggs 	case MPC7457:
    595        1.7      matt 		aprint_normal("%s: ", self->dv_xname);
    596       1.23    briggs 		cpu_probe_speed(ci);
    597       1.23    briggs 		aprint_normal("%u.%02u MHz",
    598       1.23    briggs 			      ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
    599       1.36   garbled 		switch (vers) {
    600       1.37  macallan 		case MPC7450: /* 7441 does not have L3! */
    601       1.37  macallan 		case MPC7455: /* 7445 does not have L3! */
    602       1.37  macallan 		case MPC7457: /* 7447 does not have L3! */
    603       1.37  macallan 			cpu_config_l3cr(vers);
    604       1.38  macallan 			break;
    605       1.36   garbled 		case IBM750FX:
    606       1.36   garbled 		case MPC750:
    607       1.36   garbled 		case MPC7400:
    608       1.36   garbled 		case MPC7410:
    609       1.36   garbled 		case MPC7447A:
    610       1.36   garbled 		case MPC7448:
    611       1.36   garbled 			cpu_config_l2cr(pvr);
    612       1.36   garbled 			break;
    613       1.36   garbled 		default:
    614       1.36   garbled 			break;
    615        1.7      matt 		}
    616        1.7      matt 		aprint_normal("\n");
    617       1.15    briggs 		break;
    618        1.1      matt 	}
    619        1.1      matt 
    620        1.1      matt #if NSYSMON_ENVSYS > 0
    621        1.1      matt 	/*
    622        1.1      matt 	 * Attach MPC750 temperature sensor to the envsys subsystem.
    623        1.1      matt 	 * XXX the 74xx series also has this sensor, but it is not
    624        1.1      matt 	 * XXX supported by Motorola and may return values that are off by
    625        1.1      matt 	 * XXX 35-55 degrees C.
    626        1.1      matt 	 */
    627        1.1      matt 	if (vers == MPC750 || vers == IBM750FX)
    628        1.1      matt 		cpu_tau_setup(ci);
    629        1.1      matt #endif
    630        1.1      matt 
    631        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
    632        1.1      matt 		NULL, self->dv_xname, "clock");
    633        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softclock, EVCNT_TYPE_INTR,
    634        1.1      matt 		NULL, self->dv_xname, "soft clock");
    635        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softnet, EVCNT_TYPE_INTR,
    636        1.1      matt 		NULL, self->dv_xname, "soft net");
    637        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_softserial, EVCNT_TYPE_INTR,
    638        1.1      matt 		NULL, self->dv_xname, "soft serial");
    639        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
    640        1.1      matt 		NULL, self->dv_xname, "traps");
    641        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
    642        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "kernel DSI traps");
    643        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
    644        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user DSI traps");
    645        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
    646        1.1      matt 		&ci->ci_ev_udsi, self->dv_xname, "user DSI failures");
    647       1.10      matt 	evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
    648       1.10      matt 		&ci->ci_ev_traps, self->dv_xname, "kernel ISI traps");
    649        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
    650        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user ISI traps");
    651        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
    652        1.1      matt 		&ci->ci_ev_isi, self->dv_xname, "user ISI failures");
    653        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
    654        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "system call traps");
    655        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
    656        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "PGM traps");
    657        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
    658        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "FPU unavailable traps");
    659        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
    660        1.1      matt 		&ci->ci_ev_fpu, self->dv_xname, "FPU context switches");
    661        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
    662        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "user alignment traps");
    663        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
    664        1.1      matt 		&ci->ci_ev_ali, self->dv_xname, "user alignment traps");
    665        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
    666        1.1      matt 		&ci->ci_ev_umchk, self->dv_xname, "user MCHK failures");
    667        1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
    668        1.1      matt 		&ci->ci_ev_traps, self->dv_xname, "AltiVec unavailable");
    669        1.1      matt #ifdef ALTIVEC
    670        1.1      matt 	if (cpu_altivec) {
    671        1.1      matt 		evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
    672        1.1      matt 		    &ci->ci_ev_vec, self->dv_xname, "AltiVec context switches");
    673        1.1      matt 	}
    674        1.1      matt #endif
    675       1.33   garbled 	evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
    676       1.33   garbled 		NULL, self->dv_xname, "IPIs");
    677        1.1      matt }
    678        1.1      matt 
    679       1.36   garbled /*
    680       1.36   garbled  * According to a document labeled "PVR Register Settings":
    681       1.36   garbled  ** For integrated microprocessors the PVR register inside the device
    682       1.36   garbled  ** will identify the version of the microprocessor core. You must also
    683       1.36   garbled  ** read the Device ID, PCI register 02, to identify the part and the
    684       1.36   garbled  ** Revision ID, PCI register 08, to identify the revision of the
    685       1.36   garbled  ** integrated microprocessor.
    686       1.36   garbled  * This apparently applies to 8240/8245/8241, PVR 00810101 and 80811014
    687       1.36   garbled  */
    688       1.36   garbled 
    689        1.1      matt void
    690        1.1      matt cpu_identify(char *str, size_t len)
    691        1.1      matt {
    692       1.24        he 	u_int pvr, major, minor;
    693        1.1      matt 	uint16_t vers, rev, revfmt;
    694        1.1      matt 	const struct cputab *cp;
    695        1.1      matt 	const char *name;
    696        1.1      matt 	size_t n;
    697        1.1      matt 
    698        1.1      matt 	pvr = mfpvr();
    699        1.1      matt 	vers = pvr >> 16;
    700        1.1      matt 	rev = pvr;
    701       1.27   sanjayl 
    702        1.1      matt 	switch (vers) {
    703        1.1      matt 	case MPC7410:
    704       1.24        he 		minor = (pvr >> 0) & 0xff;
    705       1.24        he 		major = minor <= 4 ? 1 : 2;
    706        1.1      matt 		break;
    707       1.36   garbled 	case MPCG2: /*XXX see note above */
    708       1.36   garbled 		major = (pvr >> 4) & 0xf;
    709       1.36   garbled 		minor = (pvr >> 0) & 0xf;
    710       1.36   garbled 		break;
    711        1.1      matt 	default:
    712       1.36   garbled 		major = (pvr >>  8) & 0xf;
    713       1.24        he 		minor = (pvr >>  0) & 0xf;
    714        1.1      matt 	}
    715        1.1      matt 
    716        1.1      matt 	for (cp = models; cp->name[0] != '\0'; cp++) {
    717        1.1      matt 		if (cp->version == vers)
    718        1.1      matt 			break;
    719        1.1      matt 	}
    720        1.1      matt 
    721        1.1      matt 	if (str == NULL) {
    722        1.1      matt 		str = cpu_model;
    723        1.1      matt 		len = sizeof(cpu_model);
    724        1.1      matt 		cpu = vers;
    725        1.1      matt 	}
    726        1.1      matt 
    727        1.1      matt 	revfmt = cp->revfmt;
    728        1.1      matt 	name = cp->name;
    729        1.1      matt 	if (rev == MPC750 && pvr == 15) {
    730        1.1      matt 		name = "755";
    731        1.1      matt 		revfmt = REVFMT_HEX;
    732        1.1      matt 	}
    733        1.1      matt 
    734        1.1      matt 	if (cp->name[0] != '\0') {
    735        1.1      matt 		n = snprintf(str, len, "%s (Revision ", cp->name);
    736        1.1      matt 	} else {
    737        1.1      matt 		n = snprintf(str, len, "Version %#x (Revision ", vers);
    738        1.1      matt 	}
    739        1.1      matt 	if (len > n) {
    740        1.1      matt 		switch (revfmt) {
    741        1.1      matt 		case REVFMT_MAJMIN:
    742       1.24        he 			snprintf(str + n, len - n, "%u.%u)", major, minor);
    743        1.1      matt 			break;
    744        1.1      matt 		case REVFMT_HEX:
    745        1.1      matt 			snprintf(str + n, len - n, "0x%04x)", rev);
    746        1.1      matt 			break;
    747        1.1      matt 		case REVFMT_DEC:
    748        1.1      matt 			snprintf(str + n, len - n, "%u)", rev);
    749        1.1      matt 			break;
    750        1.1      matt 		}
    751        1.1      matt 	}
    752        1.1      matt }
    753        1.1      matt 
    754        1.1      matt #ifdef L2CR_CONFIG
    755        1.1      matt u_int l2cr_config = L2CR_CONFIG;
    756        1.1      matt #else
    757        1.1      matt u_int l2cr_config = 0;
    758        1.1      matt #endif
    759        1.1      matt 
    760        1.2     jklos #ifdef L3CR_CONFIG
    761        1.2     jklos u_int l3cr_config = L3CR_CONFIG;
    762        1.2     jklos #else
    763        1.2     jklos u_int l3cr_config = 0;
    764        1.2     jklos #endif
    765        1.2     jklos 
    766        1.1      matt void
    767        1.7      matt cpu_enable_l2cr(register_t l2cr)
    768        1.7      matt {
    769        1.7      matt 	register_t msr, x;
    770       1.40   garbled 	uint16_t vers;
    771        1.7      matt 
    772       1.40   garbled 	vers = mfpvr() >> 16;
    773       1.40   garbled 
    774        1.7      matt 	/* Disable interrupts and set the cache config bits. */
    775        1.7      matt 	msr = mfmsr();
    776        1.7      matt 	mtmsr(msr & ~PSL_EE);
    777        1.7      matt #ifdef ALTIVEC
    778        1.7      matt 	if (cpu_altivec)
    779       1.26     perry 		__asm volatile("dssall");
    780        1.7      matt #endif
    781       1.26     perry 	__asm volatile("sync");
    782        1.7      matt 	mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
    783       1.26     perry 	__asm volatile("sync");
    784        1.7      matt 
    785        1.7      matt 	/* Wait for L2 clock to be stable (640 L2 clocks). */
    786        1.7      matt 	delay(100);
    787        1.7      matt 
    788        1.7      matt 	/* Invalidate all L2 contents. */
    789       1.40   garbled 	if (MPC745X_P(vers)) {
    790       1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    791       1.40   garbled 		do {
    792       1.40   garbled 			x = mfspr(SPR_L2CR);
    793       1.40   garbled 		} while (x & L2CR_L2I);
    794       1.40   garbled 	} else {
    795       1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    796       1.40   garbled 		do {
    797       1.40   garbled 			x = mfspr(SPR_L2CR);
    798       1.40   garbled 		} while (x & L2CR_L2IP);
    799       1.40   garbled 	}
    800        1.7      matt 	/* Enable L2 cache. */
    801        1.7      matt 	l2cr |= L2CR_L2E;
    802        1.7      matt 	mtspr(SPR_L2CR, l2cr);
    803        1.7      matt 	mtmsr(msr);
    804        1.7      matt }
    805        1.7      matt 
    806        1.7      matt void
    807        1.7      matt cpu_enable_l3cr(register_t l3cr)
    808        1.1      matt {
    809        1.7      matt 	register_t x;
    810        1.7      matt 
    811        1.7      matt 	/* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
    812        1.7      matt 
    813        1.7      matt 	/*
    814        1.7      matt 	 * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
    815        1.7      matt 	 *    L3CLKEN.  (also mask off reserved bits in case they were included
    816        1.7      matt 	 *    in L3CR_CONFIG)
    817        1.7      matt 	 */
    818        1.7      matt 	l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
    819        1.7      matt 	mtspr(SPR_L3CR, l3cr);
    820        1.7      matt 
    821        1.7      matt 	/* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
    822        1.7      matt 	l3cr |= 0x04000000;
    823        1.7      matt 	mtspr(SPR_L3CR, l3cr);
    824        1.7      matt 
    825        1.7      matt 	/* 3: Set L3CLKEN to 1*/
    826        1.7      matt 	l3cr |= L3CR_L3CLKEN;
    827        1.7      matt 	mtspr(SPR_L3CR, l3cr);
    828        1.7      matt 
    829        1.7      matt 	/* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
    830       1.26     perry 	__asm volatile("dssall;sync");
    831        1.7      matt 	/* L3 cache is already disabled, no need to clear L3E */
    832        1.7      matt 	mtspr(SPR_L3CR, l3cr|L3CR_L3I);
    833        1.7      matt 	do {
    834        1.7      matt 		x = mfspr(SPR_L3CR);
    835        1.7      matt 	} while (x & L3CR_L3I);
    836        1.7      matt 
    837        1.7      matt 	/* 6: Clear L3CLKEN to 0 */
    838        1.7      matt 	l3cr &= ~L3CR_L3CLKEN;
    839        1.7      matt 	mtspr(SPR_L3CR, l3cr);
    840        1.7      matt 
    841        1.7      matt 	/* 7: Perform a 'sync' and wait at least 100 CPU cycles */
    842       1.26     perry 	__asm volatile("sync");
    843        1.7      matt 	delay(100);
    844        1.7      matt 
    845        1.7      matt 	/* 8: Set L3E and L3CLKEN */
    846        1.7      matt 	l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
    847        1.7      matt 	mtspr(SPR_L3CR, l3cr);
    848        1.7      matt 
    849        1.7      matt 	/* 9: Perform a 'sync' and wait at least 100 CPU cycles */
    850       1.26     perry 	__asm volatile("sync");
    851        1.7      matt 	delay(100);
    852        1.7      matt }
    853        1.7      matt 
    854        1.7      matt void
    855        1.7      matt cpu_config_l2cr(int pvr)
    856        1.7      matt {
    857        1.7      matt 	register_t l2cr;
    858       1.36   garbled 	u_int vers = (pvr >> 16) & 0xffff;
    859        1.1      matt 
    860        1.1      matt 	l2cr = mfspr(SPR_L2CR);
    861        1.1      matt 
    862        1.1      matt 	/*
    863        1.1      matt 	 * For MP systems, the firmware may only configure the L2 cache
    864        1.1      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    865        1.1      matt 	 * should use the same value for L2CR.
    866        1.1      matt 	 */
    867        1.1      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
    868        1.1      matt 		l2cr_config = l2cr;
    869        1.1      matt 	}
    870        1.1      matt 
    871        1.1      matt 	/*
    872        1.1      matt 	 * Configure L2 cache if not enabled.
    873        1.1      matt 	 */
    874        1.8       scw 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
    875        1.7      matt 		cpu_enable_l2cr(l2cr_config);
    876        1.8       scw 		l2cr = mfspr(SPR_L2CR);
    877        1.8       scw 	}
    878        1.7      matt 
    879       1.15    briggs 	if ((l2cr & L2CR_L2E) == 0) {
    880       1.15    briggs 		aprint_normal(" L2 cache present but not enabled ");
    881        1.7      matt 		return;
    882       1.15    briggs 	}
    883       1.36   garbled 	aprint_normal(",");
    884        1.1      matt 
    885       1.36   garbled 	switch (vers) {
    886       1.36   garbled 	case IBM750FX:
    887        1.7      matt 		cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
    888       1.36   garbled 		break;
    889       1.36   garbled 	case MPC750:
    890       1.36   garbled 		if ((pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
    891       1.36   garbled 		    (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */)
    892       1.36   garbled 			cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
    893       1.36   garbled 		else
    894       1.36   garbled 			cpu_fmttab_print(cpu_l2cr_formats, l2cr);
    895       1.36   garbled 		break;
    896       1.36   garbled 	case MPC7447A:
    897       1.36   garbled 	case MPC7457:
    898       1.36   garbled 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
    899       1.36   garbled 		return;
    900       1.36   garbled 	case MPC7448:
    901       1.36   garbled 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
    902       1.36   garbled 		return;
    903       1.36   garbled 	case MPC7450:
    904       1.36   garbled 	case MPC7455:
    905       1.36   garbled 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
    906       1.36   garbled 		break;
    907       1.36   garbled 	default:
    908        1.7      matt 		cpu_fmttab_print(cpu_l2cr_formats, l2cr);
    909       1.36   garbled 		break;
    910        1.1      matt 	}
    911        1.7      matt }
    912        1.1      matt 
    913        1.7      matt void
    914        1.7      matt cpu_config_l3cr(int vers)
    915        1.7      matt {
    916        1.7      matt 	register_t l2cr;
    917        1.7      matt 	register_t l3cr;
    918        1.7      matt 
    919        1.7      matt 	l2cr = mfspr(SPR_L2CR);
    920        1.1      matt 
    921        1.7      matt 	/*
    922        1.7      matt 	 * For MP systems, the firmware may only configure the L2 cache
    923        1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    924        1.7      matt 	 * should use the same value for L2CR.
    925        1.7      matt 	 */
    926        1.7      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
    927        1.7      matt 		l2cr_config = l2cr;
    928        1.7      matt 	}
    929        1.1      matt 
    930        1.7      matt 	/*
    931        1.7      matt 	 * Configure L2 cache if not enabled.
    932        1.7      matt 	 */
    933        1.7      matt 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
    934        1.7      matt 		cpu_enable_l2cr(l2cr_config);
    935        1.7      matt 		l2cr = mfspr(SPR_L2CR);
    936        1.7      matt 	}
    937        1.7      matt 
    938        1.7      matt 	aprint_normal(",");
    939       1.22      matt 	switch (vers) {
    940       1.22      matt 	case MPC7447A:
    941       1.22      matt 	case MPC7457:
    942       1.22      matt 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
    943       1.22      matt 		return;
    944       1.22      matt 	case MPC7448:
    945       1.22      matt 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
    946       1.22      matt 		return;
    947       1.22      matt 	default:
    948       1.22      matt 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
    949       1.22      matt 		break;
    950       1.22      matt 	}
    951        1.2     jklos 
    952        1.7      matt 	l3cr = mfspr(SPR_L3CR);
    953        1.1      matt 
    954        1.7      matt 	/*
    955        1.7      matt 	 * For MP systems, the firmware may only configure the L3 cache
    956        1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    957        1.7      matt 	 * should use the same value for L3CR.
    958        1.7      matt 	 */
    959        1.7      matt 	if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
    960        1.7      matt 		l3cr_config = l3cr;
    961        1.7      matt 	}
    962        1.1      matt 
    963        1.7      matt 	/*
    964        1.7      matt 	 * Configure L3 cache if not enabled.
    965        1.7      matt 	 */
    966        1.7      matt 	if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
    967        1.7      matt 		cpu_enable_l3cr(l3cr_config);
    968        1.7      matt 		l3cr = mfspr(SPR_L3CR);
    969        1.7      matt 	}
    970        1.7      matt 
    971        1.7      matt 	if (l3cr & L3CR_L3E) {
    972        1.7      matt 		aprint_normal(",");
    973        1.7      matt 		cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
    974        1.7      matt 	}
    975        1.1      matt }
    976        1.1      matt 
    977        1.1      matt void
    978       1.23    briggs cpu_probe_speed(struct cpu_info *ci)
    979        1.1      matt {
    980        1.1      matt 	uint64_t cps;
    981        1.1      matt 
    982        1.7      matt 	mtspr(SPR_MMCR0, MMCR0_FC);
    983        1.1      matt 	mtspr(SPR_PMC1, 0);
    984        1.7      matt 	mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
    985        1.1      matt 	delay(100000);
    986        1.1      matt 	cps = (mfspr(SPR_PMC1) * 10) + 4999;
    987        1.1      matt 
    988       1.15    briggs 	mtspr(SPR_MMCR0, MMCR0_FC);
    989       1.15    briggs 
    990       1.23    briggs 	ci->ci_khz = cps / 1000;
    991        1.1      matt }
    992        1.1      matt 
    993        1.1      matt #if NSYSMON_ENVSYS > 0
    994        1.1      matt void
    995        1.1      matt cpu_tau_setup(struct cpu_info *ci)
    996        1.1      matt {
    997       1.34   xtraeme 	struct sysmon_envsys *sme;
    998       1.50  macallan 	int error, therm_delay;
    999       1.50  macallan 
   1000       1.50  macallan 	mtspr(SPR_THRM1, SPR_THRM_VALID);
   1001       1.50  macallan 	mtspr(SPR_THRM2, 0);
   1002       1.50  macallan 
   1003       1.50  macallan 	/*
   1004       1.50  macallan 	 * we need to figure out how much 20+us in units of CPU clock cycles
   1005       1.50  macallan 	 * are
   1006       1.50  macallan 	 */
   1007       1.50  macallan 
   1008       1.50  macallan 	therm_delay = ci->ci_khz / 40;		/* 25us just to be safe */
   1009       1.50  macallan 
   1010       1.50  macallan         mtspr(SPR_THRM3, SPR_THRM_TIMER(therm_delay) | SPR_THRM_ENABLE);
   1011        1.1      matt 
   1012       1.34   xtraeme 	sme = sysmon_envsys_create();
   1013       1.12      matt 
   1014       1.34   xtraeme 	sensor.units = ENVSYS_STEMP;
   1015       1.34   xtraeme 	(void)strlcpy(sensor.desc, "CPU Temp", sizeof(sensor.desc));
   1016       1.34   xtraeme 	if (sysmon_envsys_sensor_attach(sme, &sensor)) {
   1017       1.34   xtraeme 		sysmon_envsys_destroy(sme);
   1018       1.34   xtraeme 		return;
   1019       1.34   xtraeme 	}
   1020       1.34   xtraeme 
   1021       1.34   xtraeme 	sme->sme_name = ci->ci_dev->dv_xname;
   1022       1.34   xtraeme 	sme->sme_cookie = ci;
   1023       1.34   xtraeme 	sme->sme_refresh = cpu_tau_refresh;
   1024        1.1      matt 
   1025       1.34   xtraeme 	if ((error = sysmon_envsys_register(sme)) != 0) {
   1026        1.3      matt 		aprint_error("%s: unable to register with sysmon (%d)\n",
   1027        1.1      matt 		    ci->ci_dev->dv_xname, error);
   1028       1.34   xtraeme 		sysmon_envsys_destroy(sme);
   1029       1.34   xtraeme 	}
   1030        1.1      matt }
   1031        1.1      matt 
   1032        1.1      matt 
   1033        1.1      matt /* Find the temperature of the CPU. */
   1034       1.34   xtraeme void
   1035       1.34   xtraeme cpu_tau_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
   1036        1.1      matt {
   1037        1.1      matt 	int i, threshold, count;
   1038        1.1      matt 
   1039        1.1      matt 	threshold = 64; /* Half of the 7-bit sensor range */
   1040        1.1      matt 
   1041        1.1      matt 	/* Successive-approximation code adapted from Motorola
   1042        1.1      matt 	 * application note AN1800/D, "Programming the Thermal Assist
   1043        1.1      matt 	 * Unit in the MPC750 Microprocessor".
   1044        1.1      matt 	 */
   1045       1.50  macallan 	for (i = 5; i >= 0 ; i--) {
   1046        1.1      matt 		mtspr(SPR_THRM1,
   1047        1.1      matt 		    SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
   1048        1.1      matt 		count = 0;
   1049       1.50  macallan 		while ((count < 100000) &&
   1050        1.1      matt 		    ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
   1051        1.1      matt 			count++;
   1052        1.1      matt 			delay(1);
   1053        1.1      matt 		}
   1054        1.1      matt 		if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
   1055        1.1      matt 			/* The interrupt bit was set, meaning the
   1056        1.1      matt 			 * temperature was above the threshold
   1057        1.1      matt 			 */
   1058       1.50  macallan 			threshold += 1 << i;
   1059        1.1      matt 		} else {
   1060        1.1      matt 			/* Temperature was below the threshold */
   1061       1.50  macallan 			threshold -= 1 << i;
   1062        1.1      matt 		}
   1063       1.50  macallan 
   1064        1.1      matt 	}
   1065        1.1      matt 	threshold += 2;
   1066        1.1      matt 
   1067        1.1      matt 	/* Convert the temperature in degrees C to microkelvin */
   1068       1.34   xtraeme 	edata->value_cur = (threshold * 1000000) + 273150000;
   1069       1.50  macallan 	edata->state = ENVSYS_SVALID;
   1070        1.1      matt }
   1071        1.1      matt #endif /* NSYSMON_ENVSYS > 0 */
   1072       1.33   garbled 
   1073       1.33   garbled #ifdef MULTIPROCESSOR
   1074       1.46   garbled extern volatile u_int cpu_spinstart_ack;
   1075       1.46   garbled 
   1076       1.33   garbled int
   1077       1.33   garbled cpu_spinup(struct device *self, struct cpu_info *ci)
   1078       1.33   garbled {
   1079       1.33   garbled 	volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
   1080       1.33   garbled 	struct pglist mlist;
   1081       1.33   garbled 	int i, error, pvr, vers;
   1082       1.46   garbled 	char *cp, *hp;
   1083       1.33   garbled 
   1084       1.33   garbled 	pvr = mfpvr();
   1085       1.33   garbled 	vers = pvr >> 16;
   1086       1.33   garbled 	KASSERT(ci != curcpu());
   1087       1.33   garbled 
   1088       1.33   garbled 	/*
   1089       1.33   garbled 	 * Allocate some contiguous pages for the intteup PCB and stack
   1090       1.33   garbled 	 * from the lowest 256MB (because bat0 always maps it va == pa).
   1091       1.46   garbled 	 * Must be 16 byte aligned.
   1092       1.33   garbled 	 */
   1093       1.46   garbled 	error = uvm_pglistalloc(INTSTK, 0x10000, 0x10000000, 16, 0,
   1094       1.46   garbled 	    &mlist, 1, 1);
   1095       1.33   garbled 	if (error) {
   1096       1.33   garbled 		aprint_error(": unable to allocate idle stack\n");
   1097       1.33   garbled 		return -1;
   1098       1.33   garbled 	}
   1099       1.33   garbled 
   1100       1.33   garbled 	KASSERT(ci != &cpu_info[0]);
   1101       1.33   garbled 
   1102       1.33   garbled 	cp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
   1103       1.33   garbled 	memset(cp, 0, INTSTK);
   1104       1.33   garbled 
   1105       1.33   garbled 	ci->ci_intstk = cp;
   1106       1.33   garbled 
   1107       1.46   garbled 	/* Now allocate a hatch stack */
   1108       1.46   garbled 	error = uvm_pglistalloc(0x1000, 0x10000, 0x10000000, 16, 0,
   1109       1.46   garbled 	    &mlist, 1, 1);
   1110       1.46   garbled 	if (error) {
   1111       1.46   garbled 		aprint_error(": unable to allocate hatch stack\n");
   1112       1.46   garbled 		return -1;
   1113       1.46   garbled 	}
   1114       1.46   garbled 
   1115       1.46   garbled 	hp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
   1116       1.46   garbled 	memset(hp, 0, 0x1000);
   1117       1.46   garbled 
   1118       1.33   garbled 	/* Initialize secondary cpu's initial lwp to its idlelwp. */
   1119       1.33   garbled 	ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
   1120       1.33   garbled 	ci->ci_curpcb = &ci->ci_curlwp->l_addr->u_pcb;
   1121       1.33   garbled 	ci->ci_curpm = ci->ci_curpcb->pcb_pm;
   1122       1.33   garbled 
   1123       1.33   garbled 	cpu_hatch_data = h;
   1124       1.33   garbled 	h->running = 0;
   1125       1.33   garbled 	h->self = self;
   1126       1.33   garbled 	h->ci = ci;
   1127       1.33   garbled 	h->pir = ci->ci_cpuid;
   1128       1.46   garbled 
   1129       1.46   garbled 	cpu_hatch_stack = (uint32_t)hp;
   1130       1.33   garbled 	ci->ci_lasttb = cpu_info[0].ci_lasttb;
   1131       1.33   garbled 
   1132       1.33   garbled 	/* copy special registers */
   1133       1.46   garbled 
   1134       1.33   garbled 	h->hid0 = mfspr(SPR_HID0);
   1135       1.46   garbled 
   1136       1.33   garbled 	__asm volatile ("mfsdr1 %0" : "=r"(h->sdr1));
   1137       1.46   garbled 	for (i = 0; i < 16; i++) {
   1138       1.33   garbled 		__asm ("mfsrin %0,%1" : "=r"(h->sr[i]) :
   1139       1.33   garbled 		       "r"(i << ADDR_SR_SHFT));
   1140       1.46   garbled 	}
   1141       1.46   garbled 	if (oeacpufeat & OEACPU_64)
   1142       1.46   garbled 		h->asr = mfspr(SPR_ASR);
   1143       1.46   garbled 	else
   1144       1.46   garbled 		h->asr = 0;
   1145       1.46   garbled 
   1146       1.33   garbled 	/* copy the bat regs */
   1147       1.33   garbled 	__asm volatile ("mfibatu %0,0" : "=r"(h->batu[0]));
   1148       1.33   garbled 	__asm volatile ("mfibatl %0,0" : "=r"(h->batl[0]));
   1149       1.33   garbled 	__asm volatile ("mfibatu %0,1" : "=r"(h->batu[1]));
   1150       1.33   garbled 	__asm volatile ("mfibatl %0,1" : "=r"(h->batl[1]));
   1151       1.33   garbled 	__asm volatile ("mfibatu %0,2" : "=r"(h->batu[2]));
   1152       1.33   garbled 	__asm volatile ("mfibatl %0,2" : "=r"(h->batl[2]));
   1153       1.33   garbled 	__asm volatile ("mfibatu %0,3" : "=r"(h->batu[3]));
   1154       1.33   garbled 	__asm volatile ("mfibatl %0,3" : "=r"(h->batl[3]));
   1155       1.33   garbled 	__asm volatile ("sync; isync");
   1156       1.33   garbled 
   1157       1.33   garbled 	if (md_setup_trampoline(h, ci) == -1)
   1158       1.33   garbled 		return -1;
   1159       1.33   garbled 	md_presync_timebase(h);
   1160       1.33   garbled 	md_start_timebase(h);
   1161       1.33   garbled 
   1162       1.33   garbled 	/* wait for secondary printf */
   1163       1.46   garbled 
   1164       1.33   garbled 	delay(200000);
   1165       1.33   garbled 
   1166       1.46   garbled 	if (h->running < 1) {
   1167       1.46   garbled 		aprint_error("%d:CPU %d didn't start %d\n", cpu_spinstart_ack,
   1168       1.46   garbled 		    ci->ci_cpuid, cpu_spinstart_ack);
   1169       1.46   garbled 		Debugger();
   1170       1.33   garbled 		return -1;
   1171       1.33   garbled 	}
   1172       1.33   garbled 
   1173       1.33   garbled 	/* Register IPI Interrupt */
   1174       1.46   garbled 	if (ipiops.ppc_establish_ipi)
   1175       1.46   garbled 		ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
   1176       1.33   garbled 
   1177       1.33   garbled 	return 0;
   1178       1.33   garbled }
   1179       1.33   garbled 
   1180       1.33   garbled static volatile int start_secondary_cpu;
   1181       1.46   garbled extern void tlbia(void);
   1182       1.33   garbled 
   1183       1.46   garbled register_t
   1184       1.46   garbled cpu_hatch(void)
   1185       1.33   garbled {
   1186       1.33   garbled 	volatile struct cpu_hatch_data *h = cpu_hatch_data;
   1187       1.33   garbled 	struct cpu_info * const ci = h->ci;
   1188       1.33   garbled 	u_int msr;
   1189       1.33   garbled 	int i;
   1190       1.33   garbled 
   1191       1.33   garbled 	/* Initialize timebase. */
   1192       1.33   garbled 	__asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
   1193       1.33   garbled 
   1194       1.46   garbled 	/*
   1195       1.46   garbled 	 * Set PIR (Processor Identification Register).  i.e. whoami
   1196       1.49       chs 	 * Note that PIR is read-only on some CPU versions, so we write to it
   1197       1.49       chs 	 * only if it has a different value than we need.
   1198       1.46   garbled 	 */
   1199       1.46   garbled 
   1200       1.46   garbled 	msr = mfspr(SPR_PIR);
   1201       1.49       chs 	if (msr != h->pir)
   1202       1.46   garbled 		mtspr(SPR_PIR, h->pir);
   1203       1.46   garbled 
   1204       1.33   garbled 	__asm volatile ("mtsprg 0,%0" :: "r"(ci));
   1205       1.46   garbled 	cpu_spinstart_ack = 0;
   1206       1.33   garbled 
   1207       1.33   garbled 	/* Initialize MMU. */
   1208       1.33   garbled 	__asm ("mtibatu 0,%0" :: "r"(h->batu[0]));
   1209       1.33   garbled 	__asm ("mtibatl 0,%0" :: "r"(h->batl[0]));
   1210       1.33   garbled 	__asm ("mtibatu 1,%0" :: "r"(h->batu[1]));
   1211       1.33   garbled 	__asm ("mtibatl 1,%0" :: "r"(h->batl[1]));
   1212       1.33   garbled 	__asm ("mtibatu 2,%0" :: "r"(h->batu[2]));
   1213       1.33   garbled 	__asm ("mtibatl 2,%0" :: "r"(h->batl[2]));
   1214       1.33   garbled 	__asm ("mtibatu 3,%0" :: "r"(h->batu[3]));
   1215       1.33   garbled 	__asm ("mtibatl 3,%0" :: "r"(h->batl[3]));
   1216       1.33   garbled 
   1217       1.33   garbled 	mtspr(SPR_HID0, h->hid0);
   1218       1.33   garbled 
   1219       1.33   garbled 	__asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
   1220       1.33   garbled 	    :: "r"(battable[0].batl), "r"(battable[0].batu));
   1221       1.33   garbled 
   1222       1.46   garbled 	__asm volatile ("sync");
   1223       1.33   garbled 	for (i = 0; i < 16; i++)
   1224       1.33   garbled 		__asm ("mtsrin %0,%1" :: "r"(h->sr[i]), "r"(i << ADDR_SR_SHFT));
   1225       1.46   garbled 	__asm volatile ("sync; isync");
   1226       1.46   garbled 
   1227       1.46   garbled 	if (oeacpufeat & OEACPU_64)
   1228       1.46   garbled 		mtspr(SPR_ASR, h->asr);
   1229       1.33   garbled 
   1230       1.46   garbled 	cpu_spinstart_ack = 1;
   1231       1.46   garbled 	__asm ("ptesync");
   1232       1.33   garbled 	__asm ("mtsdr1 %0" :: "r"(h->sdr1));
   1233       1.46   garbled 	__asm volatile ("sync; isync");
   1234       1.46   garbled 
   1235       1.46   garbled 	cpu_spinstart_ack = 5;
   1236       1.46   garbled 	for (i = 0; i < 16; i++)
   1237       1.46   garbled 		__asm ("mfsrin %0,%1" : "=r"(h->sr[i]) :
   1238       1.46   garbled 		       "r"(i << ADDR_SR_SHFT));
   1239       1.33   garbled 
   1240       1.33   garbled 	/* Enable I/D address translations. */
   1241       1.46   garbled 	msr = mfmsr();
   1242       1.33   garbled 	msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
   1243       1.46   garbled 	mtmsr(msr);
   1244       1.33   garbled 	__asm volatile ("sync; isync");
   1245       1.46   garbled 	cpu_spinstart_ack = 2;
   1246       1.33   garbled 
   1247       1.33   garbled 	md_sync_timebase(h);
   1248       1.33   garbled 
   1249       1.33   garbled 	cpu_setup(h->self, ci);
   1250       1.33   garbled 
   1251       1.33   garbled 	h->running = 1;
   1252       1.33   garbled 	__asm volatile ("sync; isync");
   1253       1.33   garbled 
   1254       1.33   garbled 	while (start_secondary_cpu == 0)
   1255       1.33   garbled 		;
   1256       1.33   garbled 
   1257       1.33   garbled 	__asm volatile ("sync; isync");
   1258       1.33   garbled 
   1259       1.46   garbled 	aprint_normal("cpu%d started\n", curcpu()->ci_index);
   1260       1.33   garbled 	__asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
   1261       1.33   garbled 
   1262       1.33   garbled 	md_setup_interrupts();
   1263       1.33   garbled 
   1264       1.33   garbled 	ci->ci_ipending = 0;
   1265       1.33   garbled 	ci->ci_cpl = 0;
   1266       1.33   garbled 
   1267       1.33   garbled 	mtmsr(mfmsr() | PSL_EE);
   1268       1.46   garbled 	return ci->ci_data.cpu_idlelwp->l_addr->u_pcb.pcb_sp;
   1269       1.33   garbled }
   1270       1.33   garbled 
   1271       1.33   garbled void
   1272       1.33   garbled cpu_boot_secondary_processors()
   1273       1.33   garbled {
   1274       1.33   garbled 	start_secondary_cpu = 1;
   1275       1.33   garbled 	__asm volatile ("sync");
   1276       1.33   garbled }
   1277       1.33   garbled 
   1278       1.33   garbled #endif /*MULTIPROCESSOR*/
   1279