cpu_subr.c revision 1.78 1 1.78 matt /* $NetBSD: cpu_subr.c,v 1.78 2013/09/22 18:49:10 matt Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2001 Matt Thomas.
5 1.1 matt * Copyright (c) 2001 Tsubai Masanari.
6 1.1 matt * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
7 1.1 matt * All rights reserved.
8 1.1 matt *
9 1.1 matt * Redistribution and use in source and binary forms, with or without
10 1.1 matt * modification, are permitted provided that the following conditions
11 1.1 matt * are met:
12 1.1 matt * 1. Redistributions of source code must retain the above copyright
13 1.1 matt * notice, this list of conditions and the following disclaimer.
14 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 matt * notice, this list of conditions and the following disclaimer in the
16 1.1 matt * documentation and/or other materials provided with the distribution.
17 1.1 matt * 3. All advertising materials mentioning features or use of this software
18 1.1 matt * must display the following acknowledgement:
19 1.1 matt * This product includes software developed by
20 1.1 matt * Internet Research Institute, Inc.
21 1.1 matt * 4. The name of the author may not be used to endorse or promote products
22 1.1 matt * derived from this software without specific prior written permission.
23 1.1 matt *
24 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 matt * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 1.1 matt * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 1.1 matt * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 1.1 matt * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
31 1.1 matt * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32 1.1 matt * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
33 1.1 matt * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 matt */
35 1.9 lukem
36 1.9 lukem #include <sys/cdefs.h>
37 1.78 matt __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.78 2013/09/22 18:49:10 matt Exp $");
38 1.1 matt
39 1.1 matt #include "opt_ppcparam.h"
40 1.76 kiyohara #include "opt_ppccache.h"
41 1.1 matt #include "opt_multiprocessor.h"
42 1.1 matt #include "opt_altivec.h"
43 1.1 matt #include "sysmon_envsys.h"
44 1.1 matt
45 1.1 matt #include <sys/param.h>
46 1.1 matt #include <sys/systm.h>
47 1.1 matt #include <sys/device.h>
48 1.33 garbled #include <sys/types.h>
49 1.33 garbled #include <sys/lwp.h>
50 1.56 phx #include <sys/xcall.h>
51 1.1 matt
52 1.59 uebayasi #include <uvm/uvm.h>
53 1.1 matt
54 1.61 matt #include <powerpc/pcb.h>
55 1.67 matt #include <powerpc/psl.h>
56 1.55 matt #include <powerpc/spr.h>
57 1.1 matt #include <powerpc/oea/hid.h>
58 1.1 matt #include <powerpc/oea/hid_601.h>
59 1.55 matt #include <powerpc/oea/spr.h>
60 1.42 garbled #include <powerpc/oea/cpufeat.h>
61 1.1 matt
62 1.1 matt #include <dev/sysmon/sysmonvar.h>
63 1.1 matt
64 1.7 matt static void cpu_enable_l2cr(register_t);
65 1.7 matt static void cpu_enable_l3cr(register_t);
66 1.1 matt static void cpu_config_l2cr(int);
67 1.7 matt static void cpu_config_l3cr(int);
68 1.23 briggs static void cpu_probe_speed(struct cpu_info *);
69 1.20 matt static void cpu_idlespin(void);
70 1.56 phx static void cpu_set_dfs_xcall(void *, void *);
71 1.1 matt #if NSYSMON_ENVSYS > 0
72 1.1 matt static void cpu_tau_setup(struct cpu_info *);
73 1.34 xtraeme static void cpu_tau_refresh(struct sysmon_envsys *, envsys_data_t *);
74 1.1 matt #endif
75 1.1 matt
76 1.1 matt int cpu;
77 1.1 matt int ncpus;
78 1.1 matt
79 1.7 matt struct fmttab {
80 1.7 matt register_t fmt_mask;
81 1.7 matt register_t fmt_value;
82 1.7 matt const char *fmt_string;
83 1.7 matt };
84 1.7 matt
85 1.50 macallan /*
86 1.50 macallan * This should be one per CPU but since we only support it on 750 variants it
87 1.50 macallan * doesn't realy matter since none of them supports SMP
88 1.50 macallan */
89 1.50 macallan envsys_data_t sensor;
90 1.50 macallan
91 1.7 matt static const struct fmttab cpu_7450_l2cr_formats[] = {
92 1.7 matt { L2CR_L2E, 0, " disabled" },
93 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
94 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
95 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
96 1.7 matt { L2CR_L2E, ~0, " 256KB L2 cache" },
97 1.36 garbled { L2CR_L2PE, 0, " no parity" },
98 1.36 garbled { L2CR_L2PE, ~0, " parity enabled" },
99 1.28 garbled { 0, 0, NULL }
100 1.7 matt };
101 1.7 matt
102 1.22 matt static const struct fmttab cpu_7448_l2cr_formats[] = {
103 1.22 matt { L2CR_L2E, 0, " disabled" },
104 1.22 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
105 1.22 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
106 1.22 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
107 1.22 matt { L2CR_L2E, ~0, " 1MB L2 cache" },
108 1.36 garbled { L2CR_L2PE, 0, " no parity" },
109 1.36 garbled { L2CR_L2PE, ~0, " parity enabled" },
110 1.28 garbled { 0, 0, NULL }
111 1.22 matt };
112 1.22 matt
113 1.11 matt static const struct fmttab cpu_7457_l2cr_formats[] = {
114 1.11 matt { L2CR_L2E, 0, " disabled" },
115 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
116 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
117 1.11 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
118 1.11 matt { L2CR_L2E, ~0, " 512KB L2 cache" },
119 1.36 garbled { L2CR_L2PE, 0, " no parity" },
120 1.36 garbled { L2CR_L2PE, ~0, " parity enabled" },
121 1.28 garbled { 0, 0, NULL }
122 1.11 matt };
123 1.11 matt
124 1.7 matt static const struct fmttab cpu_7450_l3cr_formats[] = {
125 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
126 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
127 1.7 matt { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
128 1.7 matt { L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
129 1.7 matt { L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
130 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
131 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
132 1.7 matt { L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
133 1.7 matt { L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
134 1.7 matt { L3CR_L3SIZ, ~0, " L3 cache" },
135 1.7 matt { L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
136 1.7 matt { L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
137 1.7 matt { L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
138 1.7 matt { L3CR_L3CLK, ~0, " at" },
139 1.7 matt { L3CR_L3CLK, L3CLK_20, " 2:1" },
140 1.7 matt { L3CR_L3CLK, L3CLK_25, " 2.5:1" },
141 1.7 matt { L3CR_L3CLK, L3CLK_30, " 3:1" },
142 1.7 matt { L3CR_L3CLK, L3CLK_35, " 3.5:1" },
143 1.7 matt { L3CR_L3CLK, L3CLK_40, " 4:1" },
144 1.7 matt { L3CR_L3CLK, L3CLK_50, " 5:1" },
145 1.7 matt { L3CR_L3CLK, L3CLK_60, " 6:1" },
146 1.7 matt { L3CR_L3CLK, ~0, " ratio" },
147 1.28 garbled { 0, 0, NULL },
148 1.7 matt };
149 1.7 matt
150 1.7 matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
151 1.7 matt { L2CR_L2E, 0, " disabled" },
152 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
153 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
154 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
155 1.7 matt { 0, ~0, " 512KB" },
156 1.7 matt { L2CR_L2WT, L2CR_L2WT, " WT" },
157 1.7 matt { L2CR_L2WT, 0, " WB" },
158 1.7 matt { L2CR_L2PE, L2CR_L2PE, " with ECC" },
159 1.7 matt { 0, ~0, " L2 cache" },
160 1.28 garbled { 0, 0, NULL }
161 1.7 matt };
162 1.7 matt
163 1.7 matt static const struct fmttab cpu_l2cr_formats[] = {
164 1.7 matt { L2CR_L2E, 0, " disabled" },
165 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
166 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
167 1.7 matt { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
168 1.7 matt { L2CR_L2PE, L2CR_L2PE, " parity" },
169 1.7 matt { L2CR_L2PE, 0, " no-parity" },
170 1.7 matt { L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
171 1.7 matt { L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
172 1.7 matt { L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
173 1.7 matt { L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
174 1.7 matt { L2CR_L2WT, L2CR_L2WT, " WT" },
175 1.7 matt { L2CR_L2WT, 0, " WB" },
176 1.7 matt { L2CR_L2E, ~0, " L2 cache" },
177 1.7 matt { L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
178 1.7 matt { L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
179 1.7 matt { L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
180 1.7 matt { L2CR_L2CLK, ~0, " at" },
181 1.7 matt { L2CR_L2CLK, L2CLK_10, " 1:1" },
182 1.7 matt { L2CR_L2CLK, L2CLK_15, " 1.5:1" },
183 1.7 matt { L2CR_L2CLK, L2CLK_20, " 2:1" },
184 1.7 matt { L2CR_L2CLK, L2CLK_25, " 2.5:1" },
185 1.7 matt { L2CR_L2CLK, L2CLK_30, " 3:1" },
186 1.7 matt { L2CR_L2CLK, L2CLK_35, " 3.5:1" },
187 1.7 matt { L2CR_L2CLK, L2CLK_40, " 4:1" },
188 1.7 matt { L2CR_L2CLK, ~0, " ratio" },
189 1.28 garbled { 0, 0, NULL }
190 1.7 matt };
191 1.7 matt
192 1.7 matt static void cpu_fmttab_print(const struct fmttab *, register_t);
193 1.7 matt
194 1.7 matt struct cputab {
195 1.7 matt const char name[8];
196 1.7 matt uint16_t version;
197 1.7 matt uint16_t revfmt;
198 1.7 matt };
199 1.7 matt #define REVFMT_MAJMIN 1 /* %u.%u */
200 1.7 matt #define REVFMT_HEX 2 /* 0x%04x */
201 1.7 matt #define REVFMT_DEC 3 /* %u */
202 1.7 matt static const struct cputab models[] = {
203 1.7 matt { "601", MPC601, REVFMT_DEC },
204 1.7 matt { "602", MPC602, REVFMT_DEC },
205 1.7 matt { "603", MPC603, REVFMT_MAJMIN },
206 1.7 matt { "603e", MPC603e, REVFMT_MAJMIN },
207 1.7 matt { "603ev", MPC603ev, REVFMT_MAJMIN },
208 1.31 aymeric { "G2", MPCG2, REVFMT_MAJMIN },
209 1.7 matt { "604", MPC604, REVFMT_MAJMIN },
210 1.15 briggs { "604e", MPC604e, REVFMT_MAJMIN },
211 1.7 matt { "604ev", MPC604ev, REVFMT_MAJMIN },
212 1.7 matt { "620", MPC620, REVFMT_HEX },
213 1.7 matt { "750", MPC750, REVFMT_MAJMIN },
214 1.7 matt { "750FX", IBM750FX, REVFMT_MAJMIN },
215 1.62 matt { "750GX", IBM750GX, REVFMT_MAJMIN },
216 1.7 matt { "7400", MPC7400, REVFMT_MAJMIN },
217 1.7 matt { "7410", MPC7410, REVFMT_MAJMIN },
218 1.7 matt { "7450", MPC7450, REVFMT_MAJMIN },
219 1.7 matt { "7455", MPC7455, REVFMT_MAJMIN },
220 1.11 matt { "7457", MPC7457, REVFMT_MAJMIN },
221 1.21 matt { "7447A", MPC7447A, REVFMT_MAJMIN },
222 1.22 matt { "7448", MPC7448, REVFMT_MAJMIN },
223 1.7 matt { "8240", MPC8240, REVFMT_MAJMIN },
224 1.30 nisimura { "8245", MPC8245, REVFMT_MAJMIN },
225 1.27 sanjayl { "970", IBM970, REVFMT_MAJMIN },
226 1.27 sanjayl { "970FX", IBM970FX, REVFMT_MAJMIN },
227 1.47 chs { "970MP", IBM970MP, REVFMT_MAJMIN },
228 1.41 garbled { "POWER3II", IBMPOWER3II, REVFMT_MAJMIN },
229 1.7 matt { "", 0, REVFMT_HEX }
230 1.7 matt };
231 1.7 matt
232 1.1 matt #ifdef MULTIPROCESSOR
233 1.60 matt struct cpu_info cpu_info[CPU_MAXNUM] = {
234 1.60 matt [0] = {
235 1.60 matt .ci_curlwp = &lwp0,
236 1.60 matt },
237 1.60 matt };
238 1.33 garbled volatile struct cpu_hatch_data *cpu_hatch_data;
239 1.33 garbled volatile int cpu_hatch_stack;
240 1.75 kiyohara #define HATCH_STACK_SIZE 0x1000
241 1.33 garbled extern int ticks_per_intr;
242 1.33 garbled #include <powerpc/oea/bat.h>
243 1.67 matt #include <powerpc/pic/picvar.h>
244 1.67 matt #include <powerpc/pic/ipivar.h>
245 1.33 garbled extern struct bat battable[];
246 1.1 matt #else
247 1.60 matt struct cpu_info cpu_info[1] = {
248 1.60 matt [0] = {
249 1.60 matt .ci_curlwp = &lwp0,
250 1.60 matt },
251 1.60 matt };
252 1.33 garbled #endif /*MULTIPROCESSOR*/
253 1.1 matt
254 1.1 matt int cpu_altivec;
255 1.67 matt register_t cpu_psluserset;
256 1.67 matt register_t cpu_pslusermod;
257 1.67 matt register_t cpu_pslusermask = 0xffff;
258 1.1 matt char cpu_model[80];
259 1.1 matt
260 1.42 garbled /* This is to be called from locore.S, and nowhere else. */
261 1.42 garbled
262 1.42 garbled void
263 1.42 garbled cpu_model_init(void)
264 1.42 garbled {
265 1.42 garbled u_int pvr, vers;
266 1.42 garbled
267 1.42 garbled pvr = mfpvr();
268 1.42 garbled vers = pvr >> 16;
269 1.42 garbled
270 1.42 garbled oeacpufeat = 0;
271 1.74 kiyohara
272 1.42 garbled if ((vers >= IBMRS64II && vers <= IBM970GX) || vers == MPC620 ||
273 1.72 matt vers == IBMCELL || vers == IBMPOWER6P5) {
274 1.72 matt oeacpufeat |= OEACPU_64;
275 1.72 matt oeacpufeat |= OEACPU_64_BRIDGE;
276 1.72 matt oeacpufeat |= OEACPU_NOBAT;
277 1.74 kiyohara
278 1.72 matt } else if (vers == MPC601) {
279 1.42 garbled oeacpufeat |= OEACPU_601;
280 1.45 matt
281 1.77 matt } else if (MPC745X_P(vers)) {
282 1.77 matt register_t hid1 = mfspr(SPR_HID1);
283 1.77 matt
284 1.77 matt if (vers != MPC7450) {
285 1.78 matt register_t hid0 = mfspr(SPR_HID0);
286 1.78 matt
287 1.77 matt /* Enable more SPRG registers */
288 1.77 matt oeacpufeat |= OEACPU_HIGHSPRG;
289 1.77 matt
290 1.77 matt /* Enable more BAT registers */
291 1.77 matt oeacpufeat |= OEACPU_HIGHBAT;
292 1.77 matt hid0 |= HID0_HIGH_BAT_EN;
293 1.78 matt
294 1.78 matt /* Enable larger BAT registers */
295 1.78 matt oeacpufeat |= OEACPU_XBSEN;
296 1.78 matt hid0 |= HID0_XBSEN;
297 1.78 matt
298 1.78 matt mtspr(SPR_HID0, hid0);
299 1.78 matt __asm volatile("sync;isync");
300 1.77 matt }
301 1.77 matt
302 1.77 matt /* Enable address broadcasting for MP systems */
303 1.77 matt hid1 |= HID1_SYNCBE | HID1_ABE;
304 1.77 matt
305 1.77 matt mtspr(SPR_HID0, hid1);
306 1.77 matt __asm volatile("sync;isync");
307 1.62 matt
308 1.72 matt } else if (vers == IBM750FX || vers == IBM750GX) {
309 1.62 matt oeacpufeat |= OEACPU_HIGHBAT;
310 1.72 matt }
311 1.42 garbled }
312 1.42 garbled
313 1.1 matt void
314 1.7 matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
315 1.7 matt {
316 1.7 matt for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
317 1.7 matt if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
318 1.7 matt (data & fmt->fmt_mask) == fmt->fmt_value)
319 1.7 matt aprint_normal("%s", fmt->fmt_string);
320 1.7 matt }
321 1.7 matt }
322 1.7 matt
323 1.7 matt void
324 1.20 matt cpu_idlespin(void)
325 1.20 matt {
326 1.20 matt register_t msr;
327 1.20 matt
328 1.20 matt if (powersave <= 0)
329 1.20 matt return;
330 1.20 matt
331 1.26 perry __asm volatile(
332 1.20 matt "sync;"
333 1.20 matt "mfmsr %0;"
334 1.20 matt "oris %0,%0,%1@h;" /* enter power saving mode */
335 1.20 matt "mtmsr %0;"
336 1.20 matt "isync;"
337 1.20 matt : "=r"(msr)
338 1.20 matt : "J"(PSL_POW));
339 1.20 matt }
340 1.20 matt
341 1.20 matt void
342 1.1 matt cpu_probe_cache(void)
343 1.1 matt {
344 1.1 matt u_int assoc, pvr, vers;
345 1.1 matt
346 1.1 matt pvr = mfpvr();
347 1.1 matt vers = pvr >> 16;
348 1.1 matt
349 1.27 sanjayl
350 1.27 sanjayl /* Presently common across almost all implementations. */
351 1.43 garbled curcpu()->ci_ci.dcache_line_size = 32;
352 1.43 garbled curcpu()->ci_ci.icache_line_size = 32;
353 1.27 sanjayl
354 1.27 sanjayl
355 1.1 matt switch (vers) {
356 1.1 matt #define K *1024
357 1.1 matt case IBM750FX:
358 1.62 matt case IBM750GX:
359 1.1 matt case MPC601:
360 1.1 matt case MPC750:
361 1.48 macallan case MPC7400:
362 1.22 matt case MPC7447A:
363 1.22 matt case MPC7448:
364 1.1 matt case MPC7450:
365 1.1 matt case MPC7455:
366 1.11 matt case MPC7457:
367 1.1 matt curcpu()->ci_ci.dcache_size = 32 K;
368 1.1 matt curcpu()->ci_ci.icache_size = 32 K;
369 1.1 matt assoc = 8;
370 1.1 matt break;
371 1.1 matt case MPC603:
372 1.1 matt curcpu()->ci_ci.dcache_size = 8 K;
373 1.1 matt curcpu()->ci_ci.icache_size = 8 K;
374 1.1 matt assoc = 2;
375 1.1 matt break;
376 1.1 matt case MPC603e:
377 1.1 matt case MPC603ev:
378 1.1 matt case MPC604:
379 1.1 matt case MPC8240:
380 1.1 matt case MPC8245:
381 1.31 aymeric case MPCG2:
382 1.1 matt curcpu()->ci_ci.dcache_size = 16 K;
383 1.1 matt curcpu()->ci_ci.icache_size = 16 K;
384 1.1 matt assoc = 4;
385 1.1 matt break;
386 1.15 briggs case MPC604e:
387 1.1 matt case MPC604ev:
388 1.1 matt curcpu()->ci_ci.dcache_size = 32 K;
389 1.1 matt curcpu()->ci_ci.icache_size = 32 K;
390 1.1 matt assoc = 4;
391 1.1 matt break;
392 1.41 garbled case IBMPOWER3II:
393 1.41 garbled curcpu()->ci_ci.dcache_size = 64 K;
394 1.41 garbled curcpu()->ci_ci.icache_size = 32 K;
395 1.41 garbled curcpu()->ci_ci.dcache_line_size = 128;
396 1.41 garbled curcpu()->ci_ci.icache_line_size = 128;
397 1.41 garbled assoc = 128; /* not a typo */
398 1.41 garbled break;
399 1.27 sanjayl case IBM970:
400 1.27 sanjayl case IBM970FX:
401 1.47 chs case IBM970MP:
402 1.27 sanjayl curcpu()->ci_ci.dcache_size = 32 K;
403 1.27 sanjayl curcpu()->ci_ci.icache_size = 64 K;
404 1.27 sanjayl curcpu()->ci_ci.dcache_line_size = 128;
405 1.27 sanjayl curcpu()->ci_ci.icache_line_size = 128;
406 1.27 sanjayl assoc = 2;
407 1.27 sanjayl break;
408 1.27 sanjayl
409 1.1 matt default:
410 1.6 thorpej curcpu()->ci_ci.dcache_size = PAGE_SIZE;
411 1.6 thorpej curcpu()->ci_ci.icache_size = PAGE_SIZE;
412 1.1 matt assoc = 1;
413 1.1 matt #undef K
414 1.1 matt }
415 1.1 matt
416 1.1 matt /*
417 1.1 matt * Possibly recolor.
418 1.1 matt */
419 1.1 matt uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
420 1.1 matt }
421 1.1 matt
422 1.1 matt struct cpu_info *
423 1.60 matt cpu_attach_common(device_t self, int id)
424 1.1 matt {
425 1.1 matt struct cpu_info *ci;
426 1.1 matt u_int pvr, vers;
427 1.1 matt
428 1.1 matt ci = &cpu_info[id];
429 1.1 matt #ifndef MULTIPROCESSOR
430 1.1 matt /*
431 1.1 matt * If this isn't the primary CPU, print an error message
432 1.1 matt * and just bail out.
433 1.1 matt */
434 1.1 matt if (id != 0) {
435 1.71 phx aprint_naive("\n");
436 1.3 matt aprint_normal(": ID %d\n", id);
437 1.66 matt aprint_normal_dev(self,
438 1.66 matt "processor off-line; "
439 1.66 matt "multiprocessor support not present in kernel\n");
440 1.1 matt return (NULL);
441 1.1 matt }
442 1.1 matt #endif
443 1.1 matt
444 1.1 matt ci->ci_cpuid = id;
445 1.60 matt ci->ci_idepth = -1;
446 1.1 matt ci->ci_dev = self;
447 1.20 matt ci->ci_idlespin = cpu_idlespin;
448 1.1 matt
449 1.1 matt pvr = mfpvr();
450 1.1 matt vers = (pvr >> 16) & 0xffff;
451 1.1 matt
452 1.1 matt switch (id) {
453 1.1 matt case 0:
454 1.1 matt /* load my cpu_number to PIR */
455 1.1 matt switch (vers) {
456 1.1 matt case MPC601:
457 1.1 matt case MPC604:
458 1.15 briggs case MPC604e:
459 1.1 matt case MPC604ev:
460 1.1 matt case MPC7400:
461 1.1 matt case MPC7410:
462 1.22 matt case MPC7447A:
463 1.22 matt case MPC7448:
464 1.1 matt case MPC7450:
465 1.1 matt case MPC7455:
466 1.11 matt case MPC7457:
467 1.1 matt mtspr(SPR_PIR, id);
468 1.1 matt }
469 1.1 matt cpu_setup(self, ci);
470 1.1 matt break;
471 1.1 matt default:
472 1.71 phx aprint_naive("\n");
473 1.1 matt if (id >= CPU_MAXNUM) {
474 1.3 matt aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
475 1.1 matt panic("cpuattach");
476 1.1 matt }
477 1.1 matt #ifndef MULTIPROCESSOR
478 1.3 matt aprint_normal(" not configured\n");
479 1.1 matt return NULL;
480 1.29 yamt #else
481 1.29 yamt mi_cpu_attach(ci);
482 1.29 yamt break;
483 1.1 matt #endif
484 1.1 matt }
485 1.1 matt return (ci);
486 1.1 matt }
487 1.1 matt
488 1.1 matt void
489 1.60 matt cpu_setup(device_t self, struct cpu_info *ci)
490 1.1 matt {
491 1.41 garbled u_int hid0, hid0_save, pvr, vers;
492 1.66 matt const char * const xname = device_xname(self);
493 1.24 he const char *bitmask;
494 1.24 he char hidbuf[128];
495 1.1 matt char model[80];
496 1.1 matt
497 1.1 matt pvr = mfpvr();
498 1.1 matt vers = (pvr >> 16) & 0xffff;
499 1.1 matt
500 1.1 matt cpu_identify(model, sizeof(model));
501 1.71 phx aprint_naive("\n");
502 1.3 matt aprint_normal(": %s, ID %d%s\n", model, cpu_number(),
503 1.1 matt cpu_number() == 0 ? " (primary)" : "");
504 1.1 matt
505 1.46 garbled /* set the cpu number */
506 1.46 garbled ci->ci_cpuid = cpu_number();
507 1.41 garbled hid0_save = hid0 = mfspr(SPR_HID0);
508 1.27 sanjayl
509 1.1 matt cpu_probe_cache();
510 1.1 matt
511 1.1 matt /*
512 1.1 matt * Configure power-saving mode.
513 1.1 matt */
514 1.1 matt switch (vers) {
515 1.18 briggs case MPC604:
516 1.18 briggs case MPC604e:
517 1.18 briggs case MPC604ev:
518 1.18 briggs /*
519 1.18 briggs * Do not have HID0 support settings, but can support
520 1.18 briggs * MSR[POW] off
521 1.18 briggs */
522 1.18 briggs powersave = 1;
523 1.18 briggs break;
524 1.18 briggs
525 1.1 matt case MPC603:
526 1.1 matt case MPC603e:
527 1.1 matt case MPC603ev:
528 1.1 matt case MPC7400:
529 1.1 matt case MPC7410:
530 1.1 matt case MPC8240:
531 1.1 matt case MPC8245:
532 1.31 aymeric case MPCG2:
533 1.1 matt /* Select DOZE mode. */
534 1.1 matt hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
535 1.1 matt hid0 |= HID0_DOZE | HID0_DPM;
536 1.1 matt powersave = 1;
537 1.1 matt break;
538 1.1 matt
539 1.57 macallan case MPC750:
540 1.57 macallan case IBM750FX:
541 1.62 matt case IBM750GX:
542 1.57 macallan /* Select NAP mode. */
543 1.57 macallan hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
544 1.57 macallan hid0 |= HID0_NAP | HID0_DPM;
545 1.57 macallan powersave = 1;
546 1.57 macallan break;
547 1.57 macallan
548 1.22 matt case MPC7447A:
549 1.22 matt case MPC7448:
550 1.11 matt case MPC7457:
551 1.1 matt case MPC7455:
552 1.1 matt case MPC7450:
553 1.5 matt /* Enable the 7450 branch caches */
554 1.5 matt hid0 |= HID0_SGE | HID0_BTIC;
555 1.5 matt hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
556 1.1 matt /* Disable BTIC on 7450 Rev 2.0 or earlier */
557 1.5 matt if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
558 1.1 matt hid0 &= ~HID0_BTIC;
559 1.1 matt /* Select NAP mode. */
560 1.45 matt hid0 &= ~HID0_SLEEP;
561 1.45 matt hid0 |= HID0_NAP | HID0_DPM;
562 1.19 chs powersave = 1;
563 1.1 matt break;
564 1.1 matt
565 1.27 sanjayl case IBM970:
566 1.27 sanjayl case IBM970FX:
567 1.47 chs case IBM970MP:
568 1.41 garbled case IBMPOWER3II:
569 1.1 matt default:
570 1.1 matt /* No power-saving mode is available. */ ;
571 1.1 matt }
572 1.1 matt
573 1.1 matt #ifdef NAPMODE
574 1.1 matt switch (vers) {
575 1.1 matt case IBM750FX:
576 1.62 matt case IBM750GX:
577 1.1 matt case MPC750:
578 1.1 matt case MPC7400:
579 1.1 matt /* Select NAP mode. */
580 1.1 matt hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
581 1.1 matt hid0 |= HID0_NAP;
582 1.1 matt break;
583 1.1 matt }
584 1.1 matt #endif
585 1.1 matt
586 1.1 matt switch (vers) {
587 1.1 matt case IBM750FX:
588 1.62 matt case IBM750GX:
589 1.1 matt case MPC750:
590 1.1 matt hid0 &= ~HID0_DBP; /* XXX correct? */
591 1.1 matt hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
592 1.1 matt break;
593 1.1 matt
594 1.1 matt case MPC7400:
595 1.1 matt case MPC7410:
596 1.1 matt hid0 &= ~HID0_SPD;
597 1.1 matt hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
598 1.1 matt hid0 |= HID0_EIEC;
599 1.1 matt break;
600 1.1 matt }
601 1.1 matt
602 1.76 kiyohara #ifdef MULTIPROCESSOR
603 1.76 kiyohara switch (vers) {
604 1.76 kiyohara case MPC603e:
605 1.76 kiyohara hid0 |= HID0_ABE;
606 1.76 kiyohara }
607 1.76 kiyohara #endif
608 1.76 kiyohara
609 1.41 garbled if (hid0 != hid0_save) {
610 1.41 garbled mtspr(SPR_HID0, hid0);
611 1.41 garbled __asm volatile("sync;isync");
612 1.41 garbled }
613 1.41 garbled
614 1.1 matt
615 1.1 matt switch (vers) {
616 1.1 matt case MPC601:
617 1.1 matt bitmask = HID0_601_BITMASK;
618 1.1 matt break;
619 1.1 matt case MPC7450:
620 1.1 matt case MPC7455:
621 1.11 matt case MPC7457:
622 1.1 matt bitmask = HID0_7450_BITMASK;
623 1.1 matt break;
624 1.27 sanjayl case IBM970:
625 1.27 sanjayl case IBM970FX:
626 1.47 chs case IBM970MP:
627 1.27 sanjayl bitmask = 0;
628 1.27 sanjayl break;
629 1.1 matt default:
630 1.1 matt bitmask = HID0_BITMASK;
631 1.1 matt break;
632 1.1 matt }
633 1.51 christos snprintb(hidbuf, sizeof hidbuf, bitmask, hid0);
634 1.66 matt aprint_normal_dev(self, "HID0 %s, powersave: %d\n", hidbuf, powersave);
635 1.1 matt
636 1.23 briggs ci->ci_khz = 0;
637 1.23 briggs
638 1.1 matt /*
639 1.1 matt * Display speed and cache configuration.
640 1.1 matt */
641 1.15 briggs switch (vers) {
642 1.15 briggs case MPC604:
643 1.15 briggs case MPC604e:
644 1.15 briggs case MPC604ev:
645 1.15 briggs case MPC750:
646 1.15 briggs case IBM750FX:
647 1.62 matt case IBM750GX:
648 1.16 briggs case MPC7400:
649 1.15 briggs case MPC7410:
650 1.22 matt case MPC7447A:
651 1.22 matt case MPC7448:
652 1.16 briggs case MPC7450:
653 1.16 briggs case MPC7455:
654 1.16 briggs case MPC7457:
655 1.66 matt aprint_normal_dev(self, "");
656 1.23 briggs cpu_probe_speed(ci);
657 1.23 briggs aprint_normal("%u.%02u MHz",
658 1.23 briggs ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
659 1.36 garbled switch (vers) {
660 1.37 macallan case MPC7450: /* 7441 does not have L3! */
661 1.37 macallan case MPC7455: /* 7445 does not have L3! */
662 1.37 macallan case MPC7457: /* 7447 does not have L3! */
663 1.37 macallan cpu_config_l3cr(vers);
664 1.38 macallan break;
665 1.36 garbled case IBM750FX:
666 1.62 matt case IBM750GX:
667 1.36 garbled case MPC750:
668 1.36 garbled case MPC7400:
669 1.36 garbled case MPC7410:
670 1.36 garbled case MPC7447A:
671 1.36 garbled case MPC7448:
672 1.36 garbled cpu_config_l2cr(pvr);
673 1.36 garbled break;
674 1.36 garbled default:
675 1.36 garbled break;
676 1.7 matt }
677 1.7 matt aprint_normal("\n");
678 1.15 briggs break;
679 1.1 matt }
680 1.1 matt
681 1.1 matt #if NSYSMON_ENVSYS > 0
682 1.1 matt /*
683 1.1 matt * Attach MPC750 temperature sensor to the envsys subsystem.
684 1.1 matt * XXX the 74xx series also has this sensor, but it is not
685 1.74 kiyohara * XXX supported by Motorola and may return values that are off by
686 1.1 matt * XXX 35-55 degrees C.
687 1.1 matt */
688 1.62 matt if (vers == MPC750 || vers == IBM750FX || vers == IBM750GX)
689 1.1 matt cpu_tau_setup(ci);
690 1.1 matt #endif
691 1.1 matt
692 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
693 1.66 matt NULL, xname, "clock");
694 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
695 1.66 matt NULL, xname, "traps");
696 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
697 1.66 matt &ci->ci_ev_traps, xname, "kernel DSI traps");
698 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
699 1.66 matt &ci->ci_ev_traps, xname, "user DSI traps");
700 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
701 1.66 matt &ci->ci_ev_udsi, xname, "user DSI failures");
702 1.10 matt evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
703 1.66 matt &ci->ci_ev_traps, xname, "kernel ISI traps");
704 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
705 1.66 matt &ci->ci_ev_traps, xname, "user ISI traps");
706 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
707 1.66 matt &ci->ci_ev_isi, xname, "user ISI failures");
708 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
709 1.66 matt &ci->ci_ev_traps, xname, "system call traps");
710 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
711 1.66 matt &ci->ci_ev_traps, xname, "PGM traps");
712 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
713 1.66 matt &ci->ci_ev_traps, xname, "FPU unavailable traps");
714 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
715 1.66 matt &ci->ci_ev_fpu, xname, "FPU context switches");
716 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
717 1.66 matt &ci->ci_ev_traps, xname, "user alignment traps");
718 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
719 1.66 matt &ci->ci_ev_ali, xname, "user alignment traps");
720 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
721 1.66 matt &ci->ci_ev_umchk, xname, "user MCHK failures");
722 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
723 1.66 matt &ci->ci_ev_traps, xname, "AltiVec unavailable");
724 1.1 matt #ifdef ALTIVEC
725 1.1 matt if (cpu_altivec) {
726 1.1 matt evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
727 1.66 matt &ci->ci_ev_vec, xname, "AltiVec context switches");
728 1.1 matt }
729 1.1 matt #endif
730 1.33 garbled evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
731 1.66 matt NULL, xname, "IPIs");
732 1.1 matt }
733 1.1 matt
734 1.36 garbled /*
735 1.36 garbled * According to a document labeled "PVR Register Settings":
736 1.36 garbled ** For integrated microprocessors the PVR register inside the device
737 1.36 garbled ** will identify the version of the microprocessor core. You must also
738 1.36 garbled ** read the Device ID, PCI register 02, to identify the part and the
739 1.36 garbled ** Revision ID, PCI register 08, to identify the revision of the
740 1.36 garbled ** integrated microprocessor.
741 1.36 garbled * This apparently applies to 8240/8245/8241, PVR 00810101 and 80811014
742 1.36 garbled */
743 1.36 garbled
744 1.1 matt void
745 1.1 matt cpu_identify(char *str, size_t len)
746 1.1 matt {
747 1.24 he u_int pvr, major, minor;
748 1.1 matt uint16_t vers, rev, revfmt;
749 1.1 matt const struct cputab *cp;
750 1.1 matt const char *name;
751 1.1 matt size_t n;
752 1.1 matt
753 1.1 matt pvr = mfpvr();
754 1.1 matt vers = pvr >> 16;
755 1.1 matt rev = pvr;
756 1.27 sanjayl
757 1.1 matt switch (vers) {
758 1.1 matt case MPC7410:
759 1.24 he minor = (pvr >> 0) & 0xff;
760 1.24 he major = minor <= 4 ? 1 : 2;
761 1.1 matt break;
762 1.36 garbled case MPCG2: /*XXX see note above */
763 1.36 garbled major = (pvr >> 4) & 0xf;
764 1.36 garbled minor = (pvr >> 0) & 0xf;
765 1.36 garbled break;
766 1.1 matt default:
767 1.36 garbled major = (pvr >> 8) & 0xf;
768 1.24 he minor = (pvr >> 0) & 0xf;
769 1.1 matt }
770 1.1 matt
771 1.1 matt for (cp = models; cp->name[0] != '\0'; cp++) {
772 1.1 matt if (cp->version == vers)
773 1.1 matt break;
774 1.1 matt }
775 1.1 matt
776 1.1 matt if (str == NULL) {
777 1.1 matt str = cpu_model;
778 1.1 matt len = sizeof(cpu_model);
779 1.1 matt cpu = vers;
780 1.1 matt }
781 1.1 matt
782 1.1 matt revfmt = cp->revfmt;
783 1.1 matt name = cp->name;
784 1.1 matt if (rev == MPC750 && pvr == 15) {
785 1.1 matt name = "755";
786 1.1 matt revfmt = REVFMT_HEX;
787 1.1 matt }
788 1.1 matt
789 1.1 matt if (cp->name[0] != '\0') {
790 1.1 matt n = snprintf(str, len, "%s (Revision ", cp->name);
791 1.1 matt } else {
792 1.1 matt n = snprintf(str, len, "Version %#x (Revision ", vers);
793 1.1 matt }
794 1.1 matt if (len > n) {
795 1.1 matt switch (revfmt) {
796 1.1 matt case REVFMT_MAJMIN:
797 1.24 he snprintf(str + n, len - n, "%u.%u)", major, minor);
798 1.1 matt break;
799 1.1 matt case REVFMT_HEX:
800 1.1 matt snprintf(str + n, len - n, "0x%04x)", rev);
801 1.1 matt break;
802 1.1 matt case REVFMT_DEC:
803 1.1 matt snprintf(str + n, len - n, "%u)", rev);
804 1.1 matt break;
805 1.1 matt }
806 1.1 matt }
807 1.1 matt }
808 1.1 matt
809 1.1 matt #ifdef L2CR_CONFIG
810 1.1 matt u_int l2cr_config = L2CR_CONFIG;
811 1.1 matt #else
812 1.1 matt u_int l2cr_config = 0;
813 1.1 matt #endif
814 1.1 matt
815 1.2 jklos #ifdef L3CR_CONFIG
816 1.2 jklos u_int l3cr_config = L3CR_CONFIG;
817 1.2 jklos #else
818 1.2 jklos u_int l3cr_config = 0;
819 1.2 jklos #endif
820 1.2 jklos
821 1.1 matt void
822 1.7 matt cpu_enable_l2cr(register_t l2cr)
823 1.7 matt {
824 1.7 matt register_t msr, x;
825 1.40 garbled uint16_t vers;
826 1.7 matt
827 1.40 garbled vers = mfpvr() >> 16;
828 1.74 kiyohara
829 1.7 matt /* Disable interrupts and set the cache config bits. */
830 1.7 matt msr = mfmsr();
831 1.7 matt mtmsr(msr & ~PSL_EE);
832 1.7 matt #ifdef ALTIVEC
833 1.7 matt if (cpu_altivec)
834 1.26 perry __asm volatile("dssall");
835 1.7 matt #endif
836 1.26 perry __asm volatile("sync");
837 1.7 matt mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
838 1.26 perry __asm volatile("sync");
839 1.7 matt
840 1.7 matt /* Wait for L2 clock to be stable (640 L2 clocks). */
841 1.7 matt delay(100);
842 1.7 matt
843 1.7 matt /* Invalidate all L2 contents. */
844 1.40 garbled if (MPC745X_P(vers)) {
845 1.40 garbled mtspr(SPR_L2CR, l2cr | L2CR_L2I);
846 1.40 garbled do {
847 1.40 garbled x = mfspr(SPR_L2CR);
848 1.40 garbled } while (x & L2CR_L2I);
849 1.40 garbled } else {
850 1.40 garbled mtspr(SPR_L2CR, l2cr | L2CR_L2I);
851 1.40 garbled do {
852 1.40 garbled x = mfspr(SPR_L2CR);
853 1.40 garbled } while (x & L2CR_L2IP);
854 1.40 garbled }
855 1.7 matt /* Enable L2 cache. */
856 1.7 matt l2cr |= L2CR_L2E;
857 1.7 matt mtspr(SPR_L2CR, l2cr);
858 1.7 matt mtmsr(msr);
859 1.7 matt }
860 1.7 matt
861 1.7 matt void
862 1.7 matt cpu_enable_l3cr(register_t l3cr)
863 1.1 matt {
864 1.7 matt register_t x;
865 1.7 matt
866 1.7 matt /* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
867 1.74 kiyohara
868 1.7 matt /*
869 1.7 matt * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
870 1.7 matt * L3CLKEN. (also mask off reserved bits in case they were included
871 1.7 matt * in L3CR_CONFIG)
872 1.7 matt */
873 1.7 matt l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
874 1.7 matt mtspr(SPR_L3CR, l3cr);
875 1.7 matt
876 1.7 matt /* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
877 1.7 matt l3cr |= 0x04000000;
878 1.7 matt mtspr(SPR_L3CR, l3cr);
879 1.7 matt
880 1.7 matt /* 3: Set L3CLKEN to 1*/
881 1.7 matt l3cr |= L3CR_L3CLKEN;
882 1.7 matt mtspr(SPR_L3CR, l3cr);
883 1.7 matt
884 1.7 matt /* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
885 1.26 perry __asm volatile("dssall;sync");
886 1.7 matt /* L3 cache is already disabled, no need to clear L3E */
887 1.7 matt mtspr(SPR_L3CR, l3cr|L3CR_L3I);
888 1.7 matt do {
889 1.7 matt x = mfspr(SPR_L3CR);
890 1.7 matt } while (x & L3CR_L3I);
891 1.74 kiyohara
892 1.7 matt /* 6: Clear L3CLKEN to 0 */
893 1.7 matt l3cr &= ~L3CR_L3CLKEN;
894 1.7 matt mtspr(SPR_L3CR, l3cr);
895 1.7 matt
896 1.7 matt /* 7: Perform a 'sync' and wait at least 100 CPU cycles */
897 1.26 perry __asm volatile("sync");
898 1.7 matt delay(100);
899 1.7 matt
900 1.7 matt /* 8: Set L3E and L3CLKEN */
901 1.7 matt l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
902 1.7 matt mtspr(SPR_L3CR, l3cr);
903 1.7 matt
904 1.7 matt /* 9: Perform a 'sync' and wait at least 100 CPU cycles */
905 1.26 perry __asm volatile("sync");
906 1.7 matt delay(100);
907 1.7 matt }
908 1.7 matt
909 1.7 matt void
910 1.7 matt cpu_config_l2cr(int pvr)
911 1.7 matt {
912 1.7 matt register_t l2cr;
913 1.36 garbled u_int vers = (pvr >> 16) & 0xffff;
914 1.1 matt
915 1.1 matt l2cr = mfspr(SPR_L2CR);
916 1.1 matt
917 1.1 matt /*
918 1.1 matt * For MP systems, the firmware may only configure the L2 cache
919 1.1 matt * on the first CPU. In this case, assume that the other CPUs
920 1.1 matt * should use the same value for L2CR.
921 1.1 matt */
922 1.1 matt if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
923 1.1 matt l2cr_config = l2cr;
924 1.1 matt }
925 1.1 matt
926 1.1 matt /*
927 1.1 matt * Configure L2 cache if not enabled.
928 1.1 matt */
929 1.8 scw if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
930 1.7 matt cpu_enable_l2cr(l2cr_config);
931 1.8 scw l2cr = mfspr(SPR_L2CR);
932 1.8 scw }
933 1.7 matt
934 1.15 briggs if ((l2cr & L2CR_L2E) == 0) {
935 1.15 briggs aprint_normal(" L2 cache present but not enabled ");
936 1.7 matt return;
937 1.15 briggs }
938 1.36 garbled aprint_normal(",");
939 1.1 matt
940 1.36 garbled switch (vers) {
941 1.36 garbled case IBM750FX:
942 1.62 matt case IBM750GX:
943 1.7 matt cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
944 1.36 garbled break;
945 1.36 garbled case MPC750:
946 1.36 garbled if ((pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
947 1.36 garbled (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */)
948 1.36 garbled cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
949 1.36 garbled else
950 1.36 garbled cpu_fmttab_print(cpu_l2cr_formats, l2cr);
951 1.36 garbled break;
952 1.36 garbled case MPC7447A:
953 1.36 garbled case MPC7457:
954 1.36 garbled cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
955 1.36 garbled return;
956 1.36 garbled case MPC7448:
957 1.36 garbled cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
958 1.36 garbled return;
959 1.36 garbled case MPC7450:
960 1.36 garbled case MPC7455:
961 1.36 garbled cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
962 1.36 garbled break;
963 1.36 garbled default:
964 1.7 matt cpu_fmttab_print(cpu_l2cr_formats, l2cr);
965 1.36 garbled break;
966 1.1 matt }
967 1.7 matt }
968 1.1 matt
969 1.7 matt void
970 1.7 matt cpu_config_l3cr(int vers)
971 1.7 matt {
972 1.7 matt register_t l2cr;
973 1.7 matt register_t l3cr;
974 1.7 matt
975 1.7 matt l2cr = mfspr(SPR_L2CR);
976 1.1 matt
977 1.7 matt /*
978 1.7 matt * For MP systems, the firmware may only configure the L2 cache
979 1.7 matt * on the first CPU. In this case, assume that the other CPUs
980 1.7 matt * should use the same value for L2CR.
981 1.7 matt */
982 1.7 matt if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
983 1.7 matt l2cr_config = l2cr;
984 1.7 matt }
985 1.1 matt
986 1.7 matt /*
987 1.7 matt * Configure L2 cache if not enabled.
988 1.7 matt */
989 1.7 matt if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
990 1.7 matt cpu_enable_l2cr(l2cr_config);
991 1.7 matt l2cr = mfspr(SPR_L2CR);
992 1.7 matt }
993 1.74 kiyohara
994 1.7 matt aprint_normal(",");
995 1.22 matt switch (vers) {
996 1.22 matt case MPC7447A:
997 1.22 matt case MPC7457:
998 1.22 matt cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
999 1.22 matt return;
1000 1.22 matt case MPC7448:
1001 1.22 matt cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
1002 1.22 matt return;
1003 1.22 matt default:
1004 1.22 matt cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
1005 1.22 matt break;
1006 1.22 matt }
1007 1.2 jklos
1008 1.7 matt l3cr = mfspr(SPR_L3CR);
1009 1.1 matt
1010 1.7 matt /*
1011 1.7 matt * For MP systems, the firmware may only configure the L3 cache
1012 1.7 matt * on the first CPU. In this case, assume that the other CPUs
1013 1.7 matt * should use the same value for L3CR.
1014 1.7 matt */
1015 1.7 matt if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
1016 1.7 matt l3cr_config = l3cr;
1017 1.7 matt }
1018 1.1 matt
1019 1.7 matt /*
1020 1.7 matt * Configure L3 cache if not enabled.
1021 1.7 matt */
1022 1.7 matt if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
1023 1.7 matt cpu_enable_l3cr(l3cr_config);
1024 1.7 matt l3cr = mfspr(SPR_L3CR);
1025 1.7 matt }
1026 1.74 kiyohara
1027 1.7 matt if (l3cr & L3CR_L3E) {
1028 1.7 matt aprint_normal(",");
1029 1.7 matt cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
1030 1.7 matt }
1031 1.1 matt }
1032 1.1 matt
1033 1.1 matt void
1034 1.23 briggs cpu_probe_speed(struct cpu_info *ci)
1035 1.1 matt {
1036 1.1 matt uint64_t cps;
1037 1.1 matt
1038 1.7 matt mtspr(SPR_MMCR0, MMCR0_FC);
1039 1.1 matt mtspr(SPR_PMC1, 0);
1040 1.7 matt mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
1041 1.1 matt delay(100000);
1042 1.1 matt cps = (mfspr(SPR_PMC1) * 10) + 4999;
1043 1.1 matt
1044 1.15 briggs mtspr(SPR_MMCR0, MMCR0_FC);
1045 1.15 briggs
1046 1.56 phx ci->ci_khz = (cps * cpu_get_dfs()) / 1000;
1047 1.56 phx }
1048 1.56 phx
1049 1.56 phx /*
1050 1.56 phx * Read the Dynamic Frequency Switching state and return a divisor for
1051 1.56 phx * the maximum frequency.
1052 1.56 phx */
1053 1.56 phx int
1054 1.56 phx cpu_get_dfs(void)
1055 1.56 phx {
1056 1.58 phx u_int pvr, vers;
1057 1.56 phx
1058 1.56 phx pvr = mfpvr();
1059 1.56 phx vers = pvr >> 16;
1060 1.56 phx
1061 1.56 phx switch (vers) {
1062 1.56 phx case MPC7448:
1063 1.58 phx if (mfspr(SPR_HID1) & HID1_DFS4)
1064 1.56 phx return 4;
1065 1.56 phx case MPC7447A:
1066 1.58 phx if (mfspr(SPR_HID1) & HID1_DFS2)
1067 1.56 phx return 2;
1068 1.56 phx }
1069 1.56 phx return 1;
1070 1.56 phx }
1071 1.56 phx
1072 1.56 phx /*
1073 1.56 phx * Set the Dynamic Frequency Switching divisor the same for all cpus.
1074 1.56 phx */
1075 1.56 phx void
1076 1.56 phx cpu_set_dfs(int div)
1077 1.56 phx {
1078 1.56 phx uint64_t where;
1079 1.56 phx u_int dfs_mask, pvr, vers;
1080 1.56 phx
1081 1.56 phx pvr = mfpvr();
1082 1.56 phx vers = pvr >> 16;
1083 1.56 phx dfs_mask = 0;
1084 1.56 phx
1085 1.56 phx switch (vers) {
1086 1.56 phx case MPC7448:
1087 1.56 phx dfs_mask |= HID1_DFS4;
1088 1.56 phx case MPC7447A:
1089 1.56 phx dfs_mask |= HID1_DFS2;
1090 1.56 phx break;
1091 1.56 phx default:
1092 1.56 phx printf("cpu_set_dfs: DFS not supported\n");
1093 1.56 phx return;
1094 1.56 phx
1095 1.56 phx }
1096 1.56 phx
1097 1.56 phx where = xc_broadcast(0, (xcfunc_t)cpu_set_dfs_xcall, &div, &dfs_mask);
1098 1.56 phx xc_wait(where);
1099 1.56 phx }
1100 1.56 phx
1101 1.56 phx static void
1102 1.56 phx cpu_set_dfs_xcall(void *arg1, void *arg2)
1103 1.56 phx {
1104 1.56 phx u_int dfs_mask, hid1, old_hid1;
1105 1.56 phx int *divisor, s;
1106 1.56 phx
1107 1.56 phx divisor = arg1;
1108 1.56 phx dfs_mask = *(u_int *)arg2;
1109 1.56 phx
1110 1.56 phx s = splhigh();
1111 1.56 phx hid1 = old_hid1 = mfspr(SPR_HID1);
1112 1.56 phx
1113 1.56 phx switch (*divisor) {
1114 1.56 phx case 1:
1115 1.56 phx hid1 &= ~dfs_mask;
1116 1.56 phx break;
1117 1.56 phx case 2:
1118 1.56 phx hid1 &= ~(dfs_mask & HID1_DFS4);
1119 1.56 phx hid1 |= dfs_mask & HID1_DFS2;
1120 1.56 phx break;
1121 1.56 phx case 4:
1122 1.56 phx hid1 &= ~(dfs_mask & HID1_DFS2);
1123 1.56 phx hid1 |= dfs_mask & HID1_DFS4;
1124 1.56 phx break;
1125 1.56 phx }
1126 1.56 phx
1127 1.56 phx if (hid1 != old_hid1) {
1128 1.56 phx __asm volatile("sync");
1129 1.56 phx mtspr(SPR_HID1, hid1);
1130 1.56 phx __asm volatile("sync;isync");
1131 1.56 phx }
1132 1.56 phx
1133 1.56 phx splx(s);
1134 1.1 matt }
1135 1.1 matt
1136 1.1 matt #if NSYSMON_ENVSYS > 0
1137 1.1 matt void
1138 1.1 matt cpu_tau_setup(struct cpu_info *ci)
1139 1.1 matt {
1140 1.34 xtraeme struct sysmon_envsys *sme;
1141 1.50 macallan int error, therm_delay;
1142 1.50 macallan
1143 1.50 macallan mtspr(SPR_THRM1, SPR_THRM_VALID);
1144 1.50 macallan mtspr(SPR_THRM2, 0);
1145 1.50 macallan
1146 1.50 macallan /*
1147 1.50 macallan * we need to figure out how much 20+us in units of CPU clock cycles
1148 1.50 macallan * are
1149 1.50 macallan */
1150 1.50 macallan
1151 1.50 macallan therm_delay = ci->ci_khz / 40; /* 25us just to be safe */
1152 1.74 kiyohara
1153 1.74 kiyohara mtspr(SPR_THRM3, SPR_THRM_TIMER(therm_delay) | SPR_THRM_ENABLE);
1154 1.1 matt
1155 1.34 xtraeme sme = sysmon_envsys_create();
1156 1.12 matt
1157 1.34 xtraeme sensor.units = ENVSYS_STEMP;
1158 1.68 pgoyette sensor.state = ENVSYS_SINVALID;
1159 1.34 xtraeme (void)strlcpy(sensor.desc, "CPU Temp", sizeof(sensor.desc));
1160 1.34 xtraeme if (sysmon_envsys_sensor_attach(sme, &sensor)) {
1161 1.34 xtraeme sysmon_envsys_destroy(sme);
1162 1.34 xtraeme return;
1163 1.34 xtraeme }
1164 1.34 xtraeme
1165 1.74 kiyohara sme->sme_name = device_xname(ci->ci_dev);
1166 1.34 xtraeme sme->sme_cookie = ci;
1167 1.34 xtraeme sme->sme_refresh = cpu_tau_refresh;
1168 1.1 matt
1169 1.34 xtraeme if ((error = sysmon_envsys_register(sme)) != 0) {
1170 1.66 matt aprint_error_dev(ci->ci_dev,
1171 1.66 matt " unable to register with sysmon (%d)\n", error);
1172 1.34 xtraeme sysmon_envsys_destroy(sme);
1173 1.34 xtraeme }
1174 1.1 matt }
1175 1.1 matt
1176 1.1 matt
1177 1.1 matt /* Find the temperature of the CPU. */
1178 1.34 xtraeme void
1179 1.34 xtraeme cpu_tau_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
1180 1.1 matt {
1181 1.1 matt int i, threshold, count;
1182 1.1 matt
1183 1.1 matt threshold = 64; /* Half of the 7-bit sensor range */
1184 1.1 matt
1185 1.1 matt /* Successive-approximation code adapted from Motorola
1186 1.1 matt * application note AN1800/D, "Programming the Thermal Assist
1187 1.1 matt * Unit in the MPC750 Microprocessor".
1188 1.1 matt */
1189 1.50 macallan for (i = 5; i >= 0 ; i--) {
1190 1.74 kiyohara mtspr(SPR_THRM1,
1191 1.1 matt SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
1192 1.1 matt count = 0;
1193 1.74 kiyohara while ((count < 100000) &&
1194 1.1 matt ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
1195 1.1 matt count++;
1196 1.1 matt delay(1);
1197 1.1 matt }
1198 1.1 matt if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
1199 1.74 kiyohara /* The interrupt bit was set, meaning the
1200 1.74 kiyohara * temperature was above the threshold
1201 1.1 matt */
1202 1.50 macallan threshold += 1 << i;
1203 1.1 matt } else {
1204 1.1 matt /* Temperature was below the threshold */
1205 1.50 macallan threshold -= 1 << i;
1206 1.1 matt }
1207 1.1 matt }
1208 1.1 matt threshold += 2;
1209 1.1 matt
1210 1.1 matt /* Convert the temperature in degrees C to microkelvin */
1211 1.34 xtraeme edata->value_cur = (threshold * 1000000) + 273150000;
1212 1.50 macallan edata->state = ENVSYS_SVALID;
1213 1.1 matt }
1214 1.1 matt #endif /* NSYSMON_ENVSYS > 0 */
1215 1.33 garbled
1216 1.33 garbled #ifdef MULTIPROCESSOR
1217 1.76 kiyohara volatile u_int cpu_spinstart_ack, cpu_spinstart_cpunum;
1218 1.46 garbled
1219 1.33 garbled int
1220 1.60 matt cpu_spinup(device_t self, struct cpu_info *ci)
1221 1.33 garbled {
1222 1.33 garbled volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
1223 1.33 garbled struct pglist mlist;
1224 1.33 garbled int i, error, pvr, vers;
1225 1.61 matt char *hp;
1226 1.33 garbled
1227 1.33 garbled pvr = mfpvr();
1228 1.33 garbled vers = pvr >> 16;
1229 1.33 garbled KASSERT(ci != curcpu());
1230 1.33 garbled
1231 1.46 garbled /* Now allocate a hatch stack */
1232 1.75 kiyohara error = uvm_pglistalloc(HATCH_STACK_SIZE, 0x10000, 0x10000000, 16, 0,
1233 1.46 garbled &mlist, 1, 1);
1234 1.46 garbled if (error) {
1235 1.46 garbled aprint_error(": unable to allocate hatch stack\n");
1236 1.46 garbled return -1;
1237 1.46 garbled }
1238 1.46 garbled
1239 1.46 garbled hp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
1240 1.75 kiyohara memset(hp, 0, HATCH_STACK_SIZE);
1241 1.46 garbled
1242 1.33 garbled /* Initialize secondary cpu's initial lwp to its idlelwp. */
1243 1.33 garbled ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
1244 1.54 rmind ci->ci_curpcb = lwp_getpcb(ci->ci_curlwp);
1245 1.33 garbled ci->ci_curpm = ci->ci_curpcb->pcb_pm;
1246 1.33 garbled
1247 1.33 garbled cpu_hatch_data = h;
1248 1.70 matt h->hatch_running = 0;
1249 1.70 matt h->hatch_self = self;
1250 1.70 matt h->hatch_ci = ci;
1251 1.70 matt h->hatch_pir = ci->ci_cpuid;
1252 1.46 garbled
1253 1.75 kiyohara cpu_hatch_stack = (uint32_t)hp + HATCH_STACK_SIZE - CALLFRAMELEN;
1254 1.33 garbled ci->ci_lasttb = cpu_info[0].ci_lasttb;
1255 1.33 garbled
1256 1.33 garbled /* copy special registers */
1257 1.46 garbled
1258 1.70 matt h->hatch_hid0 = mfspr(SPR_HID0);
1259 1.74 kiyohara
1260 1.70 matt __asm volatile ("mfsdr1 %0" : "=r"(h->hatch_sdr1));
1261 1.46 garbled for (i = 0; i < 16; i++) {
1262 1.70 matt __asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
1263 1.33 garbled "r"(i << ADDR_SR_SHFT));
1264 1.46 garbled }
1265 1.46 garbled if (oeacpufeat & OEACPU_64)
1266 1.70 matt h->hatch_asr = mfspr(SPR_ASR);
1267 1.46 garbled else
1268 1.70 matt h->hatch_asr = 0;
1269 1.46 garbled
1270 1.33 garbled /* copy the bat regs */
1271 1.76 kiyohara __asm volatile ("mfibatu %0,0" : "=r"(h->hatch_ibatu[0]));
1272 1.76 kiyohara __asm volatile ("mfibatl %0,0" : "=r"(h->hatch_ibatl[0]));
1273 1.76 kiyohara __asm volatile ("mfibatu %0,1" : "=r"(h->hatch_ibatu[1]));
1274 1.76 kiyohara __asm volatile ("mfibatl %0,1" : "=r"(h->hatch_ibatl[1]));
1275 1.76 kiyohara __asm volatile ("mfibatu %0,2" : "=r"(h->hatch_ibatu[2]));
1276 1.76 kiyohara __asm volatile ("mfibatl %0,2" : "=r"(h->hatch_ibatl[2]));
1277 1.76 kiyohara __asm volatile ("mfibatu %0,3" : "=r"(h->hatch_ibatu[3]));
1278 1.76 kiyohara __asm volatile ("mfibatl %0,3" : "=r"(h->hatch_ibatl[3]));
1279 1.76 kiyohara __asm volatile ("mfdbatu %0,0" : "=r"(h->hatch_dbatu[0]));
1280 1.76 kiyohara __asm volatile ("mfdbatl %0,0" : "=r"(h->hatch_dbatl[0]));
1281 1.76 kiyohara __asm volatile ("mfdbatu %0,1" : "=r"(h->hatch_dbatu[1]));
1282 1.76 kiyohara __asm volatile ("mfdbatl %0,1" : "=r"(h->hatch_dbatl[1]));
1283 1.76 kiyohara __asm volatile ("mfdbatu %0,2" : "=r"(h->hatch_dbatu[2]));
1284 1.76 kiyohara __asm volatile ("mfdbatl %0,2" : "=r"(h->hatch_dbatl[2]));
1285 1.76 kiyohara __asm volatile ("mfdbatu %0,3" : "=r"(h->hatch_dbatu[3]));
1286 1.76 kiyohara __asm volatile ("mfdbatl %0,3" : "=r"(h->hatch_dbatl[3]));
1287 1.33 garbled __asm volatile ("sync; isync");
1288 1.33 garbled
1289 1.33 garbled if (md_setup_trampoline(h, ci) == -1)
1290 1.33 garbled return -1;
1291 1.33 garbled md_presync_timebase(h);
1292 1.33 garbled md_start_timebase(h);
1293 1.33 garbled
1294 1.33 garbled /* wait for secondary printf */
1295 1.46 garbled
1296 1.33 garbled delay(200000);
1297 1.33 garbled
1298 1.76 kiyohara #ifdef CACHE_PROTO_MEI
1299 1.76 kiyohara __asm volatile ("dcbi 0,%0"::"r"(&h->hatch_running):"memory");
1300 1.76 kiyohara __asm volatile ("sync; isync");
1301 1.76 kiyohara __asm volatile ("dcbst 0,%0"::"r"(&h->hatch_running):"memory");
1302 1.76 kiyohara __asm volatile ("sync; isync");
1303 1.76 kiyohara #endif
1304 1.70 matt if (h->hatch_running < 1) {
1305 1.76 kiyohara #ifdef CACHE_PROTO_MEI
1306 1.76 kiyohara __asm volatile ("dcbi 0,%0"::"r"(&cpu_spinstart_ack):"memory");
1307 1.76 kiyohara __asm volatile ("sync; isync");
1308 1.76 kiyohara __asm volatile ("dcbst 0,%0"::"r"(&cpu_spinstart_ack):"memory");
1309 1.76 kiyohara __asm volatile ("sync; isync");
1310 1.76 kiyohara #endif
1311 1.46 garbled aprint_error("%d:CPU %d didn't start %d\n", cpu_spinstart_ack,
1312 1.46 garbled ci->ci_cpuid, cpu_spinstart_ack);
1313 1.46 garbled Debugger();
1314 1.33 garbled return -1;
1315 1.33 garbled }
1316 1.33 garbled
1317 1.33 garbled /* Register IPI Interrupt */
1318 1.46 garbled if (ipiops.ppc_establish_ipi)
1319 1.46 garbled ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
1320 1.33 garbled
1321 1.33 garbled return 0;
1322 1.33 garbled }
1323 1.33 garbled
1324 1.33 garbled static volatile int start_secondary_cpu;
1325 1.33 garbled
1326 1.46 garbled register_t
1327 1.46 garbled cpu_hatch(void)
1328 1.33 garbled {
1329 1.33 garbled volatile struct cpu_hatch_data *h = cpu_hatch_data;
1330 1.70 matt struct cpu_info * const ci = h->hatch_ci;
1331 1.54 rmind struct pcb *pcb;
1332 1.33 garbled u_int msr;
1333 1.33 garbled int i;
1334 1.33 garbled
1335 1.33 garbled /* Initialize timebase. */
1336 1.33 garbled __asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
1337 1.33 garbled
1338 1.46 garbled /*
1339 1.46 garbled * Set PIR (Processor Identification Register). i.e. whoami
1340 1.49 chs * Note that PIR is read-only on some CPU versions, so we write to it
1341 1.49 chs * only if it has a different value than we need.
1342 1.46 garbled */
1343 1.46 garbled
1344 1.46 garbled msr = mfspr(SPR_PIR);
1345 1.70 matt if (msr != h->hatch_pir)
1346 1.70 matt mtspr(SPR_PIR, h->hatch_pir);
1347 1.74 kiyohara
1348 1.64 matt __asm volatile ("mtsprg0 %0" :: "r"(ci));
1349 1.65 matt curlwp = ci->ci_curlwp;
1350 1.46 garbled cpu_spinstart_ack = 0;
1351 1.33 garbled
1352 1.33 garbled /* Initialize MMU. */
1353 1.76 kiyohara __asm ("mtibatu 0,%0" :: "r"(h->hatch_ibatu[0]));
1354 1.76 kiyohara __asm ("mtibatl 0,%0" :: "r"(h->hatch_ibatl[0]));
1355 1.76 kiyohara __asm ("mtibatu 1,%0" :: "r"(h->hatch_ibatu[1]));
1356 1.76 kiyohara __asm ("mtibatl 1,%0" :: "r"(h->hatch_ibatl[1]));
1357 1.76 kiyohara __asm ("mtibatu 2,%0" :: "r"(h->hatch_ibatu[2]));
1358 1.76 kiyohara __asm ("mtibatl 2,%0" :: "r"(h->hatch_ibatl[2]));
1359 1.76 kiyohara __asm ("mtibatu 3,%0" :: "r"(h->hatch_ibatu[3]));
1360 1.76 kiyohara __asm ("mtibatl 3,%0" :: "r"(h->hatch_ibatl[3]));
1361 1.76 kiyohara __asm ("mtdbatu 0,%0" :: "r"(h->hatch_dbatu[0]));
1362 1.76 kiyohara __asm ("mtdbatl 0,%0" :: "r"(h->hatch_dbatl[0]));
1363 1.76 kiyohara __asm ("mtdbatu 1,%0" :: "r"(h->hatch_dbatu[1]));
1364 1.76 kiyohara __asm ("mtdbatl 1,%0" :: "r"(h->hatch_dbatl[1]));
1365 1.76 kiyohara __asm ("mtdbatu 2,%0" :: "r"(h->hatch_dbatu[2]));
1366 1.76 kiyohara __asm ("mtdbatl 2,%0" :: "r"(h->hatch_dbatl[2]));
1367 1.76 kiyohara __asm ("mtdbatu 3,%0" :: "r"(h->hatch_dbatu[3]));
1368 1.76 kiyohara __asm ("mtdbatl 3,%0" :: "r"(h->hatch_dbatl[3]));
1369 1.33 garbled
1370 1.70 matt mtspr(SPR_HID0, h->hatch_hid0);
1371 1.33 garbled
1372 1.33 garbled __asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
1373 1.33 garbled :: "r"(battable[0].batl), "r"(battable[0].batu));
1374 1.33 garbled
1375 1.46 garbled __asm volatile ("sync");
1376 1.33 garbled for (i = 0; i < 16; i++)
1377 1.70 matt __asm ("mtsrin %0,%1" :: "r"(h->hatch_sr[i]), "r"(i << ADDR_SR_SHFT));
1378 1.46 garbled __asm volatile ("sync; isync");
1379 1.46 garbled
1380 1.46 garbled if (oeacpufeat & OEACPU_64)
1381 1.70 matt mtspr(SPR_ASR, h->hatch_asr);
1382 1.33 garbled
1383 1.46 garbled cpu_spinstart_ack = 1;
1384 1.46 garbled __asm ("ptesync");
1385 1.70 matt __asm ("mtsdr1 %0" :: "r"(h->hatch_sdr1));
1386 1.46 garbled __asm volatile ("sync; isync");
1387 1.46 garbled
1388 1.46 garbled cpu_spinstart_ack = 5;
1389 1.46 garbled for (i = 0; i < 16; i++)
1390 1.70 matt __asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
1391 1.46 garbled "r"(i << ADDR_SR_SHFT));
1392 1.33 garbled
1393 1.33 garbled /* Enable I/D address translations. */
1394 1.46 garbled msr = mfmsr();
1395 1.33 garbled msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
1396 1.46 garbled mtmsr(msr);
1397 1.33 garbled __asm volatile ("sync; isync");
1398 1.46 garbled cpu_spinstart_ack = 2;
1399 1.33 garbled
1400 1.33 garbled md_sync_timebase(h);
1401 1.33 garbled
1402 1.70 matt cpu_setup(h->hatch_self, ci);
1403 1.33 garbled
1404 1.70 matt h->hatch_running = 1;
1405 1.33 garbled __asm volatile ("sync; isync");
1406 1.33 garbled
1407 1.33 garbled while (start_secondary_cpu == 0)
1408 1.33 garbled ;
1409 1.33 garbled
1410 1.33 garbled __asm volatile ("sync; isync");
1411 1.33 garbled
1412 1.46 garbled aprint_normal("cpu%d started\n", curcpu()->ci_index);
1413 1.33 garbled __asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
1414 1.33 garbled
1415 1.33 garbled md_setup_interrupts();
1416 1.33 garbled
1417 1.33 garbled ci->ci_ipending = 0;
1418 1.33 garbled ci->ci_cpl = 0;
1419 1.33 garbled
1420 1.33 garbled mtmsr(mfmsr() | PSL_EE);
1421 1.54 rmind pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
1422 1.54 rmind return pcb->pcb_sp;
1423 1.33 garbled }
1424 1.33 garbled
1425 1.33 garbled void
1426 1.53 cegger cpu_boot_secondary_processors(void)
1427 1.33 garbled {
1428 1.33 garbled start_secondary_cpu = 1;
1429 1.33 garbled __asm volatile ("sync");
1430 1.33 garbled }
1431 1.33 garbled
1432 1.33 garbled #endif /*MULTIPROCESSOR*/
1433