Home | History | Annotate | Line # | Download | only in oea
cpu_subr.c revision 1.90.2.1
      1  1.90.2.1  pgoyette /*	$NetBSD: cpu_subr.c,v 1.90.2.1 2018/03/30 06:20:12 pgoyette Exp $	*/
      2       1.1      matt 
      3       1.1      matt /*-
      4       1.1      matt  * Copyright (c) 2001 Matt Thomas.
      5       1.1      matt  * Copyright (c) 2001 Tsubai Masanari.
      6       1.1      matt  * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
      7       1.1      matt  * All rights reserved.
      8       1.1      matt  *
      9       1.1      matt  * Redistribution and use in source and binary forms, with or without
     10       1.1      matt  * modification, are permitted provided that the following conditions
     11       1.1      matt  * are met:
     12       1.1      matt  * 1. Redistributions of source code must retain the above copyright
     13       1.1      matt  *    notice, this list of conditions and the following disclaimer.
     14       1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     16       1.1      matt  *    documentation and/or other materials provided with the distribution.
     17       1.1      matt  * 3. All advertising materials mentioning features or use of this software
     18       1.1      matt  *    must display the following acknowledgement:
     19       1.1      matt  *	This product includes software developed by
     20       1.1      matt  *	Internet Research Institute, Inc.
     21       1.1      matt  * 4. The name of the author may not be used to endorse or promote products
     22       1.1      matt  *    derived from this software without specific prior written permission.
     23       1.1      matt  *
     24       1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     25       1.1      matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26       1.1      matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27       1.1      matt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     28       1.1      matt  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29       1.1      matt  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30       1.1      matt  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31       1.1      matt  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32       1.1      matt  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
     33       1.1      matt  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34       1.1      matt  */
     35       1.9     lukem 
     36       1.9     lukem #include <sys/cdefs.h>
     37  1.90.2.1  pgoyette __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.90.2.1 2018/03/30 06:20:12 pgoyette Exp $");
     38       1.1      matt 
     39       1.1      matt #include "opt_ppcparam.h"
     40      1.76  kiyohara #include "opt_ppccache.h"
     41       1.1      matt #include "opt_multiprocessor.h"
     42       1.1      matt #include "opt_altivec.h"
     43       1.1      matt #include "sysmon_envsys.h"
     44       1.1      matt 
     45       1.1      matt #include <sys/param.h>
     46       1.1      matt #include <sys/systm.h>
     47       1.1      matt #include <sys/device.h>
     48      1.33   garbled #include <sys/types.h>
     49      1.33   garbled #include <sys/lwp.h>
     50      1.56       phx #include <sys/xcall.h>
     51       1.1      matt 
     52      1.59  uebayasi #include <uvm/uvm.h>
     53       1.1      matt 
     54      1.61      matt #include <powerpc/pcb.h>
     55      1.67      matt #include <powerpc/psl.h>
     56      1.55      matt #include <powerpc/spr.h>
     57       1.1      matt #include <powerpc/oea/hid.h>
     58       1.1      matt #include <powerpc/oea/hid_601.h>
     59      1.55      matt #include <powerpc/oea/spr.h>
     60      1.42   garbled #include <powerpc/oea/cpufeat.h>
     61       1.1      matt 
     62       1.1      matt #include <dev/sysmon/sysmonvar.h>
     63       1.1      matt 
     64       1.7      matt static void cpu_enable_l2cr(register_t);
     65       1.7      matt static void cpu_enable_l3cr(register_t);
     66       1.1      matt static void cpu_config_l2cr(int);
     67       1.7      matt static void cpu_config_l3cr(int);
     68      1.23    briggs static void cpu_probe_speed(struct cpu_info *);
     69      1.20      matt static void cpu_idlespin(void);
     70      1.56       phx static void cpu_set_dfs_xcall(void *, void *);
     71       1.1      matt #if NSYSMON_ENVSYS > 0
     72       1.1      matt static void cpu_tau_setup(struct cpu_info *);
     73      1.34   xtraeme static void cpu_tau_refresh(struct sysmon_envsys *, envsys_data_t *);
     74       1.1      matt #endif
     75       1.1      matt 
     76      1.82  christos int cpu = -1;
     77       1.1      matt int ncpus;
     78       1.1      matt 
     79       1.7      matt struct fmttab {
     80       1.7      matt 	register_t fmt_mask;
     81       1.7      matt 	register_t fmt_value;
     82       1.7      matt 	const char *fmt_string;
     83       1.7      matt };
     84       1.7      matt 
     85      1.50  macallan /*
     86      1.50  macallan  * This should be one per CPU but since we only support it on 750 variants it
     87      1.87       snj  * doesn't really matter since none of them support SMP
     88      1.50  macallan  */
     89      1.50  macallan envsys_data_t sensor;
     90      1.50  macallan 
     91       1.7      matt static const struct fmttab cpu_7450_l2cr_formats[] = {
     92       1.7      matt 	{ L2CR_L2E, 0, " disabled" },
     93       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
     94       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
     95       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
     96       1.7      matt 	{ L2CR_L2E, ~0, " 256KB L2 cache" },
     97      1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
     98      1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
     99      1.28   garbled 	{ 0, 0, NULL }
    100       1.7      matt };
    101       1.7      matt 
    102      1.22      matt static const struct fmttab cpu_7448_l2cr_formats[] = {
    103      1.22      matt 	{ L2CR_L2E, 0, " disabled" },
    104      1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    105      1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    106      1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    107      1.22      matt 	{ L2CR_L2E, ~0, " 1MB L2 cache" },
    108      1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    109      1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
    110      1.28   garbled 	{ 0, 0, NULL }
    111      1.22      matt };
    112      1.22      matt 
    113      1.11      matt static const struct fmttab cpu_7457_l2cr_formats[] = {
    114      1.11      matt 	{ L2CR_L2E, 0, " disabled" },
    115      1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    116      1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    117      1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    118      1.11      matt 	{ L2CR_L2E, ~0, " 512KB L2 cache" },
    119      1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    120      1.36   garbled 	{ L2CR_L2PE, ~0, " parity enabled" },
    121      1.28   garbled 	{ 0, 0, NULL }
    122      1.11      matt };
    123      1.11      matt 
    124       1.7      matt static const struct fmttab cpu_7450_l3cr_formats[] = {
    125       1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
    126       1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
    127       1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
    128       1.7      matt 	{ L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
    129       1.7      matt 	{ L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
    130       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
    131       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
    132       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
    133       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
    134       1.7      matt 	{ L3CR_L3SIZ, ~0, " L3 cache" },
    135       1.7      matt 	{ L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
    136       1.7      matt 	{ L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
    137       1.7      matt 	{ L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
    138       1.7      matt 	{ L3CR_L3CLK, ~0, " at" },
    139       1.7      matt 	{ L3CR_L3CLK, L3CLK_20, " 2:1" },
    140       1.7      matt 	{ L3CR_L3CLK, L3CLK_25, " 2.5:1" },
    141       1.7      matt 	{ L3CR_L3CLK, L3CLK_30, " 3:1" },
    142       1.7      matt 	{ L3CR_L3CLK, L3CLK_35, " 3.5:1" },
    143       1.7      matt 	{ L3CR_L3CLK, L3CLK_40, " 4:1" },
    144       1.7      matt 	{ L3CR_L3CLK, L3CLK_50, " 5:1" },
    145       1.7      matt 	{ L3CR_L3CLK, L3CLK_60, " 6:1" },
    146       1.7      matt 	{ L3CR_L3CLK, ~0, " ratio" },
    147      1.28   garbled 	{ 0, 0, NULL },
    148       1.7      matt };
    149       1.7      matt 
    150       1.7      matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
    151       1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    152       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    153       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    154       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    155       1.7      matt 	{ 0, ~0, " 512KB" },
    156       1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    157       1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    158       1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " with ECC" },
    159       1.7      matt 	{ 0, ~0, " L2 cache" },
    160      1.28   garbled 	{ 0, 0, NULL }
    161       1.7      matt };
    162       1.7      matt 
    163       1.7      matt static const struct fmttab cpu_l2cr_formats[] = {
    164       1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    165       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    166       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    167       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    168       1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " parity" },
    169       1.7      matt 	{ L2CR_L2PE, 0, " no-parity" },
    170       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
    171       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
    172       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
    173       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
    174       1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    175       1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    176       1.7      matt 	{ L2CR_L2E, ~0, " L2 cache" },
    177       1.7      matt 	{ L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
    178       1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
    179       1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
    180       1.7      matt 	{ L2CR_L2CLK, ~0, " at" },
    181       1.7      matt 	{ L2CR_L2CLK, L2CLK_10, " 1:1" },
    182       1.7      matt 	{ L2CR_L2CLK, L2CLK_15, " 1.5:1" },
    183       1.7      matt 	{ L2CR_L2CLK, L2CLK_20, " 2:1" },
    184       1.7      matt 	{ L2CR_L2CLK, L2CLK_25, " 2.5:1" },
    185       1.7      matt 	{ L2CR_L2CLK, L2CLK_30, " 3:1" },
    186       1.7      matt 	{ L2CR_L2CLK, L2CLK_35, " 3.5:1" },
    187       1.7      matt 	{ L2CR_L2CLK, L2CLK_40, " 4:1" },
    188       1.7      matt 	{ L2CR_L2CLK, ~0, " ratio" },
    189      1.28   garbled 	{ 0, 0, NULL }
    190       1.7      matt };
    191       1.7      matt 
    192       1.7      matt static void cpu_fmttab_print(const struct fmttab *, register_t);
    193       1.7      matt 
    194       1.7      matt struct cputab {
    195       1.7      matt 	const char name[8];
    196       1.7      matt 	uint16_t version;
    197       1.7      matt 	uint16_t revfmt;
    198       1.7      matt };
    199       1.7      matt #define	REVFMT_MAJMIN	1		/* %u.%u */
    200       1.7      matt #define	REVFMT_HEX	2		/* 0x%04x */
    201       1.7      matt #define	REVFMT_DEC	3		/* %u */
    202       1.7      matt static const struct cputab models[] = {
    203       1.7      matt 	{ "601",	MPC601,		REVFMT_DEC },
    204       1.7      matt 	{ "602",	MPC602,		REVFMT_DEC },
    205       1.7      matt 	{ "603",	MPC603,		REVFMT_MAJMIN },
    206       1.7      matt 	{ "603e",	MPC603e,	REVFMT_MAJMIN },
    207       1.7      matt 	{ "603ev",	MPC603ev,	REVFMT_MAJMIN },
    208      1.31   aymeric 	{ "G2",		MPCG2,		REVFMT_MAJMIN },
    209       1.7      matt 	{ "604",	MPC604,		REVFMT_MAJMIN },
    210      1.15    briggs 	{ "604e",	MPC604e,	REVFMT_MAJMIN },
    211       1.7      matt 	{ "604ev",	MPC604ev,	REVFMT_MAJMIN },
    212       1.7      matt 	{ "620",	MPC620,  	REVFMT_HEX },
    213       1.7      matt 	{ "750",	MPC750,		REVFMT_MAJMIN },
    214       1.7      matt 	{ "750FX",	IBM750FX,	REVFMT_MAJMIN },
    215      1.62      matt 	{ "750GX",	IBM750GX,	REVFMT_MAJMIN },
    216       1.7      matt 	{ "7400",	MPC7400,	REVFMT_MAJMIN },
    217       1.7      matt 	{ "7410",	MPC7410,	REVFMT_MAJMIN },
    218       1.7      matt 	{ "7450",	MPC7450,	REVFMT_MAJMIN },
    219       1.7      matt 	{ "7455",	MPC7455,	REVFMT_MAJMIN },
    220      1.11      matt 	{ "7457",	MPC7457,	REVFMT_MAJMIN },
    221      1.21      matt 	{ "7447A",	MPC7447A,	REVFMT_MAJMIN },
    222      1.22      matt 	{ "7448",	MPC7448,	REVFMT_MAJMIN },
    223       1.7      matt 	{ "8240",	MPC8240,	REVFMT_MAJMIN },
    224      1.30  nisimura 	{ "8245",	MPC8245,	REVFMT_MAJMIN },
    225      1.27   sanjayl 	{ "970",	IBM970,		REVFMT_MAJMIN },
    226      1.27   sanjayl 	{ "970FX",	IBM970FX,	REVFMT_MAJMIN },
    227      1.47       chs 	{ "970MP",	IBM970MP,	REVFMT_MAJMIN },
    228      1.41   garbled 	{ "POWER3II",   IBMPOWER3II,    REVFMT_MAJMIN },
    229       1.7      matt 	{ "",		0,		REVFMT_HEX }
    230       1.7      matt };
    231       1.7      matt 
    232       1.1      matt #ifdef MULTIPROCESSOR
    233      1.60      matt struct cpu_info cpu_info[CPU_MAXNUM] = {
    234      1.60      matt     [0] = {
    235      1.60      matt 	.ci_curlwp = &lwp0,
    236      1.60      matt     },
    237      1.60      matt };
    238      1.33   garbled volatile struct cpu_hatch_data *cpu_hatch_data;
    239      1.33   garbled volatile int cpu_hatch_stack;
    240      1.75  kiyohara #define HATCH_STACK_SIZE 0x1000
    241      1.33   garbled extern int ticks_per_intr;
    242      1.33   garbled #include <powerpc/oea/bat.h>
    243      1.67      matt #include <powerpc/pic/picvar.h>
    244      1.67      matt #include <powerpc/pic/ipivar.h>
    245      1.33   garbled extern struct bat battable[];
    246       1.1      matt #else
    247      1.60      matt struct cpu_info cpu_info[1] = {
    248      1.60      matt     [0] = {
    249      1.60      matt 	.ci_curlwp = &lwp0,
    250      1.60      matt     },
    251      1.60      matt };
    252      1.33   garbled #endif /*MULTIPROCESSOR*/
    253       1.1      matt 
    254       1.1      matt int cpu_altivec;
    255      1.67      matt register_t cpu_psluserset;
    256      1.67      matt register_t cpu_pslusermod;
    257      1.67      matt register_t cpu_pslusermask = 0xffff;
    258       1.1      matt 
    259      1.42   garbled /* This is to be called from locore.S, and nowhere else. */
    260      1.42   garbled 
    261      1.42   garbled void
    262      1.42   garbled cpu_model_init(void)
    263      1.42   garbled {
    264      1.42   garbled 	u_int pvr, vers;
    265      1.42   garbled 
    266      1.42   garbled 	pvr = mfpvr();
    267      1.42   garbled 	vers = pvr >> 16;
    268      1.42   garbled 
    269      1.42   garbled 	oeacpufeat = 0;
    270      1.74  kiyohara 
    271      1.42   garbled 	if ((vers >= IBMRS64II && vers <= IBM970GX) || vers == MPC620 ||
    272      1.72      matt 		vers == IBMCELL || vers == IBMPOWER6P5) {
    273      1.72      matt 		oeacpufeat |= OEACPU_64;
    274      1.72      matt 		oeacpufeat |= OEACPU_64_BRIDGE;
    275      1.72      matt 		oeacpufeat |= OEACPU_NOBAT;
    276      1.74  kiyohara 
    277      1.72      matt 	} else if (vers == MPC601) {
    278      1.42   garbled 		oeacpufeat |= OEACPU_601;
    279      1.45      matt 
    280      1.77      matt 	} else if (MPC745X_P(vers)) {
    281      1.77      matt 		register_t hid1 = mfspr(SPR_HID1);
    282      1.77      matt 
    283      1.77      matt 		if (vers != MPC7450) {
    284      1.78      matt 			register_t hid0 = mfspr(SPR_HID0);
    285      1.78      matt 
    286      1.77      matt 			/* Enable more SPRG registers */
    287      1.77      matt 			oeacpufeat |= OEACPU_HIGHSPRG;
    288      1.77      matt 
    289      1.77      matt 			/* Enable more BAT registers */
    290      1.77      matt 			oeacpufeat |= OEACPU_HIGHBAT;
    291      1.77      matt 			hid0 |= HID0_HIGH_BAT_EN;
    292      1.78      matt 
    293      1.78      matt 			/* Enable larger BAT registers */
    294      1.78      matt 			oeacpufeat |= OEACPU_XBSEN;
    295      1.78      matt 			hid0 |= HID0_XBSEN;
    296      1.78      matt 
    297      1.78      matt 			mtspr(SPR_HID0, hid0);
    298      1.78      matt 			__asm volatile("sync;isync");
    299      1.77      matt 		}
    300      1.77      matt 
    301      1.77      matt 		/* Enable address broadcasting for MP systems */
    302      1.77      matt 		hid1 |= HID1_SYNCBE | HID1_ABE;
    303      1.77      matt 
    304      1.79      matt 		mtspr(SPR_HID1, hid1);
    305      1.77      matt 		__asm volatile("sync;isync");
    306      1.62      matt 
    307      1.72      matt 	} else if (vers == IBM750FX || vers == IBM750GX) {
    308      1.62      matt 		oeacpufeat |= OEACPU_HIGHBAT;
    309      1.72      matt 	}
    310      1.42   garbled }
    311      1.42   garbled 
    312       1.1      matt void
    313       1.7      matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
    314       1.7      matt {
    315       1.7      matt 	for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
    316       1.7      matt 		if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
    317       1.7      matt 		    (data & fmt->fmt_mask) == fmt->fmt_value)
    318       1.7      matt 			aprint_normal("%s", fmt->fmt_string);
    319       1.7      matt 	}
    320       1.7      matt }
    321       1.7      matt 
    322       1.7      matt void
    323      1.20      matt cpu_idlespin(void)
    324      1.20      matt {
    325      1.20      matt 	register_t msr;
    326      1.20      matt 
    327      1.20      matt 	if (powersave <= 0)
    328      1.20      matt 		return;
    329      1.20      matt 
    330      1.26     perry 	__asm volatile(
    331      1.83  macallan #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
    332      1.83  macallan 		"dssall;"
    333      1.83  macallan #endif
    334      1.20      matt 		"sync;"
    335      1.20      matt 		"mfmsr	%0;"
    336      1.20      matt 		"oris	%0,%0,%1@h;"	/* enter power saving mode */
    337      1.20      matt 		"mtmsr	%0;"
    338      1.20      matt 		"isync;"
    339      1.20      matt 	    :	"=r"(msr)
    340      1.20      matt 	    :	"J"(PSL_POW));
    341      1.20      matt }
    342      1.20      matt 
    343      1.20      matt void
    344       1.1      matt cpu_probe_cache(void)
    345       1.1      matt {
    346       1.1      matt 	u_int assoc, pvr, vers;
    347       1.1      matt 
    348       1.1      matt 	pvr = mfpvr();
    349       1.1      matt 	vers = pvr >> 16;
    350       1.1      matt 
    351      1.27   sanjayl 
    352      1.27   sanjayl 	/* Presently common across almost all implementations. */
    353      1.43   garbled 	curcpu()->ci_ci.dcache_line_size = 32;
    354      1.43   garbled 	curcpu()->ci_ci.icache_line_size = 32;
    355      1.27   sanjayl 
    356      1.27   sanjayl 
    357       1.1      matt 	switch (vers) {
    358       1.1      matt #define	K	*1024
    359       1.1      matt 	case IBM750FX:
    360      1.62      matt 	case IBM750GX:
    361       1.1      matt 	case MPC601:
    362       1.1      matt 	case MPC750:
    363      1.48  macallan 	case MPC7400:
    364      1.22      matt 	case MPC7447A:
    365      1.22      matt 	case MPC7448:
    366       1.1      matt 	case MPC7450:
    367       1.1      matt 	case MPC7455:
    368      1.11      matt 	case MPC7457:
    369       1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    370       1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    371       1.1      matt 		assoc = 8;
    372       1.1      matt 		break;
    373       1.1      matt 	case MPC603:
    374       1.1      matt 		curcpu()->ci_ci.dcache_size = 8 K;
    375       1.1      matt 		curcpu()->ci_ci.icache_size = 8 K;
    376       1.1      matt 		assoc = 2;
    377       1.1      matt 		break;
    378       1.1      matt 	case MPC603e:
    379       1.1      matt 	case MPC603ev:
    380       1.1      matt 	case MPC604:
    381       1.1      matt 	case MPC8240:
    382       1.1      matt 	case MPC8245:
    383      1.31   aymeric 	case MPCG2:
    384       1.1      matt 		curcpu()->ci_ci.dcache_size = 16 K;
    385       1.1      matt 		curcpu()->ci_ci.icache_size = 16 K;
    386       1.1      matt 		assoc = 4;
    387       1.1      matt 		break;
    388      1.15    briggs 	case MPC604e:
    389       1.1      matt 	case MPC604ev:
    390       1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    391       1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    392       1.1      matt 		assoc = 4;
    393       1.1      matt 		break;
    394      1.41   garbled 	case IBMPOWER3II:
    395      1.41   garbled 		curcpu()->ci_ci.dcache_size = 64 K;
    396      1.41   garbled 		curcpu()->ci_ci.icache_size = 32 K;
    397      1.41   garbled 		curcpu()->ci_ci.dcache_line_size = 128;
    398      1.41   garbled 		curcpu()->ci_ci.icache_line_size = 128;
    399      1.41   garbled 		assoc = 128; /* not a typo */
    400      1.41   garbled 		break;
    401      1.27   sanjayl 	case IBM970:
    402      1.27   sanjayl 	case IBM970FX:
    403      1.47       chs 	case IBM970MP:
    404      1.27   sanjayl 		curcpu()->ci_ci.dcache_size = 32 K;
    405      1.27   sanjayl 		curcpu()->ci_ci.icache_size = 64 K;
    406      1.27   sanjayl 		curcpu()->ci_ci.dcache_line_size = 128;
    407      1.27   sanjayl 		curcpu()->ci_ci.icache_line_size = 128;
    408      1.27   sanjayl 		assoc = 2;
    409      1.27   sanjayl 		break;
    410      1.27   sanjayl 
    411       1.1      matt 	default:
    412       1.6   thorpej 		curcpu()->ci_ci.dcache_size = PAGE_SIZE;
    413       1.6   thorpej 		curcpu()->ci_ci.icache_size = PAGE_SIZE;
    414       1.1      matt 		assoc = 1;
    415       1.1      matt #undef	K
    416       1.1      matt 	}
    417       1.1      matt 
    418       1.1      matt 	/*
    419       1.1      matt 	 * Possibly recolor.
    420       1.1      matt 	 */
    421       1.1      matt 	uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
    422       1.1      matt }
    423       1.1      matt 
    424       1.1      matt struct cpu_info *
    425      1.60      matt cpu_attach_common(device_t self, int id)
    426       1.1      matt {
    427       1.1      matt 	struct cpu_info *ci;
    428       1.1      matt 	u_int pvr, vers;
    429       1.1      matt 
    430       1.1      matt 	ci = &cpu_info[id];
    431       1.1      matt #ifndef MULTIPROCESSOR
    432       1.1      matt 	/*
    433       1.1      matt 	 * If this isn't the primary CPU, print an error message
    434       1.1      matt 	 * and just bail out.
    435       1.1      matt 	 */
    436       1.1      matt 	if (id != 0) {
    437      1.71       phx 		aprint_naive("\n");
    438       1.3      matt 		aprint_normal(": ID %d\n", id);
    439      1.66      matt 		aprint_normal_dev(self,
    440      1.66      matt 		    "processor off-line; "
    441      1.66      matt 		    "multiprocessor support not present in kernel\n");
    442       1.1      matt 		return (NULL);
    443       1.1      matt 	}
    444       1.1      matt #endif
    445       1.1      matt 
    446       1.1      matt 	ci->ci_cpuid = id;
    447      1.60      matt 	ci->ci_idepth = -1;
    448       1.1      matt 	ci->ci_dev = self;
    449      1.20      matt 	ci->ci_idlespin = cpu_idlespin;
    450       1.1      matt 
    451       1.1      matt 	pvr = mfpvr();
    452       1.1      matt 	vers = (pvr >> 16) & 0xffff;
    453       1.1      matt 
    454       1.1      matt 	switch (id) {
    455       1.1      matt 	case 0:
    456       1.1      matt 		/* load my cpu_number to PIR */
    457       1.1      matt 		switch (vers) {
    458       1.1      matt 		case MPC601:
    459       1.1      matt 		case MPC604:
    460      1.15    briggs 		case MPC604e:
    461       1.1      matt 		case MPC604ev:
    462       1.1      matt 		case MPC7400:
    463       1.1      matt 		case MPC7410:
    464      1.22      matt 		case MPC7447A:
    465      1.22      matt 		case MPC7448:
    466       1.1      matt 		case MPC7450:
    467       1.1      matt 		case MPC7455:
    468      1.11      matt 		case MPC7457:
    469       1.1      matt 			mtspr(SPR_PIR, id);
    470       1.1      matt 		}
    471       1.1      matt 		cpu_setup(self, ci);
    472       1.1      matt 		break;
    473       1.1      matt 	default:
    474      1.71       phx 		aprint_naive("\n");
    475       1.1      matt 		if (id >= CPU_MAXNUM) {
    476       1.3      matt 			aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
    477       1.1      matt 			panic("cpuattach");
    478       1.1      matt 		}
    479       1.1      matt #ifndef MULTIPROCESSOR
    480       1.3      matt 		aprint_normal(" not configured\n");
    481       1.1      matt 		return NULL;
    482      1.29      yamt #else
    483      1.29      yamt 		mi_cpu_attach(ci);
    484      1.29      yamt 		break;
    485       1.1      matt #endif
    486       1.1      matt 	}
    487       1.1      matt 	return (ci);
    488       1.1      matt }
    489       1.1      matt 
    490       1.1      matt void
    491      1.60      matt cpu_setup(device_t self, struct cpu_info *ci)
    492       1.1      matt {
    493      1.83  macallan 	u_int pvr, vers;
    494      1.66      matt 	const char * const xname = device_xname(self);
    495      1.24        he 	const char *bitmask;
    496      1.24        he 	char hidbuf[128];
    497       1.1      matt 	char model[80];
    498      1.85      maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
    499      1.83  macallan 	char hidbuf_u[128];
    500      1.83  macallan 	const char *bitmasku = NULL;
    501      1.88       mrg 	volatile uint64_t hid64_0, hid64_0_save;
    502      1.83  macallan #endif
    503      1.88       mrg #if !defined(_ARCH_PPC64)
    504      1.88       mrg 	register_t hid0 = 0, hid0_save = 0;
    505      1.83  macallan #endif
    506       1.1      matt 
    507       1.1      matt 	pvr = mfpvr();
    508       1.1      matt 	vers = (pvr >> 16) & 0xffff;
    509       1.1      matt 
    510       1.1      matt 	cpu_identify(model, sizeof(model));
    511      1.71       phx 	aprint_naive("\n");
    512       1.3      matt 	aprint_normal(": %s, ID %d%s\n", model,  cpu_number(),
    513       1.1      matt 	    cpu_number() == 0 ? " (primary)" : "");
    514       1.1      matt 
    515      1.46   garbled 	/* set the cpu number */
    516      1.46   garbled 	ci->ci_cpuid = cpu_number();
    517      1.83  macallan #if defined(_ARCH_PPC64)
    518      1.88       mrg 	__asm volatile("mfspr %0,%1" : "=r"(hid64_0) : "K"(SPR_HID0));
    519      1.88       mrg 	hid64_0_save = hid64_0;
    520      1.83  macallan #else
    521      1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    522      1.88       mrg 	if ((oeacpufeat & OEACPU_64_BRIDGE) != 0)
    523      1.88       mrg 		hid64_0_save = hid64_0 = mfspr(SPR_HID0);
    524      1.88       mrg 	else
    525      1.88       mrg #endif
    526      1.88       mrg 		hid0_save = hid0 = mfspr(SPR_HID0);
    527      1.83  macallan #endif
    528      1.27   sanjayl 
    529      1.88       mrg 
    530       1.1      matt 	cpu_probe_cache();
    531       1.1      matt 
    532       1.1      matt 	/*
    533       1.1      matt 	 * Configure power-saving mode.
    534       1.1      matt 	 */
    535       1.1      matt 	switch (vers) {
    536      1.90       mrg #if !defined(_ARCH_PPC64)
    537      1.18    briggs 	case MPC604:
    538      1.18    briggs 	case MPC604e:
    539      1.18    briggs 	case MPC604ev:
    540      1.18    briggs 		/*
    541      1.18    briggs 		 * Do not have HID0 support settings, but can support
    542      1.18    briggs 		 * MSR[POW] off
    543      1.18    briggs 		 */
    544      1.18    briggs 		powersave = 1;
    545      1.18    briggs 		break;
    546      1.18    briggs 
    547       1.1      matt 	case MPC603:
    548       1.1      matt 	case MPC603e:
    549       1.1      matt 	case MPC603ev:
    550       1.1      matt 	case MPC7400:
    551       1.1      matt 	case MPC7410:
    552       1.1      matt 	case MPC8240:
    553       1.1      matt 	case MPC8245:
    554      1.31   aymeric 	case MPCG2:
    555       1.1      matt 		/* Select DOZE mode. */
    556       1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    557       1.1      matt 		hid0 |= HID0_DOZE | HID0_DPM;
    558       1.1      matt 		powersave = 1;
    559       1.1      matt 		break;
    560       1.1      matt 
    561      1.57  macallan 	case MPC750:
    562      1.57  macallan 	case IBM750FX:
    563      1.62      matt 	case IBM750GX:
    564      1.57  macallan 		/* Select NAP mode. */
    565      1.57  macallan 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    566      1.57  macallan 		hid0 |= HID0_NAP | HID0_DPM;
    567      1.57  macallan 		powersave = 1;
    568      1.57  macallan 		break;
    569      1.57  macallan 
    570      1.22      matt 	case MPC7447A:
    571      1.22      matt 	case MPC7448:
    572      1.11      matt 	case MPC7457:
    573       1.1      matt 	case MPC7455:
    574       1.1      matt 	case MPC7450:
    575       1.5      matt 		/* Enable the 7450 branch caches */
    576       1.5      matt 		hid0 |= HID0_SGE | HID0_BTIC;
    577       1.5      matt 		hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
    578       1.1      matt 		/* Disable BTIC on 7450 Rev 2.0 or earlier */
    579       1.5      matt 		if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
    580       1.1      matt 			hid0 &= ~HID0_BTIC;
    581       1.1      matt 		/* Select NAP mode. */
    582      1.45      matt 		hid0 &= ~HID0_SLEEP;
    583      1.45      matt 		hid0 |= HID0_NAP | HID0_DPM;
    584      1.19       chs 		powersave = 1;
    585       1.1      matt 		break;
    586      1.90       mrg #endif
    587       1.1      matt 
    588      1.27   sanjayl 	case IBM970:
    589      1.27   sanjayl 	case IBM970FX:
    590      1.47       chs 	case IBM970MP:
    591      1.83  macallan #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
    592      1.88       mrg #if !defined(_ARCH_PPC64)
    593      1.88       mrg 		KASSERT((oeacpufeat & OEACPU_64_BRIDGE) != 0);
    594      1.88       mrg #endif
    595      1.88       mrg 		hid64_0 &= ~(HID0_64_DOZE | HID0_64_NAP | HID0_64_DEEPNAP);
    596  1.90.2.1  pgoyette 		hid64_0 |= HID0_64_NAP | HID0_64_DPM | HID0_64_EX_TBEN |
    597      1.88       mrg 			   HID0_64_TB_CTRL | HID0_64_EN_MCHK;
    598      1.83  macallan 		powersave = 1;
    599      1.83  macallan 		break;
    600      1.83  macallan #endif
    601      1.41   garbled 	case IBMPOWER3II:
    602       1.1      matt 	default:
    603       1.1      matt 		/* No power-saving mode is available. */ ;
    604       1.1      matt 	}
    605       1.1      matt 
    606       1.1      matt #ifdef NAPMODE
    607       1.1      matt 	switch (vers) {
    608       1.1      matt 	case IBM750FX:
    609      1.62      matt 	case IBM750GX:
    610       1.1      matt 	case MPC750:
    611       1.1      matt 	case MPC7400:
    612       1.1      matt 		/* Select NAP mode. */
    613       1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    614       1.1      matt 		hid0 |= HID0_NAP;
    615       1.1      matt 		break;
    616       1.1      matt 	}
    617       1.1      matt #endif
    618       1.1      matt 
    619       1.1      matt 	switch (vers) {
    620       1.1      matt 	case IBM750FX:
    621      1.62      matt 	case IBM750GX:
    622       1.1      matt 	case MPC750:
    623       1.1      matt 		hid0 &= ~HID0_DBP;		/* XXX correct? */
    624       1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    625       1.1      matt 		break;
    626       1.1      matt 
    627       1.1      matt 	case MPC7400:
    628       1.1      matt 	case MPC7410:
    629       1.1      matt 		hid0 &= ~HID0_SPD;
    630       1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    631       1.1      matt 		hid0 |= HID0_EIEC;
    632       1.1      matt 		break;
    633       1.1      matt 	}
    634       1.1      matt 
    635      1.83  macallan 	/*
    636      1.83  macallan 	 * according to the 603e manual this is necessary for an external L2
    637      1.83  macallan 	 * cache to work properly
    638      1.83  macallan 	 */
    639      1.76  kiyohara 	switch (vers) {
    640      1.76  kiyohara 	case MPC603e:
    641      1.76  kiyohara 		hid0 |= HID0_ABE;
    642      1.76  kiyohara 	}
    643      1.83  macallan 
    644      1.88       mrg #if defined(_ARCH_PPC64) || defined(PPC_OEA64_BRIDGE)
    645      1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    646      1.88       mrg 	if ((oeacpufeat & OEACPU_64_BRIDGE) != 0) {
    647      1.88       mrg #endif
    648      1.88       mrg 		if (hid64_0 != hid64_0_save) {
    649      1.89  macallan 			mtspr64(SPR_HID0, hid64_0);
    650      1.88       mrg 		}
    651      1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    652      1.88       mrg 	} else {
    653      1.88       mrg #endif
    654      1.76  kiyohara #endif
    655      1.41   garbled 
    656      1.88       mrg #if !defined(_ARCH_PPC64)
    657      1.88       mrg 		if (hid0 != hid0_save) {
    658      1.88       mrg 			mtspr(SPR_HID0, hid0);
    659      1.88       mrg 			__asm volatile("sync;isync");
    660      1.88       mrg 		}
    661      1.88       mrg #endif
    662      1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    663      1.88       mrg 	}
    664      1.88       mrg #endif
    665       1.1      matt 
    666       1.1      matt 	switch (vers) {
    667       1.1      matt 	case MPC601:
    668       1.1      matt 		bitmask = HID0_601_BITMASK;
    669       1.1      matt 		break;
    670      1.86  macallan 	case MPC7447A:
    671      1.86  macallan 	case MPC7448:
    672       1.1      matt 	case MPC7450:
    673       1.1      matt 	case MPC7455:
    674      1.11      matt 	case MPC7457:
    675       1.1      matt 		bitmask = HID0_7450_BITMASK;
    676       1.1      matt 		break;
    677      1.27   sanjayl 	case IBM970:
    678      1.27   sanjayl 	case IBM970FX:
    679      1.47       chs 	case IBM970MP:
    680      1.83  macallan 		bitmask = HID0_970_BITMASK;
    681      1.85      maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
    682      1.83  macallan 		bitmasku = HID0_970_BITMASK_U;
    683      1.83  macallan #endif
    684      1.27   sanjayl 		break;
    685       1.1      matt 	default:
    686       1.1      matt 		bitmask = HID0_BITMASK;
    687       1.1      matt 		break;
    688       1.1      matt 	}
    689      1.83  macallan 
    690      1.85      maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
    691      1.83  macallan 	if (bitmasku != NULL) {
    692      1.88       mrg 		snprintb(hidbuf, sizeof hidbuf, bitmask, hid64_0 & 0xffffffff);
    693      1.88       mrg 		snprintb(hidbuf_u, sizeof hidbuf_u, bitmasku, hid64_0 >> 32);
    694      1.83  macallan 		aprint_normal_dev(self, "HID0 %s %s, powersave: %d\n",
    695      1.83  macallan 		    hidbuf_u, hidbuf, powersave);
    696      1.83  macallan 	} else
    697      1.83  macallan #endif
    698      1.83  macallan 	{
    699      1.83  macallan 		snprintb(hidbuf, sizeof hidbuf, bitmask, hid0);
    700      1.83  macallan 		aprint_normal_dev(self, "HID0 %s, powersave: %d\n",
    701      1.83  macallan 		    hidbuf, powersave);
    702      1.83  macallan 	}
    703       1.1      matt 
    704      1.23    briggs 	ci->ci_khz = 0;
    705      1.23    briggs 
    706       1.1      matt 	/*
    707       1.1      matt 	 * Display speed and cache configuration.
    708       1.1      matt 	 */
    709      1.15    briggs 	switch (vers) {
    710      1.15    briggs 	case MPC604:
    711      1.15    briggs 	case MPC604e:
    712      1.15    briggs 	case MPC604ev:
    713      1.15    briggs 	case MPC750:
    714      1.15    briggs 	case IBM750FX:
    715      1.62      matt 	case IBM750GX:
    716      1.16    briggs 	case MPC7400:
    717      1.15    briggs 	case MPC7410:
    718      1.22      matt 	case MPC7447A:
    719      1.22      matt 	case MPC7448:
    720      1.16    briggs 	case MPC7450:
    721      1.16    briggs 	case MPC7455:
    722      1.16    briggs 	case MPC7457:
    723      1.66      matt 		aprint_normal_dev(self, "");
    724      1.23    briggs 		cpu_probe_speed(ci);
    725      1.23    briggs 		aprint_normal("%u.%02u MHz",
    726      1.23    briggs 			      ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
    727      1.36   garbled 		switch (vers) {
    728      1.37  macallan 		case MPC7450: /* 7441 does not have L3! */
    729      1.37  macallan 		case MPC7455: /* 7445 does not have L3! */
    730      1.37  macallan 		case MPC7457: /* 7447 does not have L3! */
    731      1.37  macallan 			cpu_config_l3cr(vers);
    732      1.38  macallan 			break;
    733      1.36   garbled 		case IBM750FX:
    734      1.62      matt 		case IBM750GX:
    735      1.36   garbled 		case MPC750:
    736      1.36   garbled 		case MPC7400:
    737      1.36   garbled 		case MPC7410:
    738      1.36   garbled 		case MPC7447A:
    739      1.36   garbled 		case MPC7448:
    740      1.36   garbled 			cpu_config_l2cr(pvr);
    741      1.36   garbled 			break;
    742      1.36   garbled 		default:
    743      1.36   garbled 			break;
    744       1.7      matt 		}
    745       1.7      matt 		aprint_normal("\n");
    746      1.15    briggs 		break;
    747       1.1      matt 	}
    748       1.1      matt 
    749       1.1      matt #if NSYSMON_ENVSYS > 0
    750       1.1      matt 	/*
    751       1.1      matt 	 * Attach MPC750 temperature sensor to the envsys subsystem.
    752       1.1      matt 	 * XXX the 74xx series also has this sensor, but it is not
    753      1.74  kiyohara 	 * XXX supported by Motorola and may return values that are off by
    754       1.1      matt 	 * XXX 35-55 degrees C.
    755       1.1      matt 	 */
    756      1.62      matt 	if (vers == MPC750 || vers == IBM750FX || vers == IBM750GX)
    757       1.1      matt 		cpu_tau_setup(ci);
    758       1.1      matt #endif
    759       1.1      matt 
    760       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
    761      1.66      matt 		NULL, xname, "clock");
    762       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
    763      1.66      matt 		NULL, xname, "traps");
    764       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
    765      1.66      matt 		&ci->ci_ev_traps, xname, "kernel DSI traps");
    766       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
    767      1.66      matt 		&ci->ci_ev_traps, xname, "user DSI traps");
    768       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
    769      1.66      matt 		&ci->ci_ev_udsi, xname, "user DSI failures");
    770      1.10      matt 	evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
    771      1.66      matt 		&ci->ci_ev_traps, xname, "kernel ISI traps");
    772       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
    773      1.66      matt 		&ci->ci_ev_traps, xname, "user ISI traps");
    774       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
    775      1.66      matt 		&ci->ci_ev_isi, xname, "user ISI failures");
    776       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
    777      1.66      matt 		&ci->ci_ev_traps, xname, "system call traps");
    778       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
    779      1.66      matt 		&ci->ci_ev_traps, xname, "PGM traps");
    780       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
    781      1.66      matt 		&ci->ci_ev_traps, xname, "FPU unavailable traps");
    782       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
    783      1.66      matt 		&ci->ci_ev_fpu, xname, "FPU context switches");
    784       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
    785      1.66      matt 		&ci->ci_ev_traps, xname, "user alignment traps");
    786       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
    787      1.66      matt 		&ci->ci_ev_ali, xname, "user alignment traps");
    788       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
    789      1.66      matt 		&ci->ci_ev_umchk, xname, "user MCHK failures");
    790       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
    791      1.66      matt 		&ci->ci_ev_traps, xname, "AltiVec unavailable");
    792       1.1      matt #ifdef ALTIVEC
    793       1.1      matt 	if (cpu_altivec) {
    794       1.1      matt 		evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
    795      1.66      matt 		    &ci->ci_ev_vec, xname, "AltiVec context switches");
    796       1.1      matt 	}
    797       1.1      matt #endif
    798      1.33   garbled 	evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
    799      1.66      matt 		NULL, xname, "IPIs");
    800       1.1      matt }
    801       1.1      matt 
    802      1.36   garbled /*
    803      1.36   garbled  * According to a document labeled "PVR Register Settings":
    804      1.36   garbled  ** For integrated microprocessors the PVR register inside the device
    805      1.36   garbled  ** will identify the version of the microprocessor core. You must also
    806      1.36   garbled  ** read the Device ID, PCI register 02, to identify the part and the
    807      1.36   garbled  ** Revision ID, PCI register 08, to identify the revision of the
    808      1.36   garbled  ** integrated microprocessor.
    809      1.36   garbled  * This apparently applies to 8240/8245/8241, PVR 00810101 and 80811014
    810      1.36   garbled  */
    811      1.36   garbled 
    812       1.1      matt void
    813       1.1      matt cpu_identify(char *str, size_t len)
    814       1.1      matt {
    815      1.24        he 	u_int pvr, major, minor;
    816       1.1      matt 	uint16_t vers, rev, revfmt;
    817       1.1      matt 	const struct cputab *cp;
    818       1.1      matt 	size_t n;
    819       1.1      matt 
    820       1.1      matt 	pvr = mfpvr();
    821       1.1      matt 	vers = pvr >> 16;
    822       1.1      matt 	rev = pvr;
    823      1.27   sanjayl 
    824       1.1      matt 	switch (vers) {
    825       1.1      matt 	case MPC7410:
    826      1.24        he 		minor = (pvr >> 0) & 0xff;
    827      1.24        he 		major = minor <= 4 ? 1 : 2;
    828       1.1      matt 		break;
    829      1.36   garbled 	case MPCG2: /*XXX see note above */
    830      1.36   garbled 		major = (pvr >> 4) & 0xf;
    831      1.36   garbled 		minor = (pvr >> 0) & 0xf;
    832      1.36   garbled 		break;
    833       1.1      matt 	default:
    834      1.36   garbled 		major = (pvr >>  8) & 0xf;
    835      1.24        he 		minor = (pvr >>  0) & 0xf;
    836       1.1      matt 	}
    837       1.1      matt 
    838       1.1      matt 	for (cp = models; cp->name[0] != '\0'; cp++) {
    839       1.1      matt 		if (cp->version == vers)
    840       1.1      matt 			break;
    841       1.1      matt 	}
    842       1.1      matt 
    843      1.82  christos 	if (cpu == -1)
    844       1.1      matt 		cpu = vers;
    845       1.1      matt 
    846       1.1      matt 	revfmt = cp->revfmt;
    847       1.1      matt 	if (rev == MPC750 && pvr == 15) {
    848       1.1      matt 		revfmt = REVFMT_HEX;
    849       1.1      matt 	}
    850       1.1      matt 
    851       1.1      matt 	if (cp->name[0] != '\0') {
    852       1.1      matt 		n = snprintf(str, len, "%s (Revision ", cp->name);
    853       1.1      matt 	} else {
    854       1.1      matt 		n = snprintf(str, len, "Version %#x (Revision ", vers);
    855       1.1      matt 	}
    856       1.1      matt 	if (len > n) {
    857       1.1      matt 		switch (revfmt) {
    858       1.1      matt 		case REVFMT_MAJMIN:
    859      1.24        he 			snprintf(str + n, len - n, "%u.%u)", major, minor);
    860       1.1      matt 			break;
    861       1.1      matt 		case REVFMT_HEX:
    862       1.1      matt 			snprintf(str + n, len - n, "0x%04x)", rev);
    863       1.1      matt 			break;
    864       1.1      matt 		case REVFMT_DEC:
    865       1.1      matt 			snprintf(str + n, len - n, "%u)", rev);
    866       1.1      matt 			break;
    867       1.1      matt 		}
    868       1.1      matt 	}
    869       1.1      matt }
    870       1.1      matt 
    871       1.1      matt #ifdef L2CR_CONFIG
    872       1.1      matt u_int l2cr_config = L2CR_CONFIG;
    873       1.1      matt #else
    874       1.1      matt u_int l2cr_config = 0;
    875       1.1      matt #endif
    876       1.1      matt 
    877       1.2     jklos #ifdef L3CR_CONFIG
    878       1.2     jklos u_int l3cr_config = L3CR_CONFIG;
    879       1.2     jklos #else
    880       1.2     jklos u_int l3cr_config = 0;
    881       1.2     jklos #endif
    882       1.2     jklos 
    883       1.1      matt void
    884       1.7      matt cpu_enable_l2cr(register_t l2cr)
    885       1.7      matt {
    886       1.7      matt 	register_t msr, x;
    887      1.40   garbled 	uint16_t vers;
    888       1.7      matt 
    889      1.40   garbled 	vers = mfpvr() >> 16;
    890      1.74  kiyohara 
    891       1.7      matt 	/* Disable interrupts and set the cache config bits. */
    892       1.7      matt 	msr = mfmsr();
    893       1.7      matt 	mtmsr(msr & ~PSL_EE);
    894       1.7      matt #ifdef ALTIVEC
    895       1.7      matt 	if (cpu_altivec)
    896      1.26     perry 		__asm volatile("dssall");
    897       1.7      matt #endif
    898      1.26     perry 	__asm volatile("sync");
    899       1.7      matt 	mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
    900      1.26     perry 	__asm volatile("sync");
    901       1.7      matt 
    902       1.7      matt 	/* Wait for L2 clock to be stable (640 L2 clocks). */
    903       1.7      matt 	delay(100);
    904       1.7      matt 
    905       1.7      matt 	/* Invalidate all L2 contents. */
    906      1.40   garbled 	if (MPC745X_P(vers)) {
    907      1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    908      1.40   garbled 		do {
    909      1.40   garbled 			x = mfspr(SPR_L2CR);
    910      1.40   garbled 		} while (x & L2CR_L2I);
    911      1.40   garbled 	} else {
    912      1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    913      1.40   garbled 		do {
    914      1.40   garbled 			x = mfspr(SPR_L2CR);
    915      1.40   garbled 		} while (x & L2CR_L2IP);
    916      1.40   garbled 	}
    917       1.7      matt 	/* Enable L2 cache. */
    918       1.7      matt 	l2cr |= L2CR_L2E;
    919       1.7      matt 	mtspr(SPR_L2CR, l2cr);
    920       1.7      matt 	mtmsr(msr);
    921       1.7      matt }
    922       1.7      matt 
    923       1.7      matt void
    924       1.7      matt cpu_enable_l3cr(register_t l3cr)
    925       1.1      matt {
    926       1.7      matt 	register_t x;
    927       1.7      matt 
    928       1.7      matt 	/* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
    929      1.74  kiyohara 
    930       1.7      matt 	/*
    931       1.7      matt 	 * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
    932       1.7      matt 	 *    L3CLKEN.  (also mask off reserved bits in case they were included
    933       1.7      matt 	 *    in L3CR_CONFIG)
    934       1.7      matt 	 */
    935       1.7      matt 	l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
    936       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    937       1.7      matt 
    938       1.7      matt 	/* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
    939       1.7      matt 	l3cr |= 0x04000000;
    940       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    941       1.7      matt 
    942       1.7      matt 	/* 3: Set L3CLKEN to 1*/
    943       1.7      matt 	l3cr |= L3CR_L3CLKEN;
    944       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    945       1.7      matt 
    946       1.7      matt 	/* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
    947      1.26     perry 	__asm volatile("dssall;sync");
    948       1.7      matt 	/* L3 cache is already disabled, no need to clear L3E */
    949       1.7      matt 	mtspr(SPR_L3CR, l3cr|L3CR_L3I);
    950       1.7      matt 	do {
    951       1.7      matt 		x = mfspr(SPR_L3CR);
    952       1.7      matt 	} while (x & L3CR_L3I);
    953      1.74  kiyohara 
    954       1.7      matt 	/* 6: Clear L3CLKEN to 0 */
    955       1.7      matt 	l3cr &= ~L3CR_L3CLKEN;
    956       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    957       1.7      matt 
    958       1.7      matt 	/* 7: Perform a 'sync' and wait at least 100 CPU cycles */
    959      1.26     perry 	__asm volatile("sync");
    960       1.7      matt 	delay(100);
    961       1.7      matt 
    962       1.7      matt 	/* 8: Set L3E and L3CLKEN */
    963       1.7      matt 	l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
    964       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    965       1.7      matt 
    966       1.7      matt 	/* 9: Perform a 'sync' and wait at least 100 CPU cycles */
    967      1.26     perry 	__asm volatile("sync");
    968       1.7      matt 	delay(100);
    969       1.7      matt }
    970       1.7      matt 
    971       1.7      matt void
    972       1.7      matt cpu_config_l2cr(int pvr)
    973       1.7      matt {
    974       1.7      matt 	register_t l2cr;
    975      1.36   garbled 	u_int vers = (pvr >> 16) & 0xffff;
    976       1.1      matt 
    977       1.1      matt 	l2cr = mfspr(SPR_L2CR);
    978       1.1      matt 
    979       1.1      matt 	/*
    980       1.1      matt 	 * For MP systems, the firmware may only configure the L2 cache
    981       1.1      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    982       1.1      matt 	 * should use the same value for L2CR.
    983       1.1      matt 	 */
    984       1.1      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
    985       1.1      matt 		l2cr_config = l2cr;
    986       1.1      matt 	}
    987       1.1      matt 
    988       1.1      matt 	/*
    989       1.1      matt 	 * Configure L2 cache if not enabled.
    990       1.1      matt 	 */
    991       1.8       scw 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
    992       1.7      matt 		cpu_enable_l2cr(l2cr_config);
    993       1.8       scw 		l2cr = mfspr(SPR_L2CR);
    994       1.8       scw 	}
    995       1.7      matt 
    996      1.15    briggs 	if ((l2cr & L2CR_L2E) == 0) {
    997      1.15    briggs 		aprint_normal(" L2 cache present but not enabled ");
    998       1.7      matt 		return;
    999      1.15    briggs 	}
   1000      1.36   garbled 	aprint_normal(",");
   1001       1.1      matt 
   1002      1.36   garbled 	switch (vers) {
   1003      1.36   garbled 	case IBM750FX:
   1004      1.62      matt 	case IBM750GX:
   1005       1.7      matt 		cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
   1006      1.36   garbled 		break;
   1007      1.36   garbled 	case MPC750:
   1008      1.36   garbled 		if ((pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
   1009      1.36   garbled 		    (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */)
   1010      1.36   garbled 			cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
   1011      1.36   garbled 		else
   1012      1.36   garbled 			cpu_fmttab_print(cpu_l2cr_formats, l2cr);
   1013      1.36   garbled 		break;
   1014      1.36   garbled 	case MPC7447A:
   1015      1.36   garbled 	case MPC7457:
   1016      1.36   garbled 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
   1017      1.36   garbled 		return;
   1018      1.36   garbled 	case MPC7448:
   1019      1.36   garbled 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
   1020      1.36   garbled 		return;
   1021      1.36   garbled 	case MPC7450:
   1022      1.36   garbled 	case MPC7455:
   1023      1.36   garbled 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
   1024      1.36   garbled 		break;
   1025      1.36   garbled 	default:
   1026       1.7      matt 		cpu_fmttab_print(cpu_l2cr_formats, l2cr);
   1027      1.36   garbled 		break;
   1028       1.1      matt 	}
   1029       1.7      matt }
   1030       1.1      matt 
   1031       1.7      matt void
   1032       1.7      matt cpu_config_l3cr(int vers)
   1033       1.7      matt {
   1034       1.7      matt 	register_t l2cr;
   1035       1.7      matt 	register_t l3cr;
   1036       1.7      matt 
   1037       1.7      matt 	l2cr = mfspr(SPR_L2CR);
   1038       1.1      matt 
   1039       1.7      matt 	/*
   1040       1.7      matt 	 * For MP systems, the firmware may only configure the L2 cache
   1041       1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
   1042       1.7      matt 	 * should use the same value for L2CR.
   1043       1.7      matt 	 */
   1044       1.7      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
   1045       1.7      matt 		l2cr_config = l2cr;
   1046       1.7      matt 	}
   1047       1.1      matt 
   1048       1.7      matt 	/*
   1049       1.7      matt 	 * Configure L2 cache if not enabled.
   1050       1.7      matt 	 */
   1051       1.7      matt 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
   1052       1.7      matt 		cpu_enable_l2cr(l2cr_config);
   1053       1.7      matt 		l2cr = mfspr(SPR_L2CR);
   1054       1.7      matt 	}
   1055      1.74  kiyohara 
   1056       1.7      matt 	aprint_normal(",");
   1057      1.22      matt 	switch (vers) {
   1058      1.22      matt 	case MPC7447A:
   1059      1.22      matt 	case MPC7457:
   1060      1.22      matt 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
   1061      1.22      matt 		return;
   1062      1.22      matt 	case MPC7448:
   1063      1.22      matt 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
   1064      1.22      matt 		return;
   1065      1.22      matt 	default:
   1066      1.22      matt 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
   1067      1.22      matt 		break;
   1068      1.22      matt 	}
   1069       1.2     jklos 
   1070       1.7      matt 	l3cr = mfspr(SPR_L3CR);
   1071       1.1      matt 
   1072       1.7      matt 	/*
   1073       1.7      matt 	 * For MP systems, the firmware may only configure the L3 cache
   1074       1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
   1075       1.7      matt 	 * should use the same value for L3CR.
   1076       1.7      matt 	 */
   1077       1.7      matt 	if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
   1078       1.7      matt 		l3cr_config = l3cr;
   1079       1.7      matt 	}
   1080       1.1      matt 
   1081       1.7      matt 	/*
   1082       1.7      matt 	 * Configure L3 cache if not enabled.
   1083       1.7      matt 	 */
   1084       1.7      matt 	if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
   1085       1.7      matt 		cpu_enable_l3cr(l3cr_config);
   1086       1.7      matt 		l3cr = mfspr(SPR_L3CR);
   1087       1.7      matt 	}
   1088      1.74  kiyohara 
   1089       1.7      matt 	if (l3cr & L3CR_L3E) {
   1090       1.7      matt 		aprint_normal(",");
   1091       1.7      matt 		cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
   1092       1.7      matt 	}
   1093       1.1      matt }
   1094       1.1      matt 
   1095       1.1      matt void
   1096      1.23    briggs cpu_probe_speed(struct cpu_info *ci)
   1097       1.1      matt {
   1098       1.1      matt 	uint64_t cps;
   1099       1.1      matt 
   1100       1.7      matt 	mtspr(SPR_MMCR0, MMCR0_FC);
   1101       1.1      matt 	mtspr(SPR_PMC1, 0);
   1102       1.7      matt 	mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
   1103       1.1      matt 	delay(100000);
   1104       1.1      matt 	cps = (mfspr(SPR_PMC1) * 10) + 4999;
   1105       1.1      matt 
   1106      1.15    briggs 	mtspr(SPR_MMCR0, MMCR0_FC);
   1107      1.15    briggs 
   1108      1.56       phx 	ci->ci_khz = (cps * cpu_get_dfs()) / 1000;
   1109      1.56       phx }
   1110      1.56       phx 
   1111      1.56       phx /*
   1112      1.56       phx  * Read the Dynamic Frequency Switching state and return a divisor for
   1113      1.56       phx  * the maximum frequency.
   1114      1.56       phx  */
   1115      1.56       phx int
   1116      1.56       phx cpu_get_dfs(void)
   1117      1.56       phx {
   1118      1.58       phx 	u_int pvr, vers;
   1119      1.56       phx 
   1120      1.56       phx 	pvr = mfpvr();
   1121      1.56       phx 	vers = pvr >> 16;
   1122      1.56       phx 
   1123      1.56       phx 	switch (vers) {
   1124      1.56       phx 	case MPC7448:
   1125      1.58       phx 		if (mfspr(SPR_HID1) & HID1_DFS4)
   1126      1.56       phx 			return 4;
   1127      1.56       phx 	case MPC7447A:
   1128      1.58       phx 		if (mfspr(SPR_HID1) & HID1_DFS2)
   1129      1.56       phx 			return 2;
   1130      1.56       phx 	}
   1131      1.56       phx 	return 1;
   1132      1.56       phx }
   1133      1.56       phx 
   1134      1.56       phx /*
   1135      1.56       phx  * Set the Dynamic Frequency Switching divisor the same for all cpus.
   1136      1.56       phx  */
   1137      1.56       phx void
   1138      1.56       phx cpu_set_dfs(int div)
   1139      1.56       phx {
   1140      1.56       phx 	uint64_t where;
   1141      1.56       phx 	u_int dfs_mask, pvr, vers;
   1142      1.56       phx 
   1143      1.56       phx 	pvr = mfpvr();
   1144      1.56       phx 	vers = pvr >> 16;
   1145      1.56       phx 	dfs_mask = 0;
   1146      1.56       phx 
   1147      1.56       phx 	switch (vers) {
   1148      1.56       phx 	case MPC7448:
   1149      1.56       phx 		dfs_mask |= HID1_DFS4;
   1150      1.56       phx 	case MPC7447A:
   1151      1.56       phx 		dfs_mask |= HID1_DFS2;
   1152      1.56       phx 		break;
   1153      1.56       phx 	default:
   1154      1.56       phx 		printf("cpu_set_dfs: DFS not supported\n");
   1155      1.56       phx 		return;
   1156      1.56       phx 
   1157      1.56       phx 	}
   1158      1.56       phx 
   1159      1.56       phx 	where = xc_broadcast(0, (xcfunc_t)cpu_set_dfs_xcall, &div, &dfs_mask);
   1160      1.56       phx 	xc_wait(where);
   1161      1.56       phx }
   1162      1.56       phx 
   1163      1.56       phx static void
   1164      1.56       phx cpu_set_dfs_xcall(void *arg1, void *arg2)
   1165      1.56       phx {
   1166      1.56       phx 	u_int dfs_mask, hid1, old_hid1;
   1167      1.56       phx 	int *divisor, s;
   1168      1.56       phx 
   1169      1.56       phx 	divisor = arg1;
   1170      1.56       phx 	dfs_mask = *(u_int *)arg2;
   1171      1.56       phx 
   1172      1.56       phx 	s = splhigh();
   1173      1.56       phx 	hid1 = old_hid1 = mfspr(SPR_HID1);
   1174      1.56       phx 
   1175      1.56       phx 	switch (*divisor) {
   1176      1.56       phx 	case 1:
   1177      1.56       phx 		hid1 &= ~dfs_mask;
   1178      1.56       phx 		break;
   1179      1.56       phx 	case 2:
   1180      1.56       phx 		hid1 &= ~(dfs_mask & HID1_DFS4);
   1181      1.56       phx 		hid1 |= dfs_mask & HID1_DFS2;
   1182      1.56       phx 		break;
   1183      1.56       phx 	case 4:
   1184      1.56       phx 		hid1 &= ~(dfs_mask & HID1_DFS2);
   1185      1.56       phx 		hid1 |= dfs_mask & HID1_DFS4;
   1186      1.56       phx 		break;
   1187      1.56       phx 	}
   1188      1.56       phx 
   1189      1.56       phx 	if (hid1 != old_hid1) {
   1190      1.56       phx 		__asm volatile("sync");
   1191      1.56       phx 		mtspr(SPR_HID1, hid1);
   1192      1.56       phx 		__asm volatile("sync;isync");
   1193      1.56       phx 	}
   1194      1.56       phx 
   1195      1.56       phx 	splx(s);
   1196       1.1      matt }
   1197       1.1      matt 
   1198       1.1      matt #if NSYSMON_ENVSYS > 0
   1199       1.1      matt void
   1200       1.1      matt cpu_tau_setup(struct cpu_info *ci)
   1201       1.1      matt {
   1202      1.34   xtraeme 	struct sysmon_envsys *sme;
   1203      1.50  macallan 	int error, therm_delay;
   1204      1.50  macallan 
   1205      1.50  macallan 	mtspr(SPR_THRM1, SPR_THRM_VALID);
   1206      1.50  macallan 	mtspr(SPR_THRM2, 0);
   1207      1.50  macallan 
   1208      1.50  macallan 	/*
   1209      1.50  macallan 	 * we need to figure out how much 20+us in units of CPU clock cycles
   1210      1.50  macallan 	 * are
   1211      1.50  macallan 	 */
   1212      1.50  macallan 
   1213      1.50  macallan 	therm_delay = ci->ci_khz / 40;		/* 25us just to be safe */
   1214      1.74  kiyohara 
   1215      1.74  kiyohara         mtspr(SPR_THRM3, SPR_THRM_TIMER(therm_delay) | SPR_THRM_ENABLE);
   1216       1.1      matt 
   1217      1.34   xtraeme 	sme = sysmon_envsys_create();
   1218      1.12      matt 
   1219      1.34   xtraeme 	sensor.units = ENVSYS_STEMP;
   1220      1.68  pgoyette 	sensor.state = ENVSYS_SINVALID;
   1221      1.34   xtraeme 	(void)strlcpy(sensor.desc, "CPU Temp", sizeof(sensor.desc));
   1222      1.34   xtraeme 	if (sysmon_envsys_sensor_attach(sme, &sensor)) {
   1223      1.34   xtraeme 		sysmon_envsys_destroy(sme);
   1224      1.34   xtraeme 		return;
   1225      1.34   xtraeme 	}
   1226      1.34   xtraeme 
   1227      1.74  kiyohara 	sme->sme_name = device_xname(ci->ci_dev);
   1228      1.34   xtraeme 	sme->sme_cookie = ci;
   1229      1.34   xtraeme 	sme->sme_refresh = cpu_tau_refresh;
   1230       1.1      matt 
   1231      1.34   xtraeme 	if ((error = sysmon_envsys_register(sme)) != 0) {
   1232      1.66      matt 		aprint_error_dev(ci->ci_dev,
   1233      1.66      matt 		    " unable to register with sysmon (%d)\n", error);
   1234      1.34   xtraeme 		sysmon_envsys_destroy(sme);
   1235      1.34   xtraeme 	}
   1236       1.1      matt }
   1237       1.1      matt 
   1238       1.1      matt /* Find the temperature of the CPU. */
   1239      1.34   xtraeme void
   1240      1.34   xtraeme cpu_tau_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
   1241       1.1      matt {
   1242       1.1      matt 	int i, threshold, count;
   1243       1.1      matt 
   1244       1.1      matt 	threshold = 64; /* Half of the 7-bit sensor range */
   1245       1.1      matt 
   1246       1.1      matt 	/* Successive-approximation code adapted from Motorola
   1247       1.1      matt 	 * application note AN1800/D, "Programming the Thermal Assist
   1248       1.1      matt 	 * Unit in the MPC750 Microprocessor".
   1249       1.1      matt 	 */
   1250      1.50  macallan 	for (i = 5; i >= 0 ; i--) {
   1251      1.74  kiyohara 		mtspr(SPR_THRM1,
   1252       1.1      matt 		    SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
   1253       1.1      matt 		count = 0;
   1254      1.74  kiyohara 		while ((count < 100000) &&
   1255       1.1      matt 		    ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
   1256       1.1      matt 			count++;
   1257       1.1      matt 			delay(1);
   1258       1.1      matt 		}
   1259       1.1      matt 		if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
   1260      1.74  kiyohara 			/* The interrupt bit was set, meaning the
   1261      1.74  kiyohara 			 * temperature was above the threshold
   1262       1.1      matt 			 */
   1263      1.50  macallan 			threshold += 1 << i;
   1264       1.1      matt 		} else {
   1265       1.1      matt 			/* Temperature was below the threshold */
   1266      1.50  macallan 			threshold -= 1 << i;
   1267       1.1      matt 		}
   1268       1.1      matt 	}
   1269       1.1      matt 	threshold += 2;
   1270       1.1      matt 
   1271       1.1      matt 	/* Convert the temperature in degrees C to microkelvin */
   1272      1.34   xtraeme 	edata->value_cur = (threshold * 1000000) + 273150000;
   1273      1.50  macallan 	edata->state = ENVSYS_SVALID;
   1274       1.1      matt }
   1275       1.1      matt #endif /* NSYSMON_ENVSYS > 0 */
   1276      1.33   garbled 
   1277      1.33   garbled #ifdef MULTIPROCESSOR
   1278      1.76  kiyohara volatile u_int cpu_spinstart_ack, cpu_spinstart_cpunum;
   1279      1.46   garbled 
   1280      1.33   garbled int
   1281      1.60      matt cpu_spinup(device_t self, struct cpu_info *ci)
   1282      1.33   garbled {
   1283      1.33   garbled 	volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
   1284      1.33   garbled 	struct pglist mlist;
   1285      1.81       mrg 	int i, error;
   1286      1.61      matt 	char *hp;
   1287      1.33   garbled 
   1288      1.33   garbled 	KASSERT(ci != curcpu());
   1289      1.33   garbled 
   1290      1.46   garbled 	/* Now allocate a hatch stack */
   1291      1.75  kiyohara 	error = uvm_pglistalloc(HATCH_STACK_SIZE, 0x10000, 0x10000000, 16, 0,
   1292      1.46   garbled 	    &mlist, 1, 1);
   1293      1.46   garbled 	if (error) {
   1294      1.46   garbled 		aprint_error(": unable to allocate hatch stack\n");
   1295      1.46   garbled 		return -1;
   1296      1.46   garbled 	}
   1297      1.46   garbled 
   1298      1.46   garbled 	hp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
   1299      1.75  kiyohara 	memset(hp, 0, HATCH_STACK_SIZE);
   1300      1.46   garbled 
   1301      1.33   garbled 	/* Initialize secondary cpu's initial lwp to its idlelwp. */
   1302      1.33   garbled 	ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
   1303      1.54     rmind 	ci->ci_curpcb = lwp_getpcb(ci->ci_curlwp);
   1304      1.33   garbled 	ci->ci_curpm = ci->ci_curpcb->pcb_pm;
   1305      1.33   garbled 
   1306      1.33   garbled 	cpu_hatch_data = h;
   1307      1.70      matt 	h->hatch_running = 0;
   1308      1.70      matt 	h->hatch_self = self;
   1309      1.70      matt 	h->hatch_ci = ci;
   1310      1.70      matt 	h->hatch_pir = ci->ci_cpuid;
   1311      1.46   garbled 
   1312      1.75  kiyohara 	cpu_hatch_stack = (uint32_t)hp + HATCH_STACK_SIZE - CALLFRAMELEN;
   1313      1.33   garbled 	ci->ci_lasttb = cpu_info[0].ci_lasttb;
   1314      1.33   garbled 
   1315      1.33   garbled 	/* copy special registers */
   1316      1.46   garbled 
   1317      1.70      matt 	h->hatch_hid0 = mfspr(SPR_HID0);
   1318      1.74  kiyohara 
   1319      1.70      matt 	__asm volatile ("mfsdr1 %0" : "=r"(h->hatch_sdr1));
   1320      1.46   garbled 	for (i = 0; i < 16; i++) {
   1321      1.70      matt 		__asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
   1322      1.33   garbled 		       "r"(i << ADDR_SR_SHFT));
   1323      1.46   garbled 	}
   1324      1.46   garbled 	if (oeacpufeat & OEACPU_64)
   1325      1.70      matt 		h->hatch_asr = mfspr(SPR_ASR);
   1326      1.46   garbled 	else
   1327      1.70      matt 		h->hatch_asr = 0;
   1328      1.46   garbled 
   1329  1.90.2.1  pgoyette 	if ((oeacpufeat & OEACPU_NOBAT) == 0) {
   1330  1.90.2.1  pgoyette 		/* copy the bat regs */
   1331  1.90.2.1  pgoyette 		__asm volatile ("mfibatu %0,0" : "=r"(h->hatch_ibatu[0]));
   1332  1.90.2.1  pgoyette 		__asm volatile ("mfibatl %0,0" : "=r"(h->hatch_ibatl[0]));
   1333  1.90.2.1  pgoyette 		__asm volatile ("mfibatu %0,1" : "=r"(h->hatch_ibatu[1]));
   1334  1.90.2.1  pgoyette 		__asm volatile ("mfibatl %0,1" : "=r"(h->hatch_ibatl[1]));
   1335  1.90.2.1  pgoyette 		__asm volatile ("mfibatu %0,2" : "=r"(h->hatch_ibatu[2]));
   1336  1.90.2.1  pgoyette 		__asm volatile ("mfibatl %0,2" : "=r"(h->hatch_ibatl[2]));
   1337  1.90.2.1  pgoyette 		__asm volatile ("mfibatu %0,3" : "=r"(h->hatch_ibatu[3]));
   1338  1.90.2.1  pgoyette 		__asm volatile ("mfibatl %0,3" : "=r"(h->hatch_ibatl[3]));
   1339  1.90.2.1  pgoyette 		__asm volatile ("mfdbatu %0,0" : "=r"(h->hatch_dbatu[0]));
   1340  1.90.2.1  pgoyette 		__asm volatile ("mfdbatl %0,0" : "=r"(h->hatch_dbatl[0]));
   1341  1.90.2.1  pgoyette 		__asm volatile ("mfdbatu %0,1" : "=r"(h->hatch_dbatu[1]));
   1342  1.90.2.1  pgoyette 		__asm volatile ("mfdbatl %0,1" : "=r"(h->hatch_dbatl[1]));
   1343  1.90.2.1  pgoyette 		__asm volatile ("mfdbatu %0,2" : "=r"(h->hatch_dbatu[2]));
   1344  1.90.2.1  pgoyette 		__asm volatile ("mfdbatl %0,2" : "=r"(h->hatch_dbatl[2]));
   1345  1.90.2.1  pgoyette 		__asm volatile ("mfdbatu %0,3" : "=r"(h->hatch_dbatu[3]));
   1346  1.90.2.1  pgoyette 		__asm volatile ("mfdbatl %0,3" : "=r"(h->hatch_dbatl[3]));
   1347  1.90.2.1  pgoyette 		__asm volatile ("sync; isync");
   1348  1.90.2.1  pgoyette 	}
   1349      1.33   garbled 
   1350      1.33   garbled 	if (md_setup_trampoline(h, ci) == -1)
   1351      1.33   garbled 		return -1;
   1352      1.33   garbled 	md_presync_timebase(h);
   1353      1.33   garbled 	md_start_timebase(h);
   1354      1.33   garbled 
   1355      1.33   garbled 	/* wait for secondary printf */
   1356      1.46   garbled 
   1357      1.33   garbled 	delay(200000);
   1358      1.33   garbled 
   1359      1.76  kiyohara #ifdef CACHE_PROTO_MEI
   1360      1.76  kiyohara 	__asm volatile ("dcbi 0,%0"::"r"(&h->hatch_running):"memory");
   1361      1.76  kiyohara 	__asm volatile ("sync; isync");
   1362      1.76  kiyohara 	__asm volatile ("dcbst 0,%0"::"r"(&h->hatch_running):"memory");
   1363      1.76  kiyohara 	__asm volatile ("sync; isync");
   1364      1.76  kiyohara #endif
   1365      1.70      matt 	if (h->hatch_running < 1) {
   1366      1.76  kiyohara #ifdef CACHE_PROTO_MEI
   1367      1.76  kiyohara 		__asm volatile ("dcbi 0,%0"::"r"(&cpu_spinstart_ack):"memory");
   1368      1.76  kiyohara 		__asm volatile ("sync; isync");
   1369      1.76  kiyohara 		__asm volatile ("dcbst 0,%0"::"r"(&cpu_spinstart_ack):"memory");
   1370      1.76  kiyohara 		__asm volatile ("sync; isync");
   1371      1.76  kiyohara #endif
   1372      1.46   garbled 		aprint_error("%d:CPU %d didn't start %d\n", cpu_spinstart_ack,
   1373      1.46   garbled 		    ci->ci_cpuid, cpu_spinstart_ack);
   1374      1.46   garbled 		Debugger();
   1375      1.33   garbled 		return -1;
   1376      1.33   garbled 	}
   1377      1.33   garbled 
   1378      1.33   garbled 	/* Register IPI Interrupt */
   1379      1.46   garbled 	if (ipiops.ppc_establish_ipi)
   1380      1.46   garbled 		ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
   1381      1.33   garbled 
   1382      1.33   garbled 	return 0;
   1383      1.33   garbled }
   1384      1.33   garbled 
   1385      1.33   garbled static volatile int start_secondary_cpu;
   1386      1.33   garbled 
   1387      1.46   garbled register_t
   1388      1.46   garbled cpu_hatch(void)
   1389      1.33   garbled {
   1390      1.33   garbled 	volatile struct cpu_hatch_data *h = cpu_hatch_data;
   1391      1.70      matt 	struct cpu_info * const ci = h->hatch_ci;
   1392      1.54     rmind 	struct pcb *pcb;
   1393      1.33   garbled 	u_int msr;
   1394      1.33   garbled 	int i;
   1395      1.33   garbled 
   1396      1.33   garbled 	/* Initialize timebase. */
   1397      1.33   garbled 	__asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
   1398      1.33   garbled 
   1399      1.46   garbled 	/*
   1400      1.46   garbled 	 * Set PIR (Processor Identification Register).  i.e. whoami
   1401      1.49       chs 	 * Note that PIR is read-only on some CPU versions, so we write to it
   1402      1.49       chs 	 * only if it has a different value than we need.
   1403      1.46   garbled 	 */
   1404      1.46   garbled 
   1405      1.46   garbled 	msr = mfspr(SPR_PIR);
   1406      1.70      matt 	if (msr != h->hatch_pir)
   1407      1.70      matt 		mtspr(SPR_PIR, h->hatch_pir);
   1408      1.74  kiyohara 
   1409      1.64      matt 	__asm volatile ("mtsprg0 %0" :: "r"(ci));
   1410      1.65      matt 	curlwp = ci->ci_curlwp;
   1411      1.46   garbled 	cpu_spinstart_ack = 0;
   1412      1.33   garbled 
   1413  1.90.2.1  pgoyette 	if ((oeacpufeat & OEACPU_NOBAT) == 0) {
   1414  1.90.2.1  pgoyette 		/* Initialize MMU. */
   1415  1.90.2.1  pgoyette 		__asm ("mtibatu 0,%0" :: "r"(h->hatch_ibatu[0]));
   1416  1.90.2.1  pgoyette 		__asm ("mtibatl 0,%0" :: "r"(h->hatch_ibatl[0]));
   1417  1.90.2.1  pgoyette 		__asm ("mtibatu 1,%0" :: "r"(h->hatch_ibatu[1]));
   1418  1.90.2.1  pgoyette 		__asm ("mtibatl 1,%0" :: "r"(h->hatch_ibatl[1]));
   1419  1.90.2.1  pgoyette 		__asm ("mtibatu 2,%0" :: "r"(h->hatch_ibatu[2]));
   1420  1.90.2.1  pgoyette 		__asm ("mtibatl 2,%0" :: "r"(h->hatch_ibatl[2]));
   1421  1.90.2.1  pgoyette 		__asm ("mtibatu 3,%0" :: "r"(h->hatch_ibatu[3]));
   1422  1.90.2.1  pgoyette 		__asm ("mtibatl 3,%0" :: "r"(h->hatch_ibatl[3]));
   1423  1.90.2.1  pgoyette 		__asm ("mtdbatu 0,%0" :: "r"(h->hatch_dbatu[0]));
   1424  1.90.2.1  pgoyette 		__asm ("mtdbatl 0,%0" :: "r"(h->hatch_dbatl[0]));
   1425  1.90.2.1  pgoyette 		__asm ("mtdbatu 1,%0" :: "r"(h->hatch_dbatu[1]));
   1426  1.90.2.1  pgoyette 		__asm ("mtdbatl 1,%0" :: "r"(h->hatch_dbatl[1]));
   1427  1.90.2.1  pgoyette 		__asm ("mtdbatu 2,%0" :: "r"(h->hatch_dbatu[2]));
   1428  1.90.2.1  pgoyette 		__asm ("mtdbatl 2,%0" :: "r"(h->hatch_dbatl[2]));
   1429  1.90.2.1  pgoyette 		__asm ("mtdbatu 3,%0" :: "r"(h->hatch_dbatu[3]));
   1430  1.90.2.1  pgoyette 		__asm ("mtdbatl 3,%0" :: "r"(h->hatch_dbatl[3]));
   1431  1.90.2.1  pgoyette 	}
   1432      1.33   garbled 
   1433  1.90.2.1  pgoyette #ifdef PPC_OEA64_BRIDGE
   1434  1.90.2.1  pgoyette 	if ((oeacpufeat & OEACPU_64_BRIDGE) != 0) {
   1435  1.90.2.1  pgoyette 		mtspr64(SPR_HID0, h->hatch_hid0);
   1436  1.90.2.1  pgoyette 	} else
   1437  1.90.2.1  pgoyette #endif
   1438  1.90.2.1  pgoyette 		mtspr(SPR_HID0, h->hatch_hid0);
   1439      1.33   garbled 
   1440  1.90.2.1  pgoyette 	if ((oeacpufeat & OEACPU_NOBAT) == 0) {
   1441  1.90.2.1  pgoyette 		__asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
   1442  1.90.2.1  pgoyette 		    :: "r"(battable[0].batl), "r"(battable[0].batu));
   1443  1.90.2.1  pgoyette 	}
   1444      1.33   garbled 
   1445      1.46   garbled 	__asm volatile ("sync");
   1446      1.33   garbled 	for (i = 0; i < 16; i++)
   1447      1.70      matt 		__asm ("mtsrin %0,%1" :: "r"(h->hatch_sr[i]), "r"(i << ADDR_SR_SHFT));
   1448      1.46   garbled 	__asm volatile ("sync; isync");
   1449      1.46   garbled 
   1450      1.46   garbled 	if (oeacpufeat & OEACPU_64)
   1451      1.70      matt 		mtspr(SPR_ASR, h->hatch_asr);
   1452      1.33   garbled 
   1453      1.46   garbled 	cpu_spinstart_ack = 1;
   1454      1.46   garbled 	__asm ("ptesync");
   1455      1.70      matt 	__asm ("mtsdr1 %0" :: "r"(h->hatch_sdr1));
   1456      1.46   garbled 	__asm volatile ("sync; isync");
   1457      1.46   garbled 
   1458      1.46   garbled 	cpu_spinstart_ack = 5;
   1459      1.46   garbled 	for (i = 0; i < 16; i++)
   1460      1.70      matt 		__asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
   1461      1.46   garbled 		       "r"(i << ADDR_SR_SHFT));
   1462      1.33   garbled 
   1463      1.33   garbled 	/* Enable I/D address translations. */
   1464      1.46   garbled 	msr = mfmsr();
   1465      1.33   garbled 	msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
   1466      1.46   garbled 	mtmsr(msr);
   1467      1.33   garbled 	__asm volatile ("sync; isync");
   1468      1.46   garbled 	cpu_spinstart_ack = 2;
   1469      1.33   garbled 
   1470      1.33   garbled 	md_sync_timebase(h);
   1471      1.33   garbled 
   1472      1.70      matt 	cpu_setup(h->hatch_self, ci);
   1473      1.33   garbled 
   1474      1.70      matt 	h->hatch_running = 1;
   1475      1.33   garbled 	__asm volatile ("sync; isync");
   1476      1.33   garbled 
   1477      1.33   garbled 	while (start_secondary_cpu == 0)
   1478      1.33   garbled 		;
   1479      1.33   garbled 
   1480      1.33   garbled 	__asm volatile ("sync; isync");
   1481      1.33   garbled 
   1482      1.46   garbled 	aprint_normal("cpu%d started\n", curcpu()->ci_index);
   1483      1.33   garbled 	__asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
   1484      1.33   garbled 
   1485      1.33   garbled 	md_setup_interrupts();
   1486      1.33   garbled 
   1487      1.33   garbled 	ci->ci_ipending = 0;
   1488      1.33   garbled 	ci->ci_cpl = 0;
   1489      1.33   garbled 
   1490      1.33   garbled 	mtmsr(mfmsr() | PSL_EE);
   1491      1.54     rmind 	pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
   1492      1.54     rmind 	return pcb->pcb_sp;
   1493      1.33   garbled }
   1494      1.33   garbled 
   1495      1.33   garbled void
   1496      1.53    cegger cpu_boot_secondary_processors(void)
   1497      1.33   garbled {
   1498      1.33   garbled 	start_secondary_cpu = 1;
   1499      1.33   garbled 	__asm volatile ("sync");
   1500      1.33   garbled }
   1501      1.33   garbled 
   1502      1.33   garbled #endif /*MULTIPROCESSOR*/
   1503