Home | History | Annotate | Line # | Download | only in oea
cpu_subr.c revision 1.90.2.4
      1  1.90.2.4  pgoyette /*	$NetBSD: cpu_subr.c,v 1.90.2.4 2019/01/18 08:50:21 pgoyette Exp $	*/
      2       1.1      matt 
      3       1.1      matt /*-
      4       1.1      matt  * Copyright (c) 2001 Matt Thomas.
      5       1.1      matt  * Copyright (c) 2001 Tsubai Masanari.
      6       1.1      matt  * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
      7       1.1      matt  * All rights reserved.
      8       1.1      matt  *
      9       1.1      matt  * Redistribution and use in source and binary forms, with or without
     10       1.1      matt  * modification, are permitted provided that the following conditions
     11       1.1      matt  * are met:
     12       1.1      matt  * 1. Redistributions of source code must retain the above copyright
     13       1.1      matt  *    notice, this list of conditions and the following disclaimer.
     14       1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     16       1.1      matt  *    documentation and/or other materials provided with the distribution.
     17       1.1      matt  * 3. All advertising materials mentioning features or use of this software
     18       1.1      matt  *    must display the following acknowledgement:
     19       1.1      matt  *	This product includes software developed by
     20       1.1      matt  *	Internet Research Institute, Inc.
     21       1.1      matt  * 4. The name of the author may not be used to endorse or promote products
     22       1.1      matt  *    derived from this software without specific prior written permission.
     23       1.1      matt  *
     24       1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     25       1.1      matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26       1.1      matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27       1.1      matt  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     28       1.1      matt  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29       1.1      matt  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30       1.1      matt  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31       1.1      matt  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32       1.1      matt  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
     33       1.1      matt  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34       1.1      matt  */
     35       1.9     lukem 
     36       1.9     lukem #include <sys/cdefs.h>
     37  1.90.2.4  pgoyette __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.90.2.4 2019/01/18 08:50:21 pgoyette Exp $");
     38       1.1      matt 
     39       1.1      matt #include "opt_ppcparam.h"
     40      1.76  kiyohara #include "opt_ppccache.h"
     41       1.1      matt #include "opt_multiprocessor.h"
     42       1.1      matt #include "opt_altivec.h"
     43       1.1      matt #include "sysmon_envsys.h"
     44       1.1      matt 
     45       1.1      matt #include <sys/param.h>
     46       1.1      matt #include <sys/systm.h>
     47       1.1      matt #include <sys/device.h>
     48      1.33   garbled #include <sys/types.h>
     49      1.33   garbled #include <sys/lwp.h>
     50      1.56       phx #include <sys/xcall.h>
     51       1.1      matt 
     52      1.59  uebayasi #include <uvm/uvm.h>
     53       1.1      matt 
     54      1.61      matt #include <powerpc/pcb.h>
     55      1.67      matt #include <powerpc/psl.h>
     56      1.55      matt #include <powerpc/spr.h>
     57       1.1      matt #include <powerpc/oea/hid.h>
     58       1.1      matt #include <powerpc/oea/hid_601.h>
     59      1.55      matt #include <powerpc/oea/spr.h>
     60      1.42   garbled #include <powerpc/oea/cpufeat.h>
     61       1.1      matt 
     62       1.1      matt #include <dev/sysmon/sysmonvar.h>
     63       1.1      matt 
     64       1.7      matt static void cpu_enable_l2cr(register_t);
     65       1.7      matt static void cpu_enable_l3cr(register_t);
     66       1.1      matt static void cpu_config_l2cr(int);
     67       1.7      matt static void cpu_config_l3cr(int);
     68      1.23    briggs static void cpu_probe_speed(struct cpu_info *);
     69      1.20      matt static void cpu_idlespin(void);
     70      1.56       phx static void cpu_set_dfs_xcall(void *, void *);
     71       1.1      matt #if NSYSMON_ENVSYS > 0
     72       1.1      matt static void cpu_tau_setup(struct cpu_info *);
     73      1.34   xtraeme static void cpu_tau_refresh(struct sysmon_envsys *, envsys_data_t *);
     74       1.1      matt #endif
     75       1.1      matt 
     76  1.90.2.3  pgoyette extern void init_scom_speedctl(void);
     77  1.90.2.3  pgoyette 
     78      1.82  christos int cpu = -1;
     79       1.1      matt int ncpus;
     80       1.1      matt 
     81       1.7      matt struct fmttab {
     82       1.7      matt 	register_t fmt_mask;
     83       1.7      matt 	register_t fmt_value;
     84       1.7      matt 	const char *fmt_string;
     85       1.7      matt };
     86       1.7      matt 
     87      1.50  macallan /*
     88      1.50  macallan  * This should be one per CPU but since we only support it on 750 variants it
     89      1.87       snj  * doesn't really matter since none of them support SMP
     90      1.50  macallan  */
     91      1.50  macallan envsys_data_t sensor;
     92      1.50  macallan 
     93       1.7      matt static const struct fmttab cpu_7450_l2cr_formats[] = {
     94       1.7      matt 	{ L2CR_L2E, 0, " disabled" },
     95       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
     96       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
     97       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
     98       1.7      matt 	{ L2CR_L2E, ~0, " 256KB L2 cache" },
     99      1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    100  1.90.2.3  pgoyette 	{ L2CR_L2PE, L2CR_L2PE, " parity enabled" },
    101      1.28   garbled 	{ 0, 0, NULL }
    102       1.7      matt };
    103       1.7      matt 
    104      1.22      matt static const struct fmttab cpu_7448_l2cr_formats[] = {
    105      1.22      matt 	{ L2CR_L2E, 0, " disabled" },
    106      1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    107      1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    108      1.22      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    109      1.22      matt 	{ L2CR_L2E, ~0, " 1MB L2 cache" },
    110      1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    111  1.90.2.3  pgoyette 	{ L2CR_L2PE, L2CR_L2PE, " parity enabled" },
    112      1.28   garbled 	{ 0, 0, NULL }
    113      1.22      matt };
    114      1.22      matt 
    115      1.11      matt static const struct fmttab cpu_7457_l2cr_formats[] = {
    116      1.11      matt 	{ L2CR_L2E, 0, " disabled" },
    117      1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    118      1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    119      1.11      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    120      1.11      matt 	{ L2CR_L2E, ~0, " 512KB L2 cache" },
    121      1.36   garbled 	{ L2CR_L2PE, 0, " no parity" },
    122  1.90.2.3  pgoyette 	{ L2CR_L2PE, L2CR_L2PE, " parity enabled" },
    123      1.28   garbled 	{ 0, 0, NULL }
    124      1.11      matt };
    125      1.11      matt 
    126       1.7      matt static const struct fmttab cpu_7450_l3cr_formats[] = {
    127       1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
    128       1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
    129       1.7      matt 	{ L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
    130       1.7      matt 	{ L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
    131       1.7      matt 	{ L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
    132       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
    133       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
    134       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
    135       1.7      matt 	{ L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
    136       1.7      matt 	{ L3CR_L3SIZ, ~0, " L3 cache" },
    137       1.7      matt 	{ L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
    138       1.7      matt 	{ L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
    139       1.7      matt 	{ L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
    140       1.7      matt 	{ L3CR_L3CLK, ~0, " at" },
    141       1.7      matt 	{ L3CR_L3CLK, L3CLK_20, " 2:1" },
    142       1.7      matt 	{ L3CR_L3CLK, L3CLK_25, " 2.5:1" },
    143       1.7      matt 	{ L3CR_L3CLK, L3CLK_30, " 3:1" },
    144       1.7      matt 	{ L3CR_L3CLK, L3CLK_35, " 3.5:1" },
    145       1.7      matt 	{ L3CR_L3CLK, L3CLK_40, " 4:1" },
    146       1.7      matt 	{ L3CR_L3CLK, L3CLK_50, " 5:1" },
    147       1.7      matt 	{ L3CR_L3CLK, L3CLK_60, " 6:1" },
    148       1.7      matt 	{ L3CR_L3CLK, ~0, " ratio" },
    149      1.28   garbled 	{ 0, 0, NULL },
    150       1.7      matt };
    151       1.7      matt 
    152       1.7      matt static const struct fmttab cpu_ibm750_l2cr_formats[] = {
    153       1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    154       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    155       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    156       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    157       1.7      matt 	{ 0, ~0, " 512KB" },
    158       1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    159       1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    160       1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " with ECC" },
    161       1.7      matt 	{ 0, ~0, " L2 cache" },
    162      1.28   garbled 	{ 0, 0, NULL }
    163       1.7      matt };
    164       1.7      matt 
    165       1.7      matt static const struct fmttab cpu_l2cr_formats[] = {
    166       1.7      matt 	{ L2CR_L2E, 0, " disabled" },
    167       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
    168       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
    169       1.7      matt 	{ L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
    170       1.7      matt 	{ L2CR_L2PE, L2CR_L2PE, " parity" },
    171       1.7      matt 	{ L2CR_L2PE, 0, " no-parity" },
    172       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
    173       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
    174       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
    175       1.7      matt 	{ L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
    176       1.7      matt 	{ L2CR_L2WT, L2CR_L2WT, " WT" },
    177       1.7      matt 	{ L2CR_L2WT, 0, " WB" },
    178       1.7      matt 	{ L2CR_L2E, ~0, " L2 cache" },
    179       1.7      matt 	{ L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
    180       1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
    181       1.7      matt 	{ L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
    182       1.7      matt 	{ L2CR_L2CLK, ~0, " at" },
    183       1.7      matt 	{ L2CR_L2CLK, L2CLK_10, " 1:1" },
    184       1.7      matt 	{ L2CR_L2CLK, L2CLK_15, " 1.5:1" },
    185       1.7      matt 	{ L2CR_L2CLK, L2CLK_20, " 2:1" },
    186       1.7      matt 	{ L2CR_L2CLK, L2CLK_25, " 2.5:1" },
    187       1.7      matt 	{ L2CR_L2CLK, L2CLK_30, " 3:1" },
    188       1.7      matt 	{ L2CR_L2CLK, L2CLK_35, " 3.5:1" },
    189       1.7      matt 	{ L2CR_L2CLK, L2CLK_40, " 4:1" },
    190       1.7      matt 	{ L2CR_L2CLK, ~0, " ratio" },
    191      1.28   garbled 	{ 0, 0, NULL }
    192       1.7      matt };
    193       1.7      matt 
    194       1.7      matt static void cpu_fmttab_print(const struct fmttab *, register_t);
    195       1.7      matt 
    196       1.7      matt struct cputab {
    197       1.7      matt 	const char name[8];
    198       1.7      matt 	uint16_t version;
    199       1.7      matt 	uint16_t revfmt;
    200       1.7      matt };
    201       1.7      matt #define	REVFMT_MAJMIN	1		/* %u.%u */
    202       1.7      matt #define	REVFMT_HEX	2		/* 0x%04x */
    203       1.7      matt #define	REVFMT_DEC	3		/* %u */
    204       1.7      matt static const struct cputab models[] = {
    205       1.7      matt 	{ "601",	MPC601,		REVFMT_DEC },
    206       1.7      matt 	{ "602",	MPC602,		REVFMT_DEC },
    207       1.7      matt 	{ "603",	MPC603,		REVFMT_MAJMIN },
    208       1.7      matt 	{ "603e",	MPC603e,	REVFMT_MAJMIN },
    209       1.7      matt 	{ "603ev",	MPC603ev,	REVFMT_MAJMIN },
    210      1.31   aymeric 	{ "G2",		MPCG2,		REVFMT_MAJMIN },
    211       1.7      matt 	{ "604",	MPC604,		REVFMT_MAJMIN },
    212      1.15    briggs 	{ "604e",	MPC604e,	REVFMT_MAJMIN },
    213       1.7      matt 	{ "604ev",	MPC604ev,	REVFMT_MAJMIN },
    214       1.7      matt 	{ "620",	MPC620,  	REVFMT_HEX },
    215       1.7      matt 	{ "750",	MPC750,		REVFMT_MAJMIN },
    216       1.7      matt 	{ "750FX",	IBM750FX,	REVFMT_MAJMIN },
    217      1.62      matt 	{ "750GX",	IBM750GX,	REVFMT_MAJMIN },
    218       1.7      matt 	{ "7400",	MPC7400,	REVFMT_MAJMIN },
    219       1.7      matt 	{ "7410",	MPC7410,	REVFMT_MAJMIN },
    220       1.7      matt 	{ "7450",	MPC7450,	REVFMT_MAJMIN },
    221       1.7      matt 	{ "7455",	MPC7455,	REVFMT_MAJMIN },
    222      1.11      matt 	{ "7457",	MPC7457,	REVFMT_MAJMIN },
    223      1.21      matt 	{ "7447A",	MPC7447A,	REVFMT_MAJMIN },
    224      1.22      matt 	{ "7448",	MPC7448,	REVFMT_MAJMIN },
    225       1.7      matt 	{ "8240",	MPC8240,	REVFMT_MAJMIN },
    226      1.30  nisimura 	{ "8245",	MPC8245,	REVFMT_MAJMIN },
    227      1.27   sanjayl 	{ "970",	IBM970,		REVFMT_MAJMIN },
    228      1.27   sanjayl 	{ "970FX",	IBM970FX,	REVFMT_MAJMIN },
    229      1.47       chs 	{ "970MP",	IBM970MP,	REVFMT_MAJMIN },
    230      1.41   garbled 	{ "POWER3II",   IBMPOWER3II,    REVFMT_MAJMIN },
    231       1.7      matt 	{ "",		0,		REVFMT_HEX }
    232       1.7      matt };
    233       1.7      matt 
    234       1.1      matt #ifdef MULTIPROCESSOR
    235      1.60      matt struct cpu_info cpu_info[CPU_MAXNUM] = {
    236      1.60      matt     [0] = {
    237      1.60      matt 	.ci_curlwp = &lwp0,
    238      1.60      matt     },
    239      1.60      matt };
    240      1.33   garbled volatile struct cpu_hatch_data *cpu_hatch_data;
    241      1.33   garbled volatile int cpu_hatch_stack;
    242      1.75  kiyohara #define HATCH_STACK_SIZE 0x1000
    243      1.33   garbled extern int ticks_per_intr;
    244      1.33   garbled #include <powerpc/oea/bat.h>
    245      1.67      matt #include <powerpc/pic/picvar.h>
    246      1.67      matt #include <powerpc/pic/ipivar.h>
    247      1.33   garbled extern struct bat battable[];
    248       1.1      matt #else
    249      1.60      matt struct cpu_info cpu_info[1] = {
    250      1.60      matt     [0] = {
    251      1.60      matt 	.ci_curlwp = &lwp0,
    252      1.60      matt     },
    253      1.60      matt };
    254      1.33   garbled #endif /*MULTIPROCESSOR*/
    255       1.1      matt 
    256       1.1      matt int cpu_altivec;
    257      1.67      matt register_t cpu_psluserset;
    258      1.67      matt register_t cpu_pslusermod;
    259      1.67      matt register_t cpu_pslusermask = 0xffff;
    260       1.1      matt 
    261      1.42   garbled /* This is to be called from locore.S, and nowhere else. */
    262      1.42   garbled 
    263      1.42   garbled void
    264      1.42   garbled cpu_model_init(void)
    265      1.42   garbled {
    266      1.42   garbled 	u_int pvr, vers;
    267      1.42   garbled 
    268      1.42   garbled 	pvr = mfpvr();
    269      1.42   garbled 	vers = pvr >> 16;
    270      1.42   garbled 
    271      1.42   garbled 	oeacpufeat = 0;
    272      1.74  kiyohara 
    273      1.42   garbled 	if ((vers >= IBMRS64II && vers <= IBM970GX) || vers == MPC620 ||
    274      1.72      matt 		vers == IBMCELL || vers == IBMPOWER6P5) {
    275      1.72      matt 		oeacpufeat |= OEACPU_64;
    276      1.72      matt 		oeacpufeat |= OEACPU_64_BRIDGE;
    277      1.72      matt 		oeacpufeat |= OEACPU_NOBAT;
    278      1.74  kiyohara 
    279      1.72      matt 	} else if (vers == MPC601) {
    280      1.42   garbled 		oeacpufeat |= OEACPU_601;
    281      1.45      matt 
    282      1.77      matt 	} else if (MPC745X_P(vers)) {
    283      1.77      matt 		register_t hid1 = mfspr(SPR_HID1);
    284      1.77      matt 
    285      1.77      matt 		if (vers != MPC7450) {
    286      1.78      matt 			register_t hid0 = mfspr(SPR_HID0);
    287      1.78      matt 
    288      1.77      matt 			/* Enable more SPRG registers */
    289      1.77      matt 			oeacpufeat |= OEACPU_HIGHSPRG;
    290      1.77      matt 
    291      1.77      matt 			/* Enable more BAT registers */
    292      1.77      matt 			oeacpufeat |= OEACPU_HIGHBAT;
    293      1.77      matt 			hid0 |= HID0_HIGH_BAT_EN;
    294      1.78      matt 
    295      1.78      matt 			/* Enable larger BAT registers */
    296      1.78      matt 			oeacpufeat |= OEACPU_XBSEN;
    297      1.78      matt 			hid0 |= HID0_XBSEN;
    298      1.78      matt 
    299      1.78      matt 			mtspr(SPR_HID0, hid0);
    300      1.78      matt 			__asm volatile("sync;isync");
    301      1.77      matt 		}
    302      1.77      matt 
    303      1.77      matt 		/* Enable address broadcasting for MP systems */
    304      1.77      matt 		hid1 |= HID1_SYNCBE | HID1_ABE;
    305      1.77      matt 
    306      1.79      matt 		mtspr(SPR_HID1, hid1);
    307      1.77      matt 		__asm volatile("sync;isync");
    308      1.62      matt 
    309      1.72      matt 	} else if (vers == IBM750FX || vers == IBM750GX) {
    310      1.62      matt 		oeacpufeat |= OEACPU_HIGHBAT;
    311      1.72      matt 	}
    312      1.42   garbled }
    313      1.42   garbled 
    314       1.1      matt void
    315       1.7      matt cpu_fmttab_print(const struct fmttab *fmt, register_t data)
    316       1.7      matt {
    317       1.7      matt 	for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
    318       1.7      matt 		if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
    319       1.7      matt 		    (data & fmt->fmt_mask) == fmt->fmt_value)
    320       1.7      matt 			aprint_normal("%s", fmt->fmt_string);
    321       1.7      matt 	}
    322       1.7      matt }
    323       1.7      matt 
    324       1.7      matt void
    325      1.20      matt cpu_idlespin(void)
    326      1.20      matt {
    327      1.20      matt 	register_t msr;
    328      1.20      matt 
    329      1.20      matt 	if (powersave <= 0)
    330      1.20      matt 		return;
    331      1.20      matt 
    332      1.83  macallan #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
    333  1.90.2.4  pgoyette 	if (cpu_altivec)
    334  1.90.2.4  pgoyette 		__asm volatile("dssall");
    335      1.83  macallan #endif
    336  1.90.2.4  pgoyette 
    337  1.90.2.4  pgoyette 	__asm volatile(
    338      1.20      matt 		"sync;"
    339      1.20      matt 		"mfmsr	%0;"
    340      1.20      matt 		"oris	%0,%0,%1@h;"	/* enter power saving mode */
    341      1.20      matt 		"mtmsr	%0;"
    342      1.20      matt 		"isync;"
    343      1.20      matt 	    :	"=r"(msr)
    344      1.20      matt 	    :	"J"(PSL_POW));
    345      1.20      matt }
    346      1.20      matt 
    347      1.20      matt void
    348       1.1      matt cpu_probe_cache(void)
    349       1.1      matt {
    350       1.1      matt 	u_int assoc, pvr, vers;
    351       1.1      matt 
    352       1.1      matt 	pvr = mfpvr();
    353       1.1      matt 	vers = pvr >> 16;
    354       1.1      matt 
    355      1.27   sanjayl 
    356      1.27   sanjayl 	/* Presently common across almost all implementations. */
    357      1.43   garbled 	curcpu()->ci_ci.dcache_line_size = 32;
    358      1.43   garbled 	curcpu()->ci_ci.icache_line_size = 32;
    359      1.27   sanjayl 
    360      1.27   sanjayl 
    361       1.1      matt 	switch (vers) {
    362       1.1      matt #define	K	*1024
    363       1.1      matt 	case IBM750FX:
    364      1.62      matt 	case IBM750GX:
    365       1.1      matt 	case MPC601:
    366       1.1      matt 	case MPC750:
    367      1.48  macallan 	case MPC7400:
    368      1.22      matt 	case MPC7447A:
    369      1.22      matt 	case MPC7448:
    370       1.1      matt 	case MPC7450:
    371       1.1      matt 	case MPC7455:
    372      1.11      matt 	case MPC7457:
    373       1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    374       1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    375       1.1      matt 		assoc = 8;
    376       1.1      matt 		break;
    377       1.1      matt 	case MPC603:
    378       1.1      matt 		curcpu()->ci_ci.dcache_size = 8 K;
    379       1.1      matt 		curcpu()->ci_ci.icache_size = 8 K;
    380       1.1      matt 		assoc = 2;
    381       1.1      matt 		break;
    382       1.1      matt 	case MPC603e:
    383       1.1      matt 	case MPC603ev:
    384       1.1      matt 	case MPC604:
    385       1.1      matt 	case MPC8240:
    386       1.1      matt 	case MPC8245:
    387      1.31   aymeric 	case MPCG2:
    388       1.1      matt 		curcpu()->ci_ci.dcache_size = 16 K;
    389       1.1      matt 		curcpu()->ci_ci.icache_size = 16 K;
    390       1.1      matt 		assoc = 4;
    391       1.1      matt 		break;
    392      1.15    briggs 	case MPC604e:
    393       1.1      matt 	case MPC604ev:
    394       1.1      matt 		curcpu()->ci_ci.dcache_size = 32 K;
    395       1.1      matt 		curcpu()->ci_ci.icache_size = 32 K;
    396       1.1      matt 		assoc = 4;
    397       1.1      matt 		break;
    398      1.41   garbled 	case IBMPOWER3II:
    399      1.41   garbled 		curcpu()->ci_ci.dcache_size = 64 K;
    400      1.41   garbled 		curcpu()->ci_ci.icache_size = 32 K;
    401      1.41   garbled 		curcpu()->ci_ci.dcache_line_size = 128;
    402      1.41   garbled 		curcpu()->ci_ci.icache_line_size = 128;
    403      1.41   garbled 		assoc = 128; /* not a typo */
    404      1.41   garbled 		break;
    405      1.27   sanjayl 	case IBM970:
    406      1.27   sanjayl 	case IBM970FX:
    407      1.47       chs 	case IBM970MP:
    408      1.27   sanjayl 		curcpu()->ci_ci.dcache_size = 32 K;
    409      1.27   sanjayl 		curcpu()->ci_ci.icache_size = 64 K;
    410      1.27   sanjayl 		curcpu()->ci_ci.dcache_line_size = 128;
    411      1.27   sanjayl 		curcpu()->ci_ci.icache_line_size = 128;
    412      1.27   sanjayl 		assoc = 2;
    413      1.27   sanjayl 		break;
    414      1.27   sanjayl 
    415       1.1      matt 	default:
    416       1.6   thorpej 		curcpu()->ci_ci.dcache_size = PAGE_SIZE;
    417       1.6   thorpej 		curcpu()->ci_ci.icache_size = PAGE_SIZE;
    418       1.1      matt 		assoc = 1;
    419       1.1      matt #undef	K
    420       1.1      matt 	}
    421       1.1      matt 
    422       1.1      matt 	/*
    423       1.1      matt 	 * Possibly recolor.
    424       1.1      matt 	 */
    425       1.1      matt 	uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
    426       1.1      matt }
    427       1.1      matt 
    428       1.1      matt struct cpu_info *
    429      1.60      matt cpu_attach_common(device_t self, int id)
    430       1.1      matt {
    431       1.1      matt 	struct cpu_info *ci;
    432       1.1      matt 	u_int pvr, vers;
    433       1.1      matt 
    434       1.1      matt 	ci = &cpu_info[id];
    435       1.1      matt #ifndef MULTIPROCESSOR
    436       1.1      matt 	/*
    437       1.1      matt 	 * If this isn't the primary CPU, print an error message
    438       1.1      matt 	 * and just bail out.
    439       1.1      matt 	 */
    440       1.1      matt 	if (id != 0) {
    441      1.71       phx 		aprint_naive("\n");
    442       1.3      matt 		aprint_normal(": ID %d\n", id);
    443      1.66      matt 		aprint_normal_dev(self,
    444      1.66      matt 		    "processor off-line; "
    445      1.66      matt 		    "multiprocessor support not present in kernel\n");
    446       1.1      matt 		return (NULL);
    447       1.1      matt 	}
    448       1.1      matt #endif
    449       1.1      matt 
    450       1.1      matt 	ci->ci_cpuid = id;
    451      1.60      matt 	ci->ci_idepth = -1;
    452       1.1      matt 	ci->ci_dev = self;
    453      1.20      matt 	ci->ci_idlespin = cpu_idlespin;
    454       1.1      matt 
    455       1.1      matt 	pvr = mfpvr();
    456       1.1      matt 	vers = (pvr >> 16) & 0xffff;
    457       1.1      matt 
    458       1.1      matt 	switch (id) {
    459       1.1      matt 	case 0:
    460       1.1      matt 		/* load my cpu_number to PIR */
    461       1.1      matt 		switch (vers) {
    462       1.1      matt 		case MPC601:
    463       1.1      matt 		case MPC604:
    464      1.15    briggs 		case MPC604e:
    465       1.1      matt 		case MPC604ev:
    466       1.1      matt 		case MPC7400:
    467       1.1      matt 		case MPC7410:
    468      1.22      matt 		case MPC7447A:
    469      1.22      matt 		case MPC7448:
    470       1.1      matt 		case MPC7450:
    471       1.1      matt 		case MPC7455:
    472      1.11      matt 		case MPC7457:
    473       1.1      matt 			mtspr(SPR_PIR, id);
    474       1.1      matt 		}
    475       1.1      matt 		cpu_setup(self, ci);
    476       1.1      matt 		break;
    477       1.1      matt 	default:
    478      1.71       phx 		aprint_naive("\n");
    479       1.1      matt 		if (id >= CPU_MAXNUM) {
    480       1.3      matt 			aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
    481       1.1      matt 			panic("cpuattach");
    482       1.1      matt 		}
    483       1.1      matt #ifndef MULTIPROCESSOR
    484       1.3      matt 		aprint_normal(" not configured\n");
    485       1.1      matt 		return NULL;
    486      1.29      yamt #else
    487      1.29      yamt 		mi_cpu_attach(ci);
    488      1.29      yamt 		break;
    489       1.1      matt #endif
    490       1.1      matt 	}
    491       1.1      matt 	return (ci);
    492       1.1      matt }
    493       1.1      matt 
    494       1.1      matt void
    495      1.60      matt cpu_setup(device_t self, struct cpu_info *ci)
    496       1.1      matt {
    497      1.83  macallan 	u_int pvr, vers;
    498      1.66      matt 	const char * const xname = device_xname(self);
    499      1.24        he 	const char *bitmask;
    500      1.24        he 	char hidbuf[128];
    501       1.1      matt 	char model[80];
    502      1.85      maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
    503      1.83  macallan 	char hidbuf_u[128];
    504      1.83  macallan 	const char *bitmasku = NULL;
    505      1.88       mrg 	volatile uint64_t hid64_0, hid64_0_save;
    506      1.83  macallan #endif
    507      1.88       mrg #if !defined(_ARCH_PPC64)
    508      1.88       mrg 	register_t hid0 = 0, hid0_save = 0;
    509      1.83  macallan #endif
    510       1.1      matt 
    511       1.1      matt 	pvr = mfpvr();
    512       1.1      matt 	vers = (pvr >> 16) & 0xffff;
    513       1.1      matt 
    514       1.1      matt 	cpu_identify(model, sizeof(model));
    515      1.71       phx 	aprint_naive("\n");
    516       1.3      matt 	aprint_normal(": %s, ID %d%s\n", model,  cpu_number(),
    517       1.1      matt 	    cpu_number() == 0 ? " (primary)" : "");
    518       1.1      matt 
    519      1.46   garbled 	/* set the cpu number */
    520      1.46   garbled 	ci->ci_cpuid = cpu_number();
    521      1.83  macallan #if defined(_ARCH_PPC64)
    522      1.88       mrg 	__asm volatile("mfspr %0,%1" : "=r"(hid64_0) : "K"(SPR_HID0));
    523      1.88       mrg 	hid64_0_save = hid64_0;
    524      1.83  macallan #else
    525      1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    526      1.88       mrg 	if ((oeacpufeat & OEACPU_64_BRIDGE) != 0)
    527      1.88       mrg 		hid64_0_save = hid64_0 = mfspr(SPR_HID0);
    528      1.88       mrg 	else
    529      1.88       mrg #endif
    530      1.88       mrg 		hid0_save = hid0 = mfspr(SPR_HID0);
    531      1.83  macallan #endif
    532      1.27   sanjayl 
    533      1.88       mrg 
    534       1.1      matt 	cpu_probe_cache();
    535       1.1      matt 
    536       1.1      matt 	/*
    537       1.1      matt 	 * Configure power-saving mode.
    538       1.1      matt 	 */
    539       1.1      matt 	switch (vers) {
    540      1.90       mrg #if !defined(_ARCH_PPC64)
    541      1.18    briggs 	case MPC604:
    542      1.18    briggs 	case MPC604e:
    543      1.18    briggs 	case MPC604ev:
    544      1.18    briggs 		/*
    545      1.18    briggs 		 * Do not have HID0 support settings, but can support
    546      1.18    briggs 		 * MSR[POW] off
    547      1.18    briggs 		 */
    548      1.18    briggs 		powersave = 1;
    549      1.18    briggs 		break;
    550      1.18    briggs 
    551       1.1      matt 	case MPC603:
    552       1.1      matt 	case MPC603e:
    553       1.1      matt 	case MPC603ev:
    554       1.1      matt 	case MPC7400:
    555       1.1      matt 	case MPC7410:
    556       1.1      matt 	case MPC8240:
    557       1.1      matt 	case MPC8245:
    558      1.31   aymeric 	case MPCG2:
    559       1.1      matt 		/* Select DOZE mode. */
    560       1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    561       1.1      matt 		hid0 |= HID0_DOZE | HID0_DPM;
    562       1.1      matt 		powersave = 1;
    563       1.1      matt 		break;
    564       1.1      matt 
    565      1.57  macallan 	case MPC750:
    566      1.57  macallan 	case IBM750FX:
    567      1.62      matt 	case IBM750GX:
    568      1.57  macallan 		/* Select NAP mode. */
    569      1.57  macallan 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    570      1.57  macallan 		hid0 |= HID0_NAP | HID0_DPM;
    571      1.57  macallan 		powersave = 1;
    572      1.57  macallan 		break;
    573      1.57  macallan 
    574      1.22      matt 	case MPC7447A:
    575      1.22      matt 	case MPC7448:
    576      1.11      matt 	case MPC7457:
    577       1.1      matt 	case MPC7455:
    578       1.1      matt 	case MPC7450:
    579       1.5      matt 		/* Enable the 7450 branch caches */
    580       1.5      matt 		hid0 |= HID0_SGE | HID0_BTIC;
    581       1.5      matt 		hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
    582       1.1      matt 		/* Disable BTIC on 7450 Rev 2.0 or earlier */
    583       1.5      matt 		if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
    584       1.1      matt 			hid0 &= ~HID0_BTIC;
    585       1.1      matt 		/* Select NAP mode. */
    586      1.45      matt 		hid0 &= ~HID0_SLEEP;
    587      1.45      matt 		hid0 |= HID0_NAP | HID0_DPM;
    588      1.19       chs 		powersave = 1;
    589       1.1      matt 		break;
    590      1.90       mrg #endif
    591       1.1      matt 
    592      1.27   sanjayl 	case IBM970:
    593      1.27   sanjayl 	case IBM970FX:
    594      1.47       chs 	case IBM970MP:
    595      1.83  macallan #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
    596      1.88       mrg #if !defined(_ARCH_PPC64)
    597      1.88       mrg 		KASSERT((oeacpufeat & OEACPU_64_BRIDGE) != 0);
    598      1.88       mrg #endif
    599      1.88       mrg 		hid64_0 &= ~(HID0_64_DOZE | HID0_64_NAP | HID0_64_DEEPNAP);
    600  1.90.2.1  pgoyette 		hid64_0 |= HID0_64_NAP | HID0_64_DPM | HID0_64_EX_TBEN |
    601      1.88       mrg 			   HID0_64_TB_CTRL | HID0_64_EN_MCHK;
    602      1.83  macallan 		powersave = 1;
    603      1.83  macallan 		break;
    604      1.83  macallan #endif
    605      1.41   garbled 	case IBMPOWER3II:
    606       1.1      matt 	default:
    607       1.1      matt 		/* No power-saving mode is available. */ ;
    608       1.1      matt 	}
    609       1.1      matt 
    610       1.1      matt #ifdef NAPMODE
    611       1.1      matt 	switch (vers) {
    612       1.1      matt 	case IBM750FX:
    613      1.62      matt 	case IBM750GX:
    614       1.1      matt 	case MPC750:
    615       1.1      matt 	case MPC7400:
    616       1.1      matt 		/* Select NAP mode. */
    617       1.1      matt 		hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
    618       1.1      matt 		hid0 |= HID0_NAP;
    619       1.1      matt 		break;
    620       1.1      matt 	}
    621       1.1      matt #endif
    622       1.1      matt 
    623       1.1      matt 	switch (vers) {
    624       1.1      matt 	case IBM750FX:
    625      1.62      matt 	case IBM750GX:
    626       1.1      matt 	case MPC750:
    627       1.1      matt 		hid0 &= ~HID0_DBP;		/* XXX correct? */
    628       1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    629       1.1      matt 		break;
    630       1.1      matt 
    631       1.1      matt 	case MPC7400:
    632       1.1      matt 	case MPC7410:
    633       1.1      matt 		hid0 &= ~HID0_SPD;
    634       1.1      matt 		hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
    635       1.1      matt 		hid0 |= HID0_EIEC;
    636       1.1      matt 		break;
    637       1.1      matt 	}
    638       1.1      matt 
    639      1.83  macallan 	/*
    640      1.83  macallan 	 * according to the 603e manual this is necessary for an external L2
    641      1.83  macallan 	 * cache to work properly
    642      1.83  macallan 	 */
    643      1.76  kiyohara 	switch (vers) {
    644      1.76  kiyohara 	case MPC603e:
    645      1.76  kiyohara 		hid0 |= HID0_ABE;
    646      1.76  kiyohara 	}
    647      1.83  macallan 
    648      1.88       mrg #if defined(_ARCH_PPC64) || defined(PPC_OEA64_BRIDGE)
    649      1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    650      1.88       mrg 	if ((oeacpufeat & OEACPU_64_BRIDGE) != 0) {
    651      1.88       mrg #endif
    652      1.88       mrg 		if (hid64_0 != hid64_0_save) {
    653      1.89  macallan 			mtspr64(SPR_HID0, hid64_0);
    654      1.88       mrg 		}
    655      1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    656      1.88       mrg 	} else {
    657      1.88       mrg #endif
    658      1.76  kiyohara #endif
    659      1.41   garbled 
    660      1.88       mrg #if !defined(_ARCH_PPC64)
    661      1.88       mrg 		if (hid0 != hid0_save) {
    662      1.88       mrg 			mtspr(SPR_HID0, hid0);
    663      1.88       mrg 			__asm volatile("sync;isync");
    664      1.88       mrg 		}
    665      1.88       mrg #endif
    666      1.88       mrg #if defined(PPC_OEA64_BRIDGE)
    667      1.88       mrg 	}
    668      1.88       mrg #endif
    669       1.1      matt 
    670       1.1      matt 	switch (vers) {
    671       1.1      matt 	case MPC601:
    672       1.1      matt 		bitmask = HID0_601_BITMASK;
    673       1.1      matt 		break;
    674      1.86  macallan 	case MPC7447A:
    675      1.86  macallan 	case MPC7448:
    676       1.1      matt 	case MPC7450:
    677       1.1      matt 	case MPC7455:
    678      1.11      matt 	case MPC7457:
    679       1.1      matt 		bitmask = HID0_7450_BITMASK;
    680       1.1      matt 		break;
    681      1.27   sanjayl 	case IBM970:
    682      1.27   sanjayl 	case IBM970FX:
    683      1.47       chs 	case IBM970MP:
    684      1.83  macallan 		bitmask = HID0_970_BITMASK;
    685      1.85      maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
    686      1.83  macallan 		bitmasku = HID0_970_BITMASK_U;
    687      1.83  macallan #endif
    688      1.27   sanjayl 		break;
    689       1.1      matt 	default:
    690       1.1      matt 		bitmask = HID0_BITMASK;
    691       1.1      matt 		break;
    692       1.1      matt 	}
    693      1.83  macallan 
    694      1.85      maya #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
    695      1.83  macallan 	if (bitmasku != NULL) {
    696      1.88       mrg 		snprintb(hidbuf, sizeof hidbuf, bitmask, hid64_0 & 0xffffffff);
    697      1.88       mrg 		snprintb(hidbuf_u, sizeof hidbuf_u, bitmasku, hid64_0 >> 32);
    698      1.83  macallan 		aprint_normal_dev(self, "HID0 %s %s, powersave: %d\n",
    699      1.83  macallan 		    hidbuf_u, hidbuf, powersave);
    700      1.83  macallan 	} else
    701      1.83  macallan #endif
    702      1.83  macallan 	{
    703      1.83  macallan 		snprintb(hidbuf, sizeof hidbuf, bitmask, hid0);
    704      1.83  macallan 		aprint_normal_dev(self, "HID0 %s, powersave: %d\n",
    705      1.83  macallan 		    hidbuf, powersave);
    706      1.83  macallan 	}
    707       1.1      matt 
    708      1.23    briggs 	ci->ci_khz = 0;
    709      1.23    briggs 
    710       1.1      matt 	/*
    711       1.1      matt 	 * Display speed and cache configuration.
    712       1.1      matt 	 */
    713      1.15    briggs 	switch (vers) {
    714      1.15    briggs 	case MPC604:
    715      1.15    briggs 	case MPC604e:
    716      1.15    briggs 	case MPC604ev:
    717      1.15    briggs 	case MPC750:
    718      1.15    briggs 	case IBM750FX:
    719      1.62      matt 	case IBM750GX:
    720      1.16    briggs 	case MPC7400:
    721      1.15    briggs 	case MPC7410:
    722      1.22      matt 	case MPC7447A:
    723      1.22      matt 	case MPC7448:
    724      1.16    briggs 	case MPC7450:
    725      1.16    briggs 	case MPC7455:
    726      1.16    briggs 	case MPC7457:
    727      1.66      matt 		aprint_normal_dev(self, "");
    728      1.23    briggs 		cpu_probe_speed(ci);
    729      1.23    briggs 		aprint_normal("%u.%02u MHz",
    730      1.23    briggs 			      ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
    731      1.36   garbled 		switch (vers) {
    732      1.37  macallan 		case MPC7450: /* 7441 does not have L3! */
    733      1.37  macallan 		case MPC7455: /* 7445 does not have L3! */
    734      1.37  macallan 		case MPC7457: /* 7447 does not have L3! */
    735      1.37  macallan 			cpu_config_l3cr(vers);
    736      1.38  macallan 			break;
    737      1.36   garbled 		case IBM750FX:
    738      1.62      matt 		case IBM750GX:
    739      1.36   garbled 		case MPC750:
    740      1.36   garbled 		case MPC7400:
    741      1.36   garbled 		case MPC7410:
    742      1.36   garbled 		case MPC7447A:
    743      1.36   garbled 		case MPC7448:
    744      1.36   garbled 			cpu_config_l2cr(pvr);
    745      1.36   garbled 			break;
    746      1.36   garbled 		default:
    747      1.36   garbled 			break;
    748       1.7      matt 		}
    749       1.7      matt 		aprint_normal("\n");
    750      1.15    briggs 		break;
    751       1.1      matt 	}
    752       1.1      matt 
    753       1.1      matt #if NSYSMON_ENVSYS > 0
    754       1.1      matt 	/*
    755       1.1      matt 	 * Attach MPC750 temperature sensor to the envsys subsystem.
    756       1.1      matt 	 * XXX the 74xx series also has this sensor, but it is not
    757      1.74  kiyohara 	 * XXX supported by Motorola and may return values that are off by
    758       1.1      matt 	 * XXX 35-55 degrees C.
    759       1.1      matt 	 */
    760      1.62      matt 	if (vers == MPC750 || vers == IBM750FX || vers == IBM750GX)
    761       1.1      matt 		cpu_tau_setup(ci);
    762       1.1      matt #endif
    763       1.1      matt 
    764  1.90.2.3  pgoyette #if defined(PPC_OEA64) || defined(PPC_OEA64_BRIDGE)
    765  1.90.2.3  pgoyette 	if (vers == IBM970MP)
    766  1.90.2.3  pgoyette 		init_scom_speedctl();
    767  1.90.2.3  pgoyette #endif
    768  1.90.2.3  pgoyette 
    769       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
    770      1.66      matt 		NULL, xname, "clock");
    771       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
    772      1.66      matt 		NULL, xname, "traps");
    773       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
    774      1.66      matt 		&ci->ci_ev_traps, xname, "kernel DSI traps");
    775       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
    776      1.66      matt 		&ci->ci_ev_traps, xname, "user DSI traps");
    777       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
    778      1.66      matt 		&ci->ci_ev_udsi, xname, "user DSI failures");
    779      1.10      matt 	evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
    780      1.66      matt 		&ci->ci_ev_traps, xname, "kernel ISI traps");
    781       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
    782      1.66      matt 		&ci->ci_ev_traps, xname, "user ISI traps");
    783       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
    784      1.66      matt 		&ci->ci_ev_isi, xname, "user ISI failures");
    785       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
    786      1.66      matt 		&ci->ci_ev_traps, xname, "system call traps");
    787       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
    788      1.66      matt 		&ci->ci_ev_traps, xname, "PGM traps");
    789       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
    790      1.66      matt 		&ci->ci_ev_traps, xname, "FPU unavailable traps");
    791       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
    792      1.66      matt 		&ci->ci_ev_fpu, xname, "FPU context switches");
    793       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
    794      1.66      matt 		&ci->ci_ev_traps, xname, "user alignment traps");
    795       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
    796      1.66      matt 		&ci->ci_ev_ali, xname, "user alignment traps");
    797       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
    798      1.66      matt 		&ci->ci_ev_umchk, xname, "user MCHK failures");
    799       1.1      matt 	evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
    800      1.66      matt 		&ci->ci_ev_traps, xname, "AltiVec unavailable");
    801       1.1      matt #ifdef ALTIVEC
    802       1.1      matt 	if (cpu_altivec) {
    803       1.1      matt 		evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
    804      1.66      matt 		    &ci->ci_ev_vec, xname, "AltiVec context switches");
    805       1.1      matt 	}
    806       1.1      matt #endif
    807      1.33   garbled 	evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
    808      1.66      matt 		NULL, xname, "IPIs");
    809       1.1      matt }
    810       1.1      matt 
    811      1.36   garbled /*
    812      1.36   garbled  * According to a document labeled "PVR Register Settings":
    813      1.36   garbled  ** For integrated microprocessors the PVR register inside the device
    814      1.36   garbled  ** will identify the version of the microprocessor core. You must also
    815      1.36   garbled  ** read the Device ID, PCI register 02, to identify the part and the
    816      1.36   garbled  ** Revision ID, PCI register 08, to identify the revision of the
    817      1.36   garbled  ** integrated microprocessor.
    818      1.36   garbled  * This apparently applies to 8240/8245/8241, PVR 00810101 and 80811014
    819      1.36   garbled  */
    820      1.36   garbled 
    821       1.1      matt void
    822       1.1      matt cpu_identify(char *str, size_t len)
    823       1.1      matt {
    824      1.24        he 	u_int pvr, major, minor;
    825       1.1      matt 	uint16_t vers, rev, revfmt;
    826       1.1      matt 	const struct cputab *cp;
    827       1.1      matt 	size_t n;
    828       1.1      matt 
    829       1.1      matt 	pvr = mfpvr();
    830       1.1      matt 	vers = pvr >> 16;
    831       1.1      matt 	rev = pvr;
    832      1.27   sanjayl 
    833       1.1      matt 	switch (vers) {
    834       1.1      matt 	case MPC7410:
    835      1.24        he 		minor = (pvr >> 0) & 0xff;
    836      1.24        he 		major = minor <= 4 ? 1 : 2;
    837       1.1      matt 		break;
    838      1.36   garbled 	case MPCG2: /*XXX see note above */
    839      1.36   garbled 		major = (pvr >> 4) & 0xf;
    840      1.36   garbled 		minor = (pvr >> 0) & 0xf;
    841      1.36   garbled 		break;
    842       1.1      matt 	default:
    843      1.36   garbled 		major = (pvr >>  8) & 0xf;
    844      1.24        he 		minor = (pvr >>  0) & 0xf;
    845       1.1      matt 	}
    846       1.1      matt 
    847       1.1      matt 	for (cp = models; cp->name[0] != '\0'; cp++) {
    848       1.1      matt 		if (cp->version == vers)
    849       1.1      matt 			break;
    850       1.1      matt 	}
    851       1.1      matt 
    852      1.82  christos 	if (cpu == -1)
    853       1.1      matt 		cpu = vers;
    854       1.1      matt 
    855       1.1      matt 	revfmt = cp->revfmt;
    856       1.1      matt 	if (rev == MPC750 && pvr == 15) {
    857       1.1      matt 		revfmt = REVFMT_HEX;
    858       1.1      matt 	}
    859       1.1      matt 
    860       1.1      matt 	if (cp->name[0] != '\0') {
    861       1.1      matt 		n = snprintf(str, len, "%s (Revision ", cp->name);
    862       1.1      matt 	} else {
    863       1.1      matt 		n = snprintf(str, len, "Version %#x (Revision ", vers);
    864       1.1      matt 	}
    865       1.1      matt 	if (len > n) {
    866       1.1      matt 		switch (revfmt) {
    867       1.1      matt 		case REVFMT_MAJMIN:
    868      1.24        he 			snprintf(str + n, len - n, "%u.%u)", major, minor);
    869       1.1      matt 			break;
    870       1.1      matt 		case REVFMT_HEX:
    871       1.1      matt 			snprintf(str + n, len - n, "0x%04x)", rev);
    872       1.1      matt 			break;
    873       1.1      matt 		case REVFMT_DEC:
    874       1.1      matt 			snprintf(str + n, len - n, "%u)", rev);
    875       1.1      matt 			break;
    876       1.1      matt 		}
    877       1.1      matt 	}
    878       1.1      matt }
    879       1.1      matt 
    880       1.1      matt #ifdef L2CR_CONFIG
    881       1.1      matt u_int l2cr_config = L2CR_CONFIG;
    882       1.1      matt #else
    883       1.1      matt u_int l2cr_config = 0;
    884       1.1      matt #endif
    885       1.1      matt 
    886       1.2     jklos #ifdef L3CR_CONFIG
    887       1.2     jklos u_int l3cr_config = L3CR_CONFIG;
    888       1.2     jklos #else
    889       1.2     jklos u_int l3cr_config = 0;
    890       1.2     jklos #endif
    891       1.2     jklos 
    892       1.1      matt void
    893       1.7      matt cpu_enable_l2cr(register_t l2cr)
    894       1.7      matt {
    895       1.7      matt 	register_t msr, x;
    896      1.40   garbled 	uint16_t vers;
    897       1.7      matt 
    898      1.40   garbled 	vers = mfpvr() >> 16;
    899      1.74  kiyohara 
    900       1.7      matt 	/* Disable interrupts and set the cache config bits. */
    901       1.7      matt 	msr = mfmsr();
    902       1.7      matt 	mtmsr(msr & ~PSL_EE);
    903       1.7      matt #ifdef ALTIVEC
    904       1.7      matt 	if (cpu_altivec)
    905      1.26     perry 		__asm volatile("dssall");
    906       1.7      matt #endif
    907      1.26     perry 	__asm volatile("sync");
    908       1.7      matt 	mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
    909      1.26     perry 	__asm volatile("sync");
    910       1.7      matt 
    911       1.7      matt 	/* Wait for L2 clock to be stable (640 L2 clocks). */
    912       1.7      matt 	delay(100);
    913       1.7      matt 
    914       1.7      matt 	/* Invalidate all L2 contents. */
    915      1.40   garbled 	if (MPC745X_P(vers)) {
    916      1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    917      1.40   garbled 		do {
    918      1.40   garbled 			x = mfspr(SPR_L2CR);
    919      1.40   garbled 		} while (x & L2CR_L2I);
    920      1.40   garbled 	} else {
    921      1.40   garbled 		mtspr(SPR_L2CR, l2cr | L2CR_L2I);
    922      1.40   garbled 		do {
    923      1.40   garbled 			x = mfspr(SPR_L2CR);
    924      1.40   garbled 		} while (x & L2CR_L2IP);
    925      1.40   garbled 	}
    926       1.7      matt 	/* Enable L2 cache. */
    927       1.7      matt 	l2cr |= L2CR_L2E;
    928       1.7      matt 	mtspr(SPR_L2CR, l2cr);
    929       1.7      matt 	mtmsr(msr);
    930       1.7      matt }
    931       1.7      matt 
    932       1.7      matt void
    933       1.7      matt cpu_enable_l3cr(register_t l3cr)
    934       1.1      matt {
    935       1.7      matt 	register_t x;
    936       1.7      matt 
    937       1.7      matt 	/* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
    938      1.74  kiyohara 
    939       1.7      matt 	/*
    940       1.7      matt 	 * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
    941       1.7      matt 	 *    L3CLKEN.  (also mask off reserved bits in case they were included
    942       1.7      matt 	 *    in L3CR_CONFIG)
    943       1.7      matt 	 */
    944       1.7      matt 	l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
    945       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    946       1.7      matt 
    947       1.7      matt 	/* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
    948       1.7      matt 	l3cr |= 0x04000000;
    949       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    950       1.7      matt 
    951       1.7      matt 	/* 3: Set L3CLKEN to 1*/
    952       1.7      matt 	l3cr |= L3CR_L3CLKEN;
    953       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    954       1.7      matt 
    955       1.7      matt 	/* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
    956      1.26     perry 	__asm volatile("dssall;sync");
    957       1.7      matt 	/* L3 cache is already disabled, no need to clear L3E */
    958       1.7      matt 	mtspr(SPR_L3CR, l3cr|L3CR_L3I);
    959       1.7      matt 	do {
    960       1.7      matt 		x = mfspr(SPR_L3CR);
    961       1.7      matt 	} while (x & L3CR_L3I);
    962      1.74  kiyohara 
    963       1.7      matt 	/* 6: Clear L3CLKEN to 0 */
    964       1.7      matt 	l3cr &= ~L3CR_L3CLKEN;
    965       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    966       1.7      matt 
    967       1.7      matt 	/* 7: Perform a 'sync' and wait at least 100 CPU cycles */
    968      1.26     perry 	__asm volatile("sync");
    969       1.7      matt 	delay(100);
    970       1.7      matt 
    971       1.7      matt 	/* 8: Set L3E and L3CLKEN */
    972       1.7      matt 	l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
    973       1.7      matt 	mtspr(SPR_L3CR, l3cr);
    974       1.7      matt 
    975       1.7      matt 	/* 9: Perform a 'sync' and wait at least 100 CPU cycles */
    976      1.26     perry 	__asm volatile("sync");
    977       1.7      matt 	delay(100);
    978       1.7      matt }
    979       1.7      matt 
    980       1.7      matt void
    981       1.7      matt cpu_config_l2cr(int pvr)
    982       1.7      matt {
    983       1.7      matt 	register_t l2cr;
    984      1.36   garbled 	u_int vers = (pvr >> 16) & 0xffff;
    985       1.1      matt 
    986       1.1      matt 	l2cr = mfspr(SPR_L2CR);
    987       1.1      matt 
    988       1.1      matt 	/*
    989       1.1      matt 	 * For MP systems, the firmware may only configure the L2 cache
    990       1.1      matt 	 * on the first CPU.  In this case, assume that the other CPUs
    991       1.1      matt 	 * should use the same value for L2CR.
    992       1.1      matt 	 */
    993       1.1      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
    994       1.1      matt 		l2cr_config = l2cr;
    995       1.1      matt 	}
    996       1.1      matt 
    997       1.1      matt 	/*
    998       1.1      matt 	 * Configure L2 cache if not enabled.
    999       1.1      matt 	 */
   1000       1.8       scw 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
   1001       1.7      matt 		cpu_enable_l2cr(l2cr_config);
   1002       1.8       scw 		l2cr = mfspr(SPR_L2CR);
   1003       1.8       scw 	}
   1004       1.7      matt 
   1005      1.15    briggs 	if ((l2cr & L2CR_L2E) == 0) {
   1006      1.15    briggs 		aprint_normal(" L2 cache present but not enabled ");
   1007       1.7      matt 		return;
   1008      1.15    briggs 	}
   1009      1.36   garbled 	aprint_normal(",");
   1010       1.1      matt 
   1011      1.36   garbled 	switch (vers) {
   1012      1.36   garbled 	case IBM750FX:
   1013      1.62      matt 	case IBM750GX:
   1014       1.7      matt 		cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
   1015      1.36   garbled 		break;
   1016      1.36   garbled 	case MPC750:
   1017      1.36   garbled 		if ((pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
   1018      1.36   garbled 		    (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */)
   1019      1.36   garbled 			cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
   1020      1.36   garbled 		else
   1021      1.36   garbled 			cpu_fmttab_print(cpu_l2cr_formats, l2cr);
   1022      1.36   garbled 		break;
   1023      1.36   garbled 	case MPC7447A:
   1024      1.36   garbled 	case MPC7457:
   1025      1.36   garbled 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
   1026      1.36   garbled 		return;
   1027      1.36   garbled 	case MPC7448:
   1028      1.36   garbled 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
   1029      1.36   garbled 		return;
   1030      1.36   garbled 	case MPC7450:
   1031      1.36   garbled 	case MPC7455:
   1032      1.36   garbled 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
   1033      1.36   garbled 		break;
   1034      1.36   garbled 	default:
   1035       1.7      matt 		cpu_fmttab_print(cpu_l2cr_formats, l2cr);
   1036      1.36   garbled 		break;
   1037       1.1      matt 	}
   1038       1.7      matt }
   1039       1.1      matt 
   1040       1.7      matt void
   1041       1.7      matt cpu_config_l3cr(int vers)
   1042       1.7      matt {
   1043       1.7      matt 	register_t l2cr;
   1044       1.7      matt 	register_t l3cr;
   1045       1.7      matt 
   1046       1.7      matt 	l2cr = mfspr(SPR_L2CR);
   1047       1.1      matt 
   1048       1.7      matt 	/*
   1049       1.7      matt 	 * For MP systems, the firmware may only configure the L2 cache
   1050       1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
   1051       1.7      matt 	 * should use the same value for L2CR.
   1052       1.7      matt 	 */
   1053       1.7      matt 	if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
   1054       1.7      matt 		l2cr_config = l2cr;
   1055       1.7      matt 	}
   1056       1.1      matt 
   1057       1.7      matt 	/*
   1058       1.7      matt 	 * Configure L2 cache if not enabled.
   1059       1.7      matt 	 */
   1060       1.7      matt 	if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
   1061       1.7      matt 		cpu_enable_l2cr(l2cr_config);
   1062       1.7      matt 		l2cr = mfspr(SPR_L2CR);
   1063       1.7      matt 	}
   1064      1.74  kiyohara 
   1065       1.7      matt 	aprint_normal(",");
   1066      1.22      matt 	switch (vers) {
   1067      1.22      matt 	case MPC7447A:
   1068      1.22      matt 	case MPC7457:
   1069      1.22      matt 		cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
   1070      1.22      matt 		return;
   1071      1.22      matt 	case MPC7448:
   1072      1.22      matt 		cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
   1073      1.22      matt 		return;
   1074      1.22      matt 	default:
   1075      1.22      matt 		cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
   1076      1.22      matt 		break;
   1077      1.22      matt 	}
   1078       1.2     jklos 
   1079       1.7      matt 	l3cr = mfspr(SPR_L3CR);
   1080       1.1      matt 
   1081       1.7      matt 	/*
   1082       1.7      matt 	 * For MP systems, the firmware may only configure the L3 cache
   1083       1.7      matt 	 * on the first CPU.  In this case, assume that the other CPUs
   1084       1.7      matt 	 * should use the same value for L3CR.
   1085       1.7      matt 	 */
   1086       1.7      matt 	if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
   1087       1.7      matt 		l3cr_config = l3cr;
   1088       1.7      matt 	}
   1089       1.1      matt 
   1090       1.7      matt 	/*
   1091       1.7      matt 	 * Configure L3 cache if not enabled.
   1092       1.7      matt 	 */
   1093       1.7      matt 	if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
   1094       1.7      matt 		cpu_enable_l3cr(l3cr_config);
   1095       1.7      matt 		l3cr = mfspr(SPR_L3CR);
   1096       1.7      matt 	}
   1097      1.74  kiyohara 
   1098       1.7      matt 	if (l3cr & L3CR_L3E) {
   1099       1.7      matt 		aprint_normal(",");
   1100       1.7      matt 		cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
   1101       1.7      matt 	}
   1102       1.1      matt }
   1103       1.1      matt 
   1104       1.1      matt void
   1105      1.23    briggs cpu_probe_speed(struct cpu_info *ci)
   1106       1.1      matt {
   1107       1.1      matt 	uint64_t cps;
   1108       1.1      matt 
   1109       1.7      matt 	mtspr(SPR_MMCR0, MMCR0_FC);
   1110       1.1      matt 	mtspr(SPR_PMC1, 0);
   1111       1.7      matt 	mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
   1112       1.1      matt 	delay(100000);
   1113       1.1      matt 	cps = (mfspr(SPR_PMC1) * 10) + 4999;
   1114       1.1      matt 
   1115      1.15    briggs 	mtspr(SPR_MMCR0, MMCR0_FC);
   1116      1.15    briggs 
   1117      1.56       phx 	ci->ci_khz = (cps * cpu_get_dfs()) / 1000;
   1118      1.56       phx }
   1119      1.56       phx 
   1120      1.56       phx /*
   1121      1.56       phx  * Read the Dynamic Frequency Switching state and return a divisor for
   1122      1.56       phx  * the maximum frequency.
   1123      1.56       phx  */
   1124      1.56       phx int
   1125      1.56       phx cpu_get_dfs(void)
   1126      1.56       phx {
   1127      1.58       phx 	u_int pvr, vers;
   1128      1.56       phx 
   1129      1.56       phx 	pvr = mfpvr();
   1130      1.56       phx 	vers = pvr >> 16;
   1131      1.56       phx 
   1132      1.56       phx 	switch (vers) {
   1133      1.56       phx 	case MPC7448:
   1134      1.58       phx 		if (mfspr(SPR_HID1) & HID1_DFS4)
   1135      1.56       phx 			return 4;
   1136      1.56       phx 	case MPC7447A:
   1137      1.58       phx 		if (mfspr(SPR_HID1) & HID1_DFS2)
   1138      1.56       phx 			return 2;
   1139      1.56       phx 	}
   1140      1.56       phx 	return 1;
   1141      1.56       phx }
   1142      1.56       phx 
   1143      1.56       phx /*
   1144      1.56       phx  * Set the Dynamic Frequency Switching divisor the same for all cpus.
   1145      1.56       phx  */
   1146      1.56       phx void
   1147      1.56       phx cpu_set_dfs(int div)
   1148      1.56       phx {
   1149      1.56       phx 	u_int dfs_mask, pvr, vers;
   1150      1.56       phx 
   1151      1.56       phx 	pvr = mfpvr();
   1152      1.56       phx 	vers = pvr >> 16;
   1153      1.56       phx 	dfs_mask = 0;
   1154      1.56       phx 
   1155      1.56       phx 	switch (vers) {
   1156      1.56       phx 	case MPC7448:
   1157      1.56       phx 		dfs_mask |= HID1_DFS4;
   1158      1.56       phx 	case MPC7447A:
   1159      1.56       phx 		dfs_mask |= HID1_DFS2;
   1160      1.56       phx 		break;
   1161      1.56       phx 	default:
   1162      1.56       phx 		printf("cpu_set_dfs: DFS not supported\n");
   1163      1.56       phx 		return;
   1164      1.56       phx 
   1165      1.56       phx 	}
   1166  1.90.2.3  pgoyette #ifdef MULTIPROCESSOR
   1167  1.90.2.3  pgoyette 	uint64_t where;
   1168      1.56       phx 	where = xc_broadcast(0, (xcfunc_t)cpu_set_dfs_xcall, &div, &dfs_mask);
   1169      1.56       phx 	xc_wait(where);
   1170  1.90.2.3  pgoyette #else
   1171  1.90.2.3  pgoyette 	cpu_set_dfs_xcall(&div, &dfs_mask);
   1172  1.90.2.3  pgoyette #endif
   1173      1.56       phx }
   1174      1.56       phx 
   1175      1.56       phx static void
   1176      1.56       phx cpu_set_dfs_xcall(void *arg1, void *arg2)
   1177      1.56       phx {
   1178      1.56       phx 	u_int dfs_mask, hid1, old_hid1;
   1179      1.56       phx 	int *divisor, s;
   1180      1.56       phx 
   1181      1.56       phx 	divisor = arg1;
   1182      1.56       phx 	dfs_mask = *(u_int *)arg2;
   1183      1.56       phx 
   1184      1.56       phx 	s = splhigh();
   1185      1.56       phx 	hid1 = old_hid1 = mfspr(SPR_HID1);
   1186      1.56       phx 
   1187      1.56       phx 	switch (*divisor) {
   1188      1.56       phx 	case 1:
   1189      1.56       phx 		hid1 &= ~dfs_mask;
   1190      1.56       phx 		break;
   1191      1.56       phx 	case 2:
   1192      1.56       phx 		hid1 &= ~(dfs_mask & HID1_DFS4);
   1193      1.56       phx 		hid1 |= dfs_mask & HID1_DFS2;
   1194      1.56       phx 		break;
   1195      1.56       phx 	case 4:
   1196      1.56       phx 		hid1 &= ~(dfs_mask & HID1_DFS2);
   1197      1.56       phx 		hid1 |= dfs_mask & HID1_DFS4;
   1198      1.56       phx 		break;
   1199      1.56       phx 	}
   1200      1.56       phx 
   1201      1.56       phx 	if (hid1 != old_hid1) {
   1202      1.56       phx 		__asm volatile("sync");
   1203      1.56       phx 		mtspr(SPR_HID1, hid1);
   1204      1.56       phx 		__asm volatile("sync;isync");
   1205      1.56       phx 	}
   1206      1.56       phx 
   1207      1.56       phx 	splx(s);
   1208       1.1      matt }
   1209       1.1      matt 
   1210       1.1      matt #if NSYSMON_ENVSYS > 0
   1211       1.1      matt void
   1212       1.1      matt cpu_tau_setup(struct cpu_info *ci)
   1213       1.1      matt {
   1214      1.34   xtraeme 	struct sysmon_envsys *sme;
   1215      1.50  macallan 	int error, therm_delay;
   1216      1.50  macallan 
   1217      1.50  macallan 	mtspr(SPR_THRM1, SPR_THRM_VALID);
   1218      1.50  macallan 	mtspr(SPR_THRM2, 0);
   1219      1.50  macallan 
   1220      1.50  macallan 	/*
   1221      1.50  macallan 	 * we need to figure out how much 20+us in units of CPU clock cycles
   1222      1.50  macallan 	 * are
   1223      1.50  macallan 	 */
   1224      1.50  macallan 
   1225      1.50  macallan 	therm_delay = ci->ci_khz / 40;		/* 25us just to be safe */
   1226      1.74  kiyohara 
   1227      1.74  kiyohara         mtspr(SPR_THRM3, SPR_THRM_TIMER(therm_delay) | SPR_THRM_ENABLE);
   1228       1.1      matt 
   1229      1.34   xtraeme 	sme = sysmon_envsys_create();
   1230      1.12      matt 
   1231      1.34   xtraeme 	sensor.units = ENVSYS_STEMP;
   1232      1.68  pgoyette 	sensor.state = ENVSYS_SINVALID;
   1233      1.34   xtraeme 	(void)strlcpy(sensor.desc, "CPU Temp", sizeof(sensor.desc));
   1234      1.34   xtraeme 	if (sysmon_envsys_sensor_attach(sme, &sensor)) {
   1235      1.34   xtraeme 		sysmon_envsys_destroy(sme);
   1236      1.34   xtraeme 		return;
   1237      1.34   xtraeme 	}
   1238      1.34   xtraeme 
   1239      1.74  kiyohara 	sme->sme_name = device_xname(ci->ci_dev);
   1240      1.34   xtraeme 	sme->sme_cookie = ci;
   1241      1.34   xtraeme 	sme->sme_refresh = cpu_tau_refresh;
   1242       1.1      matt 
   1243      1.34   xtraeme 	if ((error = sysmon_envsys_register(sme)) != 0) {
   1244      1.66      matt 		aprint_error_dev(ci->ci_dev,
   1245      1.66      matt 		    " unable to register with sysmon (%d)\n", error);
   1246      1.34   xtraeme 		sysmon_envsys_destroy(sme);
   1247      1.34   xtraeme 	}
   1248       1.1      matt }
   1249       1.1      matt 
   1250       1.1      matt /* Find the temperature of the CPU. */
   1251      1.34   xtraeme void
   1252      1.34   xtraeme cpu_tau_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
   1253       1.1      matt {
   1254       1.1      matt 	int i, threshold, count;
   1255       1.1      matt 
   1256       1.1      matt 	threshold = 64; /* Half of the 7-bit sensor range */
   1257       1.1      matt 
   1258       1.1      matt 	/* Successive-approximation code adapted from Motorola
   1259       1.1      matt 	 * application note AN1800/D, "Programming the Thermal Assist
   1260       1.1      matt 	 * Unit in the MPC750 Microprocessor".
   1261       1.1      matt 	 */
   1262      1.50  macallan 	for (i = 5; i >= 0 ; i--) {
   1263      1.74  kiyohara 		mtspr(SPR_THRM1,
   1264       1.1      matt 		    SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
   1265       1.1      matt 		count = 0;
   1266      1.74  kiyohara 		while ((count < 100000) &&
   1267       1.1      matt 		    ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
   1268       1.1      matt 			count++;
   1269       1.1      matt 			delay(1);
   1270       1.1      matt 		}
   1271       1.1      matt 		if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
   1272      1.74  kiyohara 			/* The interrupt bit was set, meaning the
   1273      1.74  kiyohara 			 * temperature was above the threshold
   1274       1.1      matt 			 */
   1275      1.50  macallan 			threshold += 1 << i;
   1276       1.1      matt 		} else {
   1277       1.1      matt 			/* Temperature was below the threshold */
   1278      1.50  macallan 			threshold -= 1 << i;
   1279       1.1      matt 		}
   1280       1.1      matt 	}
   1281       1.1      matt 	threshold += 2;
   1282       1.1      matt 
   1283       1.1      matt 	/* Convert the temperature in degrees C to microkelvin */
   1284      1.34   xtraeme 	edata->value_cur = (threshold * 1000000) + 273150000;
   1285      1.50  macallan 	edata->state = ENVSYS_SVALID;
   1286       1.1      matt }
   1287       1.1      matt #endif /* NSYSMON_ENVSYS > 0 */
   1288      1.33   garbled 
   1289      1.33   garbled #ifdef MULTIPROCESSOR
   1290      1.76  kiyohara volatile u_int cpu_spinstart_ack, cpu_spinstart_cpunum;
   1291      1.46   garbled 
   1292      1.33   garbled int
   1293      1.60      matt cpu_spinup(device_t self, struct cpu_info *ci)
   1294      1.33   garbled {
   1295      1.33   garbled 	volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
   1296      1.33   garbled 	struct pglist mlist;
   1297      1.81       mrg 	int i, error;
   1298      1.61      matt 	char *hp;
   1299      1.33   garbled 
   1300      1.33   garbled 	KASSERT(ci != curcpu());
   1301      1.33   garbled 
   1302      1.46   garbled 	/* Now allocate a hatch stack */
   1303      1.75  kiyohara 	error = uvm_pglistalloc(HATCH_STACK_SIZE, 0x10000, 0x10000000, 16, 0,
   1304      1.46   garbled 	    &mlist, 1, 1);
   1305      1.46   garbled 	if (error) {
   1306      1.46   garbled 		aprint_error(": unable to allocate hatch stack\n");
   1307      1.46   garbled 		return -1;
   1308      1.46   garbled 	}
   1309      1.46   garbled 
   1310      1.46   garbled 	hp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
   1311      1.75  kiyohara 	memset(hp, 0, HATCH_STACK_SIZE);
   1312      1.46   garbled 
   1313      1.33   garbled 	/* Initialize secondary cpu's initial lwp to its idlelwp. */
   1314      1.33   garbled 	ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
   1315      1.54     rmind 	ci->ci_curpcb = lwp_getpcb(ci->ci_curlwp);
   1316      1.33   garbled 	ci->ci_curpm = ci->ci_curpcb->pcb_pm;
   1317      1.33   garbled 
   1318      1.33   garbled 	cpu_hatch_data = h;
   1319      1.70      matt 	h->hatch_running = 0;
   1320      1.70      matt 	h->hatch_self = self;
   1321      1.70      matt 	h->hatch_ci = ci;
   1322      1.70      matt 	h->hatch_pir = ci->ci_cpuid;
   1323      1.46   garbled 
   1324      1.75  kiyohara 	cpu_hatch_stack = (uint32_t)hp + HATCH_STACK_SIZE - CALLFRAMELEN;
   1325      1.33   garbled 	ci->ci_lasttb = cpu_info[0].ci_lasttb;
   1326      1.33   garbled 
   1327      1.33   garbled 	/* copy special registers */
   1328      1.46   garbled 
   1329      1.70      matt 	h->hatch_hid0 = mfspr(SPR_HID0);
   1330  1.90.2.2  pgoyette #if defined(PPC_OEA64_BRIDGE) || defined (_ARCH_PPC64)
   1331  1.90.2.3  pgoyette 	h->hatch_hid1 = mfspr(SPR_HID1);
   1332  1.90.2.2  pgoyette 	h->hatch_hid4 = mfspr(SPR_HID4);
   1333  1.90.2.2  pgoyette 	h->hatch_hid5 = mfspr(SPR_HID5);
   1334  1.90.2.2  pgoyette #endif
   1335      1.74  kiyohara 
   1336      1.70      matt 	__asm volatile ("mfsdr1 %0" : "=r"(h->hatch_sdr1));
   1337      1.46   garbled 	for (i = 0; i < 16; i++) {
   1338      1.70      matt 		__asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
   1339      1.33   garbled 		       "r"(i << ADDR_SR_SHFT));
   1340      1.46   garbled 	}
   1341      1.46   garbled 	if (oeacpufeat & OEACPU_64)
   1342      1.70      matt 		h->hatch_asr = mfspr(SPR_ASR);
   1343      1.46   garbled 	else
   1344      1.70      matt 		h->hatch_asr = 0;
   1345      1.46   garbled 
   1346  1.90.2.1  pgoyette 	if ((oeacpufeat & OEACPU_NOBAT) == 0) {
   1347  1.90.2.1  pgoyette 		/* copy the bat regs */
   1348  1.90.2.1  pgoyette 		__asm volatile ("mfibatu %0,0" : "=r"(h->hatch_ibatu[0]));
   1349  1.90.2.1  pgoyette 		__asm volatile ("mfibatl %0,0" : "=r"(h->hatch_ibatl[0]));
   1350  1.90.2.1  pgoyette 		__asm volatile ("mfibatu %0,1" : "=r"(h->hatch_ibatu[1]));
   1351  1.90.2.1  pgoyette 		__asm volatile ("mfibatl %0,1" : "=r"(h->hatch_ibatl[1]));
   1352  1.90.2.1  pgoyette 		__asm volatile ("mfibatu %0,2" : "=r"(h->hatch_ibatu[2]));
   1353  1.90.2.1  pgoyette 		__asm volatile ("mfibatl %0,2" : "=r"(h->hatch_ibatl[2]));
   1354  1.90.2.1  pgoyette 		__asm volatile ("mfibatu %0,3" : "=r"(h->hatch_ibatu[3]));
   1355  1.90.2.1  pgoyette 		__asm volatile ("mfibatl %0,3" : "=r"(h->hatch_ibatl[3]));
   1356  1.90.2.1  pgoyette 		__asm volatile ("mfdbatu %0,0" : "=r"(h->hatch_dbatu[0]));
   1357  1.90.2.1  pgoyette 		__asm volatile ("mfdbatl %0,0" : "=r"(h->hatch_dbatl[0]));
   1358  1.90.2.1  pgoyette 		__asm volatile ("mfdbatu %0,1" : "=r"(h->hatch_dbatu[1]));
   1359  1.90.2.1  pgoyette 		__asm volatile ("mfdbatl %0,1" : "=r"(h->hatch_dbatl[1]));
   1360  1.90.2.1  pgoyette 		__asm volatile ("mfdbatu %0,2" : "=r"(h->hatch_dbatu[2]));
   1361  1.90.2.1  pgoyette 		__asm volatile ("mfdbatl %0,2" : "=r"(h->hatch_dbatl[2]));
   1362  1.90.2.1  pgoyette 		__asm volatile ("mfdbatu %0,3" : "=r"(h->hatch_dbatu[3]));
   1363  1.90.2.1  pgoyette 		__asm volatile ("mfdbatl %0,3" : "=r"(h->hatch_dbatl[3]));
   1364  1.90.2.1  pgoyette 		__asm volatile ("sync; isync");
   1365  1.90.2.1  pgoyette 	}
   1366      1.33   garbled 
   1367      1.33   garbled 	if (md_setup_trampoline(h, ci) == -1)
   1368      1.33   garbled 		return -1;
   1369      1.33   garbled 	md_presync_timebase(h);
   1370      1.33   garbled 	md_start_timebase(h);
   1371      1.33   garbled 
   1372      1.33   garbled 	/* wait for secondary printf */
   1373      1.46   garbled 
   1374      1.33   garbled 	delay(200000);
   1375      1.33   garbled 
   1376      1.76  kiyohara #ifdef CACHE_PROTO_MEI
   1377      1.76  kiyohara 	__asm volatile ("dcbi 0,%0"::"r"(&h->hatch_running):"memory");
   1378      1.76  kiyohara 	__asm volatile ("sync; isync");
   1379      1.76  kiyohara 	__asm volatile ("dcbst 0,%0"::"r"(&h->hatch_running):"memory");
   1380      1.76  kiyohara 	__asm volatile ("sync; isync");
   1381      1.76  kiyohara #endif
   1382      1.70      matt 	if (h->hatch_running < 1) {
   1383      1.76  kiyohara #ifdef CACHE_PROTO_MEI
   1384      1.76  kiyohara 		__asm volatile ("dcbi 0,%0"::"r"(&cpu_spinstart_ack):"memory");
   1385      1.76  kiyohara 		__asm volatile ("sync; isync");
   1386      1.76  kiyohara 		__asm volatile ("dcbst 0,%0"::"r"(&cpu_spinstart_ack):"memory");
   1387      1.76  kiyohara 		__asm volatile ("sync; isync");
   1388      1.76  kiyohara #endif
   1389      1.46   garbled 		aprint_error("%d:CPU %d didn't start %d\n", cpu_spinstart_ack,
   1390      1.46   garbled 		    ci->ci_cpuid, cpu_spinstart_ack);
   1391      1.46   garbled 		Debugger();
   1392      1.33   garbled 		return -1;
   1393      1.33   garbled 	}
   1394      1.33   garbled 
   1395      1.33   garbled 	/* Register IPI Interrupt */
   1396      1.46   garbled 	if (ipiops.ppc_establish_ipi)
   1397      1.46   garbled 		ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
   1398      1.33   garbled 
   1399      1.33   garbled 	return 0;
   1400      1.33   garbled }
   1401      1.33   garbled 
   1402      1.33   garbled static volatile int start_secondary_cpu;
   1403      1.33   garbled 
   1404      1.46   garbled register_t
   1405      1.46   garbled cpu_hatch(void)
   1406      1.33   garbled {
   1407      1.33   garbled 	volatile struct cpu_hatch_data *h = cpu_hatch_data;
   1408      1.70      matt 	struct cpu_info * const ci = h->hatch_ci;
   1409      1.54     rmind 	struct pcb *pcb;
   1410      1.33   garbled 	u_int msr;
   1411      1.33   garbled 	int i;
   1412      1.33   garbled 
   1413      1.33   garbled 	/* Initialize timebase. */
   1414      1.33   garbled 	__asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
   1415      1.33   garbled 
   1416      1.46   garbled 	/*
   1417      1.46   garbled 	 * Set PIR (Processor Identification Register).  i.e. whoami
   1418      1.49       chs 	 * Note that PIR is read-only on some CPU versions, so we write to it
   1419      1.49       chs 	 * only if it has a different value than we need.
   1420      1.46   garbled 	 */
   1421      1.46   garbled 
   1422      1.46   garbled 	msr = mfspr(SPR_PIR);
   1423      1.70      matt 	if (msr != h->hatch_pir)
   1424      1.70      matt 		mtspr(SPR_PIR, h->hatch_pir);
   1425      1.74  kiyohara 
   1426      1.64      matt 	__asm volatile ("mtsprg0 %0" :: "r"(ci));
   1427      1.65      matt 	curlwp = ci->ci_curlwp;
   1428      1.46   garbled 	cpu_spinstart_ack = 0;
   1429      1.33   garbled 
   1430  1.90.2.1  pgoyette 	if ((oeacpufeat & OEACPU_NOBAT) == 0) {
   1431  1.90.2.1  pgoyette 		/* Initialize MMU. */
   1432  1.90.2.1  pgoyette 		__asm ("mtibatu 0,%0" :: "r"(h->hatch_ibatu[0]));
   1433  1.90.2.1  pgoyette 		__asm ("mtibatl 0,%0" :: "r"(h->hatch_ibatl[0]));
   1434  1.90.2.1  pgoyette 		__asm ("mtibatu 1,%0" :: "r"(h->hatch_ibatu[1]));
   1435  1.90.2.1  pgoyette 		__asm ("mtibatl 1,%0" :: "r"(h->hatch_ibatl[1]));
   1436  1.90.2.1  pgoyette 		__asm ("mtibatu 2,%0" :: "r"(h->hatch_ibatu[2]));
   1437  1.90.2.1  pgoyette 		__asm ("mtibatl 2,%0" :: "r"(h->hatch_ibatl[2]));
   1438  1.90.2.1  pgoyette 		__asm ("mtibatu 3,%0" :: "r"(h->hatch_ibatu[3]));
   1439  1.90.2.1  pgoyette 		__asm ("mtibatl 3,%0" :: "r"(h->hatch_ibatl[3]));
   1440  1.90.2.1  pgoyette 		__asm ("mtdbatu 0,%0" :: "r"(h->hatch_dbatu[0]));
   1441  1.90.2.1  pgoyette 		__asm ("mtdbatl 0,%0" :: "r"(h->hatch_dbatl[0]));
   1442  1.90.2.1  pgoyette 		__asm ("mtdbatu 1,%0" :: "r"(h->hatch_dbatu[1]));
   1443  1.90.2.1  pgoyette 		__asm ("mtdbatl 1,%0" :: "r"(h->hatch_dbatl[1]));
   1444  1.90.2.1  pgoyette 		__asm ("mtdbatu 2,%0" :: "r"(h->hatch_dbatu[2]));
   1445  1.90.2.1  pgoyette 		__asm ("mtdbatl 2,%0" :: "r"(h->hatch_dbatl[2]));
   1446  1.90.2.1  pgoyette 		__asm ("mtdbatu 3,%0" :: "r"(h->hatch_dbatu[3]));
   1447  1.90.2.1  pgoyette 		__asm ("mtdbatl 3,%0" :: "r"(h->hatch_dbatl[3]));
   1448  1.90.2.1  pgoyette 	}
   1449      1.33   garbled 
   1450  1.90.2.1  pgoyette #ifdef PPC_OEA64_BRIDGE
   1451  1.90.2.1  pgoyette 	if ((oeacpufeat & OEACPU_64_BRIDGE) != 0) {
   1452  1.90.2.2  pgoyette 
   1453  1.90.2.1  pgoyette 		mtspr64(SPR_HID0, h->hatch_hid0);
   1454  1.90.2.3  pgoyette 		mtspr64(SPR_HID1, h->hatch_hid1);
   1455  1.90.2.2  pgoyette 		mtspr64(SPR_HID4, h->hatch_hid4);
   1456  1.90.2.2  pgoyette 		mtspr64(SPR_HID5, h->hatch_hid5);
   1457  1.90.2.2  pgoyette 		mtspr64(SPR_HIOR, 0);
   1458  1.90.2.1  pgoyette 	} else
   1459  1.90.2.1  pgoyette #endif
   1460  1.90.2.1  pgoyette 		mtspr(SPR_HID0, h->hatch_hid0);
   1461      1.33   garbled 
   1462  1.90.2.1  pgoyette 	if ((oeacpufeat & OEACPU_NOBAT) == 0) {
   1463  1.90.2.1  pgoyette 		__asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
   1464  1.90.2.1  pgoyette 		    :: "r"(battable[0].batl), "r"(battable[0].batu));
   1465  1.90.2.1  pgoyette 	}
   1466      1.33   garbled 
   1467      1.46   garbled 	__asm volatile ("sync");
   1468      1.33   garbled 	for (i = 0; i < 16; i++)
   1469      1.70      matt 		__asm ("mtsrin %0,%1" :: "r"(h->hatch_sr[i]), "r"(i << ADDR_SR_SHFT));
   1470      1.46   garbled 	__asm volatile ("sync; isync");
   1471      1.46   garbled 
   1472      1.46   garbled 	if (oeacpufeat & OEACPU_64)
   1473      1.70      matt 		mtspr(SPR_ASR, h->hatch_asr);
   1474      1.33   garbled 
   1475      1.46   garbled 	cpu_spinstart_ack = 1;
   1476      1.46   garbled 	__asm ("ptesync");
   1477      1.70      matt 	__asm ("mtsdr1 %0" :: "r"(h->hatch_sdr1));
   1478      1.46   garbled 	__asm volatile ("sync; isync");
   1479      1.46   garbled 
   1480      1.46   garbled 	cpu_spinstart_ack = 5;
   1481      1.46   garbled 	for (i = 0; i < 16; i++)
   1482      1.70      matt 		__asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
   1483      1.46   garbled 		       "r"(i << ADDR_SR_SHFT));
   1484      1.33   garbled 
   1485      1.33   garbled 	/* Enable I/D address translations. */
   1486      1.46   garbled 	msr = mfmsr();
   1487      1.33   garbled 	msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
   1488      1.46   garbled 	mtmsr(msr);
   1489      1.33   garbled 	__asm volatile ("sync; isync");
   1490      1.46   garbled 	cpu_spinstart_ack = 2;
   1491      1.33   garbled 
   1492      1.33   garbled 	md_sync_timebase(h);
   1493      1.33   garbled 
   1494      1.70      matt 	cpu_setup(h->hatch_self, ci);
   1495      1.33   garbled 
   1496      1.70      matt 	h->hatch_running = 1;
   1497      1.33   garbled 	__asm volatile ("sync; isync");
   1498      1.33   garbled 
   1499      1.33   garbled 	while (start_secondary_cpu == 0)
   1500      1.33   garbled 		;
   1501      1.33   garbled 
   1502      1.33   garbled 	__asm volatile ("sync; isync");
   1503      1.33   garbled 
   1504      1.46   garbled 	aprint_normal("cpu%d started\n", curcpu()->ci_index);
   1505      1.33   garbled 	__asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
   1506      1.33   garbled 
   1507      1.33   garbled 	md_setup_interrupts();
   1508      1.33   garbled 
   1509      1.33   garbled 	ci->ci_ipending = 0;
   1510      1.33   garbled 	ci->ci_cpl = 0;
   1511      1.33   garbled 
   1512      1.33   garbled 	mtmsr(mfmsr() | PSL_EE);
   1513      1.54     rmind 	pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
   1514      1.54     rmind 	return pcb->pcb_sp;
   1515      1.33   garbled }
   1516      1.33   garbled 
   1517      1.33   garbled void
   1518      1.53    cegger cpu_boot_secondary_processors(void)
   1519      1.33   garbled {
   1520      1.33   garbled 	start_secondary_cpu = 1;
   1521      1.33   garbled 	__asm volatile ("sync");
   1522      1.33   garbled }
   1523      1.33   garbled 
   1524      1.33   garbled #endif /*MULTIPROCESSOR*/
   1525