cpu_subr.c revision 1.83 1 /* $NetBSD: cpu_subr.c,v 1.83 2017/07/07 22:30:28 macallan Exp $ */
2
3 /*-
4 * Copyright (c) 2001 Matt Thomas.
5 * Copyright (c) 2001 Tsubai Masanari.
6 * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
7 * All rights reserved.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
17 * 3. All advertising materials mentioning features or use of this software
18 * must display the following acknowledgement:
19 * This product includes software developed by
20 * Internet Research Institute, Inc.
21 * 4. The name of the author may not be used to endorse or promote products
22 * derived from this software without specific prior written permission.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
31 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 */
35
36 #include <sys/cdefs.h>
37 __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.83 2017/07/07 22:30:28 macallan Exp $");
38
39 #include "opt_ppcparam.h"
40 #include "opt_ppccache.h"
41 #include "opt_multiprocessor.h"
42 #include "opt_altivec.h"
43 #include "sysmon_envsys.h"
44
45 #include <sys/param.h>
46 #include <sys/systm.h>
47 #include <sys/device.h>
48 #include <sys/types.h>
49 #include <sys/lwp.h>
50 #include <sys/xcall.h>
51
52 #include <uvm/uvm.h>
53
54 #include <powerpc/pcb.h>
55 #include <powerpc/psl.h>
56 #include <powerpc/spr.h>
57 #include <powerpc/oea/hid.h>
58 #include <powerpc/oea/hid_601.h>
59 #include <powerpc/oea/spr.h>
60 #include <powerpc/oea/cpufeat.h>
61
62 #include <dev/sysmon/sysmonvar.h>
63
64 static void cpu_enable_l2cr(register_t);
65 static void cpu_enable_l3cr(register_t);
66 static void cpu_config_l2cr(int);
67 static void cpu_config_l3cr(int);
68 static void cpu_probe_speed(struct cpu_info *);
69 static void cpu_idlespin(void);
70 static void cpu_set_dfs_xcall(void *, void *);
71 #if NSYSMON_ENVSYS > 0
72 static void cpu_tau_setup(struct cpu_info *);
73 static void cpu_tau_refresh(struct sysmon_envsys *, envsys_data_t *);
74 #endif
75
76 int cpu = -1;
77 int ncpus;
78
79 struct fmttab {
80 register_t fmt_mask;
81 register_t fmt_value;
82 const char *fmt_string;
83 };
84
85 /*
86 * This should be one per CPU but since we only support it on 750 variants it
87 * doesn't realy matter since none of them supports SMP
88 */
89 envsys_data_t sensor;
90
91 static const struct fmttab cpu_7450_l2cr_formats[] = {
92 { L2CR_L2E, 0, " disabled" },
93 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
94 { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
95 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
96 { L2CR_L2E, ~0, " 256KB L2 cache" },
97 { L2CR_L2PE, 0, " no parity" },
98 { L2CR_L2PE, ~0, " parity enabled" },
99 { 0, 0, NULL }
100 };
101
102 static const struct fmttab cpu_7448_l2cr_formats[] = {
103 { L2CR_L2E, 0, " disabled" },
104 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
105 { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
106 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
107 { L2CR_L2E, ~0, " 1MB L2 cache" },
108 { L2CR_L2PE, 0, " no parity" },
109 { L2CR_L2PE, ~0, " parity enabled" },
110 { 0, 0, NULL }
111 };
112
113 static const struct fmttab cpu_7457_l2cr_formats[] = {
114 { L2CR_L2E, 0, " disabled" },
115 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
116 { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
117 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
118 { L2CR_L2E, ~0, " 512KB L2 cache" },
119 { L2CR_L2PE, 0, " no parity" },
120 { L2CR_L2PE, ~0, " parity enabled" },
121 { 0, 0, NULL }
122 };
123
124 static const struct fmttab cpu_7450_l3cr_formats[] = {
125 { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
126 { L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
127 { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
128 { L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
129 { L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
130 { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
131 { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
132 { L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
133 { L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
134 { L3CR_L3SIZ, ~0, " L3 cache" },
135 { L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
136 { L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
137 { L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
138 { L3CR_L3CLK, ~0, " at" },
139 { L3CR_L3CLK, L3CLK_20, " 2:1" },
140 { L3CR_L3CLK, L3CLK_25, " 2.5:1" },
141 { L3CR_L3CLK, L3CLK_30, " 3:1" },
142 { L3CR_L3CLK, L3CLK_35, " 3.5:1" },
143 { L3CR_L3CLK, L3CLK_40, " 4:1" },
144 { L3CR_L3CLK, L3CLK_50, " 5:1" },
145 { L3CR_L3CLK, L3CLK_60, " 6:1" },
146 { L3CR_L3CLK, ~0, " ratio" },
147 { 0, 0, NULL },
148 };
149
150 static const struct fmttab cpu_ibm750_l2cr_formats[] = {
151 { L2CR_L2E, 0, " disabled" },
152 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
153 { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
154 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
155 { 0, ~0, " 512KB" },
156 { L2CR_L2WT, L2CR_L2WT, " WT" },
157 { L2CR_L2WT, 0, " WB" },
158 { L2CR_L2PE, L2CR_L2PE, " with ECC" },
159 { 0, ~0, " L2 cache" },
160 { 0, 0, NULL }
161 };
162
163 static const struct fmttab cpu_l2cr_formats[] = {
164 { L2CR_L2E, 0, " disabled" },
165 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
166 { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
167 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
168 { L2CR_L2PE, L2CR_L2PE, " parity" },
169 { L2CR_L2PE, 0, " no-parity" },
170 { L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
171 { L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
172 { L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
173 { L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
174 { L2CR_L2WT, L2CR_L2WT, " WT" },
175 { L2CR_L2WT, 0, " WB" },
176 { L2CR_L2E, ~0, " L2 cache" },
177 { L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
178 { L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
179 { L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
180 { L2CR_L2CLK, ~0, " at" },
181 { L2CR_L2CLK, L2CLK_10, " 1:1" },
182 { L2CR_L2CLK, L2CLK_15, " 1.5:1" },
183 { L2CR_L2CLK, L2CLK_20, " 2:1" },
184 { L2CR_L2CLK, L2CLK_25, " 2.5:1" },
185 { L2CR_L2CLK, L2CLK_30, " 3:1" },
186 { L2CR_L2CLK, L2CLK_35, " 3.5:1" },
187 { L2CR_L2CLK, L2CLK_40, " 4:1" },
188 { L2CR_L2CLK, ~0, " ratio" },
189 { 0, 0, NULL }
190 };
191
192 static void cpu_fmttab_print(const struct fmttab *, register_t);
193
194 struct cputab {
195 const char name[8];
196 uint16_t version;
197 uint16_t revfmt;
198 };
199 #define REVFMT_MAJMIN 1 /* %u.%u */
200 #define REVFMT_HEX 2 /* 0x%04x */
201 #define REVFMT_DEC 3 /* %u */
202 static const struct cputab models[] = {
203 { "601", MPC601, REVFMT_DEC },
204 { "602", MPC602, REVFMT_DEC },
205 { "603", MPC603, REVFMT_MAJMIN },
206 { "603e", MPC603e, REVFMT_MAJMIN },
207 { "603ev", MPC603ev, REVFMT_MAJMIN },
208 { "G2", MPCG2, REVFMT_MAJMIN },
209 { "604", MPC604, REVFMT_MAJMIN },
210 { "604e", MPC604e, REVFMT_MAJMIN },
211 { "604ev", MPC604ev, REVFMT_MAJMIN },
212 { "620", MPC620, REVFMT_HEX },
213 { "750", MPC750, REVFMT_MAJMIN },
214 { "750FX", IBM750FX, REVFMT_MAJMIN },
215 { "750GX", IBM750GX, REVFMT_MAJMIN },
216 { "7400", MPC7400, REVFMT_MAJMIN },
217 { "7410", MPC7410, REVFMT_MAJMIN },
218 { "7450", MPC7450, REVFMT_MAJMIN },
219 { "7455", MPC7455, REVFMT_MAJMIN },
220 { "7457", MPC7457, REVFMT_MAJMIN },
221 { "7447A", MPC7447A, REVFMT_MAJMIN },
222 { "7448", MPC7448, REVFMT_MAJMIN },
223 { "8240", MPC8240, REVFMT_MAJMIN },
224 { "8245", MPC8245, REVFMT_MAJMIN },
225 { "970", IBM970, REVFMT_MAJMIN },
226 { "970FX", IBM970FX, REVFMT_MAJMIN },
227 { "970MP", IBM970MP, REVFMT_MAJMIN },
228 { "POWER3II", IBMPOWER3II, REVFMT_MAJMIN },
229 { "", 0, REVFMT_HEX }
230 };
231
232 #ifdef MULTIPROCESSOR
233 struct cpu_info cpu_info[CPU_MAXNUM] = {
234 [0] = {
235 .ci_curlwp = &lwp0,
236 },
237 };
238 volatile struct cpu_hatch_data *cpu_hatch_data;
239 volatile int cpu_hatch_stack;
240 #define HATCH_STACK_SIZE 0x1000
241 extern int ticks_per_intr;
242 #include <powerpc/oea/bat.h>
243 #include <powerpc/pic/picvar.h>
244 #include <powerpc/pic/ipivar.h>
245 extern struct bat battable[];
246 #else
247 struct cpu_info cpu_info[1] = {
248 [0] = {
249 .ci_curlwp = &lwp0,
250 },
251 };
252 #endif /*MULTIPROCESSOR*/
253
254 int cpu_altivec;
255 register_t cpu_psluserset;
256 register_t cpu_pslusermod;
257 register_t cpu_pslusermask = 0xffff;
258
259 /* This is to be called from locore.S, and nowhere else. */
260
261 void
262 cpu_model_init(void)
263 {
264 u_int pvr, vers;
265
266 pvr = mfpvr();
267 vers = pvr >> 16;
268
269 oeacpufeat = 0;
270
271 if ((vers >= IBMRS64II && vers <= IBM970GX) || vers == MPC620 ||
272 vers == IBMCELL || vers == IBMPOWER6P5) {
273 oeacpufeat |= OEACPU_64;
274 oeacpufeat |= OEACPU_64_BRIDGE;
275 oeacpufeat |= OEACPU_NOBAT;
276
277 } else if (vers == MPC601) {
278 oeacpufeat |= OEACPU_601;
279
280 } else if (MPC745X_P(vers)) {
281 register_t hid1 = mfspr(SPR_HID1);
282
283 if (vers != MPC7450) {
284 register_t hid0 = mfspr(SPR_HID0);
285
286 /* Enable more SPRG registers */
287 oeacpufeat |= OEACPU_HIGHSPRG;
288
289 /* Enable more BAT registers */
290 oeacpufeat |= OEACPU_HIGHBAT;
291 hid0 |= HID0_HIGH_BAT_EN;
292
293 /* Enable larger BAT registers */
294 oeacpufeat |= OEACPU_XBSEN;
295 hid0 |= HID0_XBSEN;
296
297 mtspr(SPR_HID0, hid0);
298 __asm volatile("sync;isync");
299 }
300
301 /* Enable address broadcasting for MP systems */
302 hid1 |= HID1_SYNCBE | HID1_ABE;
303
304 mtspr(SPR_HID1, hid1);
305 __asm volatile("sync;isync");
306
307 } else if (vers == IBM750FX || vers == IBM750GX) {
308 oeacpufeat |= OEACPU_HIGHBAT;
309 }
310 }
311
312 void
313 cpu_fmttab_print(const struct fmttab *fmt, register_t data)
314 {
315 for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
316 if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
317 (data & fmt->fmt_mask) == fmt->fmt_value)
318 aprint_normal("%s", fmt->fmt_string);
319 }
320 }
321
322 void
323 cpu_idlespin(void)
324 {
325 register_t msr;
326
327 if (powersave <= 0)
328 return;
329
330 __asm volatile(
331 #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
332 "dssall;"
333 #endif
334 "sync;"
335 "mfmsr %0;"
336 "oris %0,%0,%1@h;" /* enter power saving mode */
337 "mtmsr %0;"
338 "isync;"
339 : "=r"(msr)
340 : "J"(PSL_POW));
341 }
342
343 void
344 cpu_probe_cache(void)
345 {
346 u_int assoc, pvr, vers;
347
348 pvr = mfpvr();
349 vers = pvr >> 16;
350
351
352 /* Presently common across almost all implementations. */
353 curcpu()->ci_ci.dcache_line_size = 32;
354 curcpu()->ci_ci.icache_line_size = 32;
355
356
357 switch (vers) {
358 #define K *1024
359 case IBM750FX:
360 case IBM750GX:
361 case MPC601:
362 case MPC750:
363 case MPC7400:
364 case MPC7447A:
365 case MPC7448:
366 case MPC7450:
367 case MPC7455:
368 case MPC7457:
369 curcpu()->ci_ci.dcache_size = 32 K;
370 curcpu()->ci_ci.icache_size = 32 K;
371 assoc = 8;
372 break;
373 case MPC603:
374 curcpu()->ci_ci.dcache_size = 8 K;
375 curcpu()->ci_ci.icache_size = 8 K;
376 assoc = 2;
377 break;
378 case MPC603e:
379 case MPC603ev:
380 case MPC604:
381 case MPC8240:
382 case MPC8245:
383 case MPCG2:
384 curcpu()->ci_ci.dcache_size = 16 K;
385 curcpu()->ci_ci.icache_size = 16 K;
386 assoc = 4;
387 break;
388 case MPC604e:
389 case MPC604ev:
390 curcpu()->ci_ci.dcache_size = 32 K;
391 curcpu()->ci_ci.icache_size = 32 K;
392 assoc = 4;
393 break;
394 case IBMPOWER3II:
395 curcpu()->ci_ci.dcache_size = 64 K;
396 curcpu()->ci_ci.icache_size = 32 K;
397 curcpu()->ci_ci.dcache_line_size = 128;
398 curcpu()->ci_ci.icache_line_size = 128;
399 assoc = 128; /* not a typo */
400 break;
401 case IBM970:
402 case IBM970FX:
403 case IBM970MP:
404 curcpu()->ci_ci.dcache_size = 32 K;
405 curcpu()->ci_ci.icache_size = 64 K;
406 curcpu()->ci_ci.dcache_line_size = 128;
407 curcpu()->ci_ci.icache_line_size = 128;
408 assoc = 2;
409 break;
410
411 default:
412 curcpu()->ci_ci.dcache_size = PAGE_SIZE;
413 curcpu()->ci_ci.icache_size = PAGE_SIZE;
414 assoc = 1;
415 #undef K
416 }
417
418 /*
419 * Possibly recolor.
420 */
421 uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
422 }
423
424 struct cpu_info *
425 cpu_attach_common(device_t self, int id)
426 {
427 struct cpu_info *ci;
428 u_int pvr, vers;
429
430 ci = &cpu_info[id];
431 #ifndef MULTIPROCESSOR
432 /*
433 * If this isn't the primary CPU, print an error message
434 * and just bail out.
435 */
436 if (id != 0) {
437 aprint_naive("\n");
438 aprint_normal(": ID %d\n", id);
439 aprint_normal_dev(self,
440 "processor off-line; "
441 "multiprocessor support not present in kernel\n");
442 return (NULL);
443 }
444 #endif
445
446 ci->ci_cpuid = id;
447 ci->ci_idepth = -1;
448 ci->ci_dev = self;
449 ci->ci_idlespin = cpu_idlespin;
450
451 pvr = mfpvr();
452 vers = (pvr >> 16) & 0xffff;
453
454 switch (id) {
455 case 0:
456 /* load my cpu_number to PIR */
457 switch (vers) {
458 case MPC601:
459 case MPC604:
460 case MPC604e:
461 case MPC604ev:
462 case MPC7400:
463 case MPC7410:
464 case MPC7447A:
465 case MPC7448:
466 case MPC7450:
467 case MPC7455:
468 case MPC7457:
469 mtspr(SPR_PIR, id);
470 }
471 cpu_setup(self, ci);
472 break;
473 default:
474 aprint_naive("\n");
475 if (id >= CPU_MAXNUM) {
476 aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
477 panic("cpuattach");
478 }
479 #ifndef MULTIPROCESSOR
480 aprint_normal(" not configured\n");
481 return NULL;
482 #else
483 mi_cpu_attach(ci);
484 break;
485 #endif
486 }
487 return (ci);
488 }
489
490 #define HAVE_64BIT_HID0 (defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64))
491
492 void
493 cpu_setup(device_t self, struct cpu_info *ci)
494 {
495 u_int pvr, vers;
496 const char * const xname = device_xname(self);
497 const char *bitmask;
498 char hidbuf[128];
499 char model[80];
500 #if HAVE_64BIT_HID0
501 char hidbuf_u[128];
502 const char *bitmasku = NULL;
503 #endif
504 #if defined(PPC_OEA64_BRIDGE)
505 volatile uint64_t hid0;
506 #else
507 register_t hid0;
508 #endif
509
510 pvr = mfpvr();
511 vers = (pvr >> 16) & 0xffff;
512
513 cpu_identify(model, sizeof(model));
514 aprint_naive("\n");
515 aprint_normal(": %s, ID %d%s\n", model, cpu_number(),
516 cpu_number() == 0 ? " (primary)" : "");
517
518 /* set the cpu number */
519 ci->ci_cpuid = cpu_number();
520 #if defined(_ARCH_PPC64)
521 __asm volatile("mfspr %0,%1" : "=r"(hid0) : "K"(SPR_HID0));
522 #else
523 hid0 = mfspr(SPR_HID0);
524 #endif
525
526 cpu_probe_cache();
527
528 /*
529 * Configure power-saving mode.
530 */
531 switch (vers) {
532 case MPC604:
533 case MPC604e:
534 case MPC604ev:
535 /*
536 * Do not have HID0 support settings, but can support
537 * MSR[POW] off
538 */
539 powersave = 1;
540 break;
541
542 case MPC603:
543 case MPC603e:
544 case MPC603ev:
545 case MPC7400:
546 case MPC7410:
547 case MPC8240:
548 case MPC8245:
549 case MPCG2:
550 /* Select DOZE mode. */
551 hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
552 hid0 |= HID0_DOZE | HID0_DPM;
553 powersave = 1;
554 break;
555
556 case MPC750:
557 case IBM750FX:
558 case IBM750GX:
559 /* Select NAP mode. */
560 hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
561 hid0 |= HID0_NAP | HID0_DPM;
562 powersave = 1;
563 break;
564
565 case MPC7447A:
566 case MPC7448:
567 case MPC7457:
568 case MPC7455:
569 case MPC7450:
570 /* Enable the 7450 branch caches */
571 hid0 |= HID0_SGE | HID0_BTIC;
572 hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
573 /* Disable BTIC on 7450 Rev 2.0 or earlier */
574 if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
575 hid0 &= ~HID0_BTIC;
576 /* Select NAP mode. */
577 hid0 &= ~HID0_SLEEP;
578 hid0 |= HID0_NAP | HID0_DPM;
579 powersave = 1;
580 break;
581
582 case IBM970:
583 case IBM970FX:
584 case IBM970MP:
585 #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
586 hid0 &= ~(HID0_64_DOZE | HID0_64_NAP | HID0_64_DEEPNAP);
587 hid0 |= HID0_64_DOZE | HID0_64_DPM | HID0_64_EX_TBEN |
588 HID0_64_TB_CTRL | HID0_64_EN_MCHK;
589 powersave = 1;
590 break;
591 #endif
592 case IBMPOWER3II:
593 default:
594 /* No power-saving mode is available. */ ;
595 }
596
597 #ifdef NAPMODE
598 switch (vers) {
599 case IBM750FX:
600 case IBM750GX:
601 case MPC750:
602 case MPC7400:
603 /* Select NAP mode. */
604 hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
605 hid0 |= HID0_NAP;
606 break;
607 }
608 #endif
609
610 switch (vers) {
611 case IBM750FX:
612 case IBM750GX:
613 case MPC750:
614 hid0 &= ~HID0_DBP; /* XXX correct? */
615 hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
616 break;
617
618 case MPC7400:
619 case MPC7410:
620 hid0 &= ~HID0_SPD;
621 hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
622 hid0 |= HID0_EIEC;
623 break;
624 }
625
626 /*
627 * according to the 603e manual this is necessary for an external L2
628 * cache to work properly
629 */
630 switch (vers) {
631 case MPC603e:
632 hid0 |= HID0_ABE;
633 }
634
635 #if defined(_ARCH_PPC64)
636 /* ppc970 needs extre goop around writes to HID0 */
637 __asm volatile( "sync;" \
638 "mtspr %0,%1;" \
639 "mfspr %1,%0;" \
640 "mfspr %1,%0;" \
641 "mfspr %1,%0;" \
642 "mfspr %1,%0;" \
643 "mfspr %1,%0;" \
644 "mfspr %1,%0;" \
645 : : "K"(SPR_HID0), "r"(hid0));
646 #else
647 mtspr(SPR_HID0, hid0);
648 #endif
649 __asm volatile("sync;isync");
650
651
652
653 switch (vers) {
654 case MPC601:
655 bitmask = HID0_601_BITMASK;
656 break;
657 case MPC7450:
658 case MPC7455:
659 case MPC7457:
660 bitmask = HID0_7450_BITMASK;
661 break;
662 case IBM970:
663 case IBM970FX:
664 case IBM970MP:
665 bitmask = HID0_970_BITMASK;
666 #if HAVE_64BIT_HID0
667 bitmasku = HID0_970_BITMASK_U;
668 #endif
669 break;
670 default:
671 bitmask = HID0_BITMASK;
672 break;
673 }
674
675 #if HAVE_64BIT_HID0
676 if (bitmasku != NULL) {
677 printf("HID0 %llx\n", hid0);
678 snprintb(hidbuf, sizeof hidbuf, bitmask, hid0 & 0xffffffff);
679 snprintb(hidbuf_u, sizeof hidbuf_u, bitmasku, hid0 >> 32);
680 aprint_normal_dev(self, "HID0 %s %s, powersave: %d\n",
681 hidbuf_u, hidbuf, powersave);
682 } else
683 #endif
684 {
685 snprintb(hidbuf, sizeof hidbuf, bitmask, hid0);
686 aprint_normal_dev(self, "HID0 %s, powersave: %d\n",
687 hidbuf, powersave);
688 }
689
690 ci->ci_khz = 0;
691
692 /*
693 * Display speed and cache configuration.
694 */
695 switch (vers) {
696 case MPC604:
697 case MPC604e:
698 case MPC604ev:
699 case MPC750:
700 case IBM750FX:
701 case IBM750GX:
702 case MPC7400:
703 case MPC7410:
704 case MPC7447A:
705 case MPC7448:
706 case MPC7450:
707 case MPC7455:
708 case MPC7457:
709 aprint_normal_dev(self, "");
710 cpu_probe_speed(ci);
711 aprint_normal("%u.%02u MHz",
712 ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
713 switch (vers) {
714 case MPC7450: /* 7441 does not have L3! */
715 case MPC7455: /* 7445 does not have L3! */
716 case MPC7457: /* 7447 does not have L3! */
717 cpu_config_l3cr(vers);
718 break;
719 case IBM750FX:
720 case IBM750GX:
721 case MPC750:
722 case MPC7400:
723 case MPC7410:
724 case MPC7447A:
725 case MPC7448:
726 cpu_config_l2cr(pvr);
727 break;
728 default:
729 break;
730 }
731 aprint_normal("\n");
732 break;
733 }
734
735 #if NSYSMON_ENVSYS > 0
736 /*
737 * Attach MPC750 temperature sensor to the envsys subsystem.
738 * XXX the 74xx series also has this sensor, but it is not
739 * XXX supported by Motorola and may return values that are off by
740 * XXX 35-55 degrees C.
741 */
742 if (vers == MPC750 || vers == IBM750FX || vers == IBM750GX)
743 cpu_tau_setup(ci);
744 #endif
745
746 evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
747 NULL, xname, "clock");
748 evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
749 NULL, xname, "traps");
750 evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
751 &ci->ci_ev_traps, xname, "kernel DSI traps");
752 evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
753 &ci->ci_ev_traps, xname, "user DSI traps");
754 evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
755 &ci->ci_ev_udsi, xname, "user DSI failures");
756 evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
757 &ci->ci_ev_traps, xname, "kernel ISI traps");
758 evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
759 &ci->ci_ev_traps, xname, "user ISI traps");
760 evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
761 &ci->ci_ev_isi, xname, "user ISI failures");
762 evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
763 &ci->ci_ev_traps, xname, "system call traps");
764 evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
765 &ci->ci_ev_traps, xname, "PGM traps");
766 evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
767 &ci->ci_ev_traps, xname, "FPU unavailable traps");
768 evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
769 &ci->ci_ev_fpu, xname, "FPU context switches");
770 evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
771 &ci->ci_ev_traps, xname, "user alignment traps");
772 evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
773 &ci->ci_ev_ali, xname, "user alignment traps");
774 evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
775 &ci->ci_ev_umchk, xname, "user MCHK failures");
776 evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
777 &ci->ci_ev_traps, xname, "AltiVec unavailable");
778 #ifdef ALTIVEC
779 if (cpu_altivec) {
780 evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
781 &ci->ci_ev_vec, xname, "AltiVec context switches");
782 }
783 #endif
784 evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
785 NULL, xname, "IPIs");
786 }
787
788 /*
789 * According to a document labeled "PVR Register Settings":
790 ** For integrated microprocessors the PVR register inside the device
791 ** will identify the version of the microprocessor core. You must also
792 ** read the Device ID, PCI register 02, to identify the part and the
793 ** Revision ID, PCI register 08, to identify the revision of the
794 ** integrated microprocessor.
795 * This apparently applies to 8240/8245/8241, PVR 00810101 and 80811014
796 */
797
798 void
799 cpu_identify(char *str, size_t len)
800 {
801 u_int pvr, major, minor;
802 uint16_t vers, rev, revfmt;
803 const struct cputab *cp;
804 size_t n;
805
806 pvr = mfpvr();
807 vers = pvr >> 16;
808 rev = pvr;
809
810 switch (vers) {
811 case MPC7410:
812 minor = (pvr >> 0) & 0xff;
813 major = minor <= 4 ? 1 : 2;
814 break;
815 case MPCG2: /*XXX see note above */
816 major = (pvr >> 4) & 0xf;
817 minor = (pvr >> 0) & 0xf;
818 break;
819 default:
820 major = (pvr >> 8) & 0xf;
821 minor = (pvr >> 0) & 0xf;
822 }
823
824 for (cp = models; cp->name[0] != '\0'; cp++) {
825 if (cp->version == vers)
826 break;
827 }
828
829 if (cpu == -1)
830 cpu = vers;
831
832 revfmt = cp->revfmt;
833 if (rev == MPC750 && pvr == 15) {
834 revfmt = REVFMT_HEX;
835 }
836
837 if (cp->name[0] != '\0') {
838 n = snprintf(str, len, "%s (Revision ", cp->name);
839 } else {
840 n = snprintf(str, len, "Version %#x (Revision ", vers);
841 }
842 if (len > n) {
843 switch (revfmt) {
844 case REVFMT_MAJMIN:
845 snprintf(str + n, len - n, "%u.%u)", major, minor);
846 break;
847 case REVFMT_HEX:
848 snprintf(str + n, len - n, "0x%04x)", rev);
849 break;
850 case REVFMT_DEC:
851 snprintf(str + n, len - n, "%u)", rev);
852 break;
853 }
854 }
855 }
856
857 #ifdef L2CR_CONFIG
858 u_int l2cr_config = L2CR_CONFIG;
859 #else
860 u_int l2cr_config = 0;
861 #endif
862
863 #ifdef L3CR_CONFIG
864 u_int l3cr_config = L3CR_CONFIG;
865 #else
866 u_int l3cr_config = 0;
867 #endif
868
869 void
870 cpu_enable_l2cr(register_t l2cr)
871 {
872 register_t msr, x;
873 uint16_t vers;
874
875 vers = mfpvr() >> 16;
876
877 /* Disable interrupts and set the cache config bits. */
878 msr = mfmsr();
879 mtmsr(msr & ~PSL_EE);
880 #ifdef ALTIVEC
881 if (cpu_altivec)
882 __asm volatile("dssall");
883 #endif
884 __asm volatile("sync");
885 mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
886 __asm volatile("sync");
887
888 /* Wait for L2 clock to be stable (640 L2 clocks). */
889 delay(100);
890
891 /* Invalidate all L2 contents. */
892 if (MPC745X_P(vers)) {
893 mtspr(SPR_L2CR, l2cr | L2CR_L2I);
894 do {
895 x = mfspr(SPR_L2CR);
896 } while (x & L2CR_L2I);
897 } else {
898 mtspr(SPR_L2CR, l2cr | L2CR_L2I);
899 do {
900 x = mfspr(SPR_L2CR);
901 } while (x & L2CR_L2IP);
902 }
903 /* Enable L2 cache. */
904 l2cr |= L2CR_L2E;
905 mtspr(SPR_L2CR, l2cr);
906 mtmsr(msr);
907 }
908
909 void
910 cpu_enable_l3cr(register_t l3cr)
911 {
912 register_t x;
913
914 /* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
915
916 /*
917 * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
918 * L3CLKEN. (also mask off reserved bits in case they were included
919 * in L3CR_CONFIG)
920 */
921 l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
922 mtspr(SPR_L3CR, l3cr);
923
924 /* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
925 l3cr |= 0x04000000;
926 mtspr(SPR_L3CR, l3cr);
927
928 /* 3: Set L3CLKEN to 1*/
929 l3cr |= L3CR_L3CLKEN;
930 mtspr(SPR_L3CR, l3cr);
931
932 /* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
933 __asm volatile("dssall;sync");
934 /* L3 cache is already disabled, no need to clear L3E */
935 mtspr(SPR_L3CR, l3cr|L3CR_L3I);
936 do {
937 x = mfspr(SPR_L3CR);
938 } while (x & L3CR_L3I);
939
940 /* 6: Clear L3CLKEN to 0 */
941 l3cr &= ~L3CR_L3CLKEN;
942 mtspr(SPR_L3CR, l3cr);
943
944 /* 7: Perform a 'sync' and wait at least 100 CPU cycles */
945 __asm volatile("sync");
946 delay(100);
947
948 /* 8: Set L3E and L3CLKEN */
949 l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
950 mtspr(SPR_L3CR, l3cr);
951
952 /* 9: Perform a 'sync' and wait at least 100 CPU cycles */
953 __asm volatile("sync");
954 delay(100);
955 }
956
957 void
958 cpu_config_l2cr(int pvr)
959 {
960 register_t l2cr;
961 u_int vers = (pvr >> 16) & 0xffff;
962
963 l2cr = mfspr(SPR_L2CR);
964
965 /*
966 * For MP systems, the firmware may only configure the L2 cache
967 * on the first CPU. In this case, assume that the other CPUs
968 * should use the same value for L2CR.
969 */
970 if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
971 l2cr_config = l2cr;
972 }
973
974 /*
975 * Configure L2 cache if not enabled.
976 */
977 if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
978 cpu_enable_l2cr(l2cr_config);
979 l2cr = mfspr(SPR_L2CR);
980 }
981
982 if ((l2cr & L2CR_L2E) == 0) {
983 aprint_normal(" L2 cache present but not enabled ");
984 return;
985 }
986 aprint_normal(",");
987
988 switch (vers) {
989 case IBM750FX:
990 case IBM750GX:
991 cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
992 break;
993 case MPC750:
994 if ((pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
995 (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */)
996 cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
997 else
998 cpu_fmttab_print(cpu_l2cr_formats, l2cr);
999 break;
1000 case MPC7447A:
1001 case MPC7457:
1002 cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
1003 return;
1004 case MPC7448:
1005 cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
1006 return;
1007 case MPC7450:
1008 case MPC7455:
1009 cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
1010 break;
1011 default:
1012 cpu_fmttab_print(cpu_l2cr_formats, l2cr);
1013 break;
1014 }
1015 }
1016
1017 void
1018 cpu_config_l3cr(int vers)
1019 {
1020 register_t l2cr;
1021 register_t l3cr;
1022
1023 l2cr = mfspr(SPR_L2CR);
1024
1025 /*
1026 * For MP systems, the firmware may only configure the L2 cache
1027 * on the first CPU. In this case, assume that the other CPUs
1028 * should use the same value for L2CR.
1029 */
1030 if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
1031 l2cr_config = l2cr;
1032 }
1033
1034 /*
1035 * Configure L2 cache if not enabled.
1036 */
1037 if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
1038 cpu_enable_l2cr(l2cr_config);
1039 l2cr = mfspr(SPR_L2CR);
1040 }
1041
1042 aprint_normal(",");
1043 switch (vers) {
1044 case MPC7447A:
1045 case MPC7457:
1046 cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
1047 return;
1048 case MPC7448:
1049 cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
1050 return;
1051 default:
1052 cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
1053 break;
1054 }
1055
1056 l3cr = mfspr(SPR_L3CR);
1057
1058 /*
1059 * For MP systems, the firmware may only configure the L3 cache
1060 * on the first CPU. In this case, assume that the other CPUs
1061 * should use the same value for L3CR.
1062 */
1063 if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
1064 l3cr_config = l3cr;
1065 }
1066
1067 /*
1068 * Configure L3 cache if not enabled.
1069 */
1070 if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
1071 cpu_enable_l3cr(l3cr_config);
1072 l3cr = mfspr(SPR_L3CR);
1073 }
1074
1075 if (l3cr & L3CR_L3E) {
1076 aprint_normal(",");
1077 cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
1078 }
1079 }
1080
1081 void
1082 cpu_probe_speed(struct cpu_info *ci)
1083 {
1084 uint64_t cps;
1085
1086 mtspr(SPR_MMCR0, MMCR0_FC);
1087 mtspr(SPR_PMC1, 0);
1088 mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
1089 delay(100000);
1090 cps = (mfspr(SPR_PMC1) * 10) + 4999;
1091
1092 mtspr(SPR_MMCR0, MMCR0_FC);
1093
1094 ci->ci_khz = (cps * cpu_get_dfs()) / 1000;
1095 }
1096
1097 /*
1098 * Read the Dynamic Frequency Switching state and return a divisor for
1099 * the maximum frequency.
1100 */
1101 int
1102 cpu_get_dfs(void)
1103 {
1104 u_int pvr, vers;
1105
1106 pvr = mfpvr();
1107 vers = pvr >> 16;
1108
1109 switch (vers) {
1110 case MPC7448:
1111 if (mfspr(SPR_HID1) & HID1_DFS4)
1112 return 4;
1113 case MPC7447A:
1114 if (mfspr(SPR_HID1) & HID1_DFS2)
1115 return 2;
1116 }
1117 return 1;
1118 }
1119
1120 /*
1121 * Set the Dynamic Frequency Switching divisor the same for all cpus.
1122 */
1123 void
1124 cpu_set_dfs(int div)
1125 {
1126 uint64_t where;
1127 u_int dfs_mask, pvr, vers;
1128
1129 pvr = mfpvr();
1130 vers = pvr >> 16;
1131 dfs_mask = 0;
1132
1133 switch (vers) {
1134 case MPC7448:
1135 dfs_mask |= HID1_DFS4;
1136 case MPC7447A:
1137 dfs_mask |= HID1_DFS2;
1138 break;
1139 default:
1140 printf("cpu_set_dfs: DFS not supported\n");
1141 return;
1142
1143 }
1144
1145 where = xc_broadcast(0, (xcfunc_t)cpu_set_dfs_xcall, &div, &dfs_mask);
1146 xc_wait(where);
1147 }
1148
1149 static void
1150 cpu_set_dfs_xcall(void *arg1, void *arg2)
1151 {
1152 u_int dfs_mask, hid1, old_hid1;
1153 int *divisor, s;
1154
1155 divisor = arg1;
1156 dfs_mask = *(u_int *)arg2;
1157
1158 s = splhigh();
1159 hid1 = old_hid1 = mfspr(SPR_HID1);
1160
1161 switch (*divisor) {
1162 case 1:
1163 hid1 &= ~dfs_mask;
1164 break;
1165 case 2:
1166 hid1 &= ~(dfs_mask & HID1_DFS4);
1167 hid1 |= dfs_mask & HID1_DFS2;
1168 break;
1169 case 4:
1170 hid1 &= ~(dfs_mask & HID1_DFS2);
1171 hid1 |= dfs_mask & HID1_DFS4;
1172 break;
1173 }
1174
1175 if (hid1 != old_hid1) {
1176 __asm volatile("sync");
1177 mtspr(SPR_HID1, hid1);
1178 __asm volatile("sync;isync");
1179 }
1180
1181 splx(s);
1182 }
1183
1184 #if NSYSMON_ENVSYS > 0
1185 void
1186 cpu_tau_setup(struct cpu_info *ci)
1187 {
1188 struct sysmon_envsys *sme;
1189 int error, therm_delay;
1190
1191 mtspr(SPR_THRM1, SPR_THRM_VALID);
1192 mtspr(SPR_THRM2, 0);
1193
1194 /*
1195 * we need to figure out how much 20+us in units of CPU clock cycles
1196 * are
1197 */
1198
1199 therm_delay = ci->ci_khz / 40; /* 25us just to be safe */
1200
1201 mtspr(SPR_THRM3, SPR_THRM_TIMER(therm_delay) | SPR_THRM_ENABLE);
1202
1203 sme = sysmon_envsys_create();
1204
1205 sensor.units = ENVSYS_STEMP;
1206 sensor.state = ENVSYS_SINVALID;
1207 (void)strlcpy(sensor.desc, "CPU Temp", sizeof(sensor.desc));
1208 if (sysmon_envsys_sensor_attach(sme, &sensor)) {
1209 sysmon_envsys_destroy(sme);
1210 return;
1211 }
1212
1213 sme->sme_name = device_xname(ci->ci_dev);
1214 sme->sme_cookie = ci;
1215 sme->sme_refresh = cpu_tau_refresh;
1216
1217 if ((error = sysmon_envsys_register(sme)) != 0) {
1218 aprint_error_dev(ci->ci_dev,
1219 " unable to register with sysmon (%d)\n", error);
1220 sysmon_envsys_destroy(sme);
1221 }
1222 }
1223
1224 /* Find the temperature of the CPU. */
1225 void
1226 cpu_tau_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
1227 {
1228 int i, threshold, count;
1229
1230 threshold = 64; /* Half of the 7-bit sensor range */
1231
1232 /* Successive-approximation code adapted from Motorola
1233 * application note AN1800/D, "Programming the Thermal Assist
1234 * Unit in the MPC750 Microprocessor".
1235 */
1236 for (i = 5; i >= 0 ; i--) {
1237 mtspr(SPR_THRM1,
1238 SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
1239 count = 0;
1240 while ((count < 100000) &&
1241 ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
1242 count++;
1243 delay(1);
1244 }
1245 if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
1246 /* The interrupt bit was set, meaning the
1247 * temperature was above the threshold
1248 */
1249 threshold += 1 << i;
1250 } else {
1251 /* Temperature was below the threshold */
1252 threshold -= 1 << i;
1253 }
1254 }
1255 threshold += 2;
1256
1257 /* Convert the temperature in degrees C to microkelvin */
1258 edata->value_cur = (threshold * 1000000) + 273150000;
1259 edata->state = ENVSYS_SVALID;
1260 }
1261 #endif /* NSYSMON_ENVSYS > 0 */
1262
1263 #ifdef MULTIPROCESSOR
1264 volatile u_int cpu_spinstart_ack, cpu_spinstart_cpunum;
1265
1266 int
1267 cpu_spinup(device_t self, struct cpu_info *ci)
1268 {
1269 volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
1270 struct pglist mlist;
1271 int i, error;
1272 char *hp;
1273
1274 KASSERT(ci != curcpu());
1275
1276 /* Now allocate a hatch stack */
1277 error = uvm_pglistalloc(HATCH_STACK_SIZE, 0x10000, 0x10000000, 16, 0,
1278 &mlist, 1, 1);
1279 if (error) {
1280 aprint_error(": unable to allocate hatch stack\n");
1281 return -1;
1282 }
1283
1284 hp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
1285 memset(hp, 0, HATCH_STACK_SIZE);
1286
1287 /* Initialize secondary cpu's initial lwp to its idlelwp. */
1288 ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
1289 ci->ci_curpcb = lwp_getpcb(ci->ci_curlwp);
1290 ci->ci_curpm = ci->ci_curpcb->pcb_pm;
1291
1292 cpu_hatch_data = h;
1293 h->hatch_running = 0;
1294 h->hatch_self = self;
1295 h->hatch_ci = ci;
1296 h->hatch_pir = ci->ci_cpuid;
1297
1298 cpu_hatch_stack = (uint32_t)hp + HATCH_STACK_SIZE - CALLFRAMELEN;
1299 ci->ci_lasttb = cpu_info[0].ci_lasttb;
1300
1301 /* copy special registers */
1302
1303 h->hatch_hid0 = mfspr(SPR_HID0);
1304
1305 __asm volatile ("mfsdr1 %0" : "=r"(h->hatch_sdr1));
1306 for (i = 0; i < 16; i++) {
1307 __asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
1308 "r"(i << ADDR_SR_SHFT));
1309 }
1310 if (oeacpufeat & OEACPU_64)
1311 h->hatch_asr = mfspr(SPR_ASR);
1312 else
1313 h->hatch_asr = 0;
1314
1315 /* copy the bat regs */
1316 __asm volatile ("mfibatu %0,0" : "=r"(h->hatch_ibatu[0]));
1317 __asm volatile ("mfibatl %0,0" : "=r"(h->hatch_ibatl[0]));
1318 __asm volatile ("mfibatu %0,1" : "=r"(h->hatch_ibatu[1]));
1319 __asm volatile ("mfibatl %0,1" : "=r"(h->hatch_ibatl[1]));
1320 __asm volatile ("mfibatu %0,2" : "=r"(h->hatch_ibatu[2]));
1321 __asm volatile ("mfibatl %0,2" : "=r"(h->hatch_ibatl[2]));
1322 __asm volatile ("mfibatu %0,3" : "=r"(h->hatch_ibatu[3]));
1323 __asm volatile ("mfibatl %0,3" : "=r"(h->hatch_ibatl[3]));
1324 __asm volatile ("mfdbatu %0,0" : "=r"(h->hatch_dbatu[0]));
1325 __asm volatile ("mfdbatl %0,0" : "=r"(h->hatch_dbatl[0]));
1326 __asm volatile ("mfdbatu %0,1" : "=r"(h->hatch_dbatu[1]));
1327 __asm volatile ("mfdbatl %0,1" : "=r"(h->hatch_dbatl[1]));
1328 __asm volatile ("mfdbatu %0,2" : "=r"(h->hatch_dbatu[2]));
1329 __asm volatile ("mfdbatl %0,2" : "=r"(h->hatch_dbatl[2]));
1330 __asm volatile ("mfdbatu %0,3" : "=r"(h->hatch_dbatu[3]));
1331 __asm volatile ("mfdbatl %0,3" : "=r"(h->hatch_dbatl[3]));
1332 __asm volatile ("sync; isync");
1333
1334 if (md_setup_trampoline(h, ci) == -1)
1335 return -1;
1336 md_presync_timebase(h);
1337 md_start_timebase(h);
1338
1339 /* wait for secondary printf */
1340
1341 delay(200000);
1342
1343 #ifdef CACHE_PROTO_MEI
1344 __asm volatile ("dcbi 0,%0"::"r"(&h->hatch_running):"memory");
1345 __asm volatile ("sync; isync");
1346 __asm volatile ("dcbst 0,%0"::"r"(&h->hatch_running):"memory");
1347 __asm volatile ("sync; isync");
1348 #endif
1349 if (h->hatch_running < 1) {
1350 #ifdef CACHE_PROTO_MEI
1351 __asm volatile ("dcbi 0,%0"::"r"(&cpu_spinstart_ack):"memory");
1352 __asm volatile ("sync; isync");
1353 __asm volatile ("dcbst 0,%0"::"r"(&cpu_spinstart_ack):"memory");
1354 __asm volatile ("sync; isync");
1355 #endif
1356 aprint_error("%d:CPU %d didn't start %d\n", cpu_spinstart_ack,
1357 ci->ci_cpuid, cpu_spinstart_ack);
1358 Debugger();
1359 return -1;
1360 }
1361
1362 /* Register IPI Interrupt */
1363 if (ipiops.ppc_establish_ipi)
1364 ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
1365
1366 return 0;
1367 }
1368
1369 static volatile int start_secondary_cpu;
1370
1371 register_t
1372 cpu_hatch(void)
1373 {
1374 volatile struct cpu_hatch_data *h = cpu_hatch_data;
1375 struct cpu_info * const ci = h->hatch_ci;
1376 struct pcb *pcb;
1377 u_int msr;
1378 int i;
1379
1380 /* Initialize timebase. */
1381 __asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
1382
1383 /*
1384 * Set PIR (Processor Identification Register). i.e. whoami
1385 * Note that PIR is read-only on some CPU versions, so we write to it
1386 * only if it has a different value than we need.
1387 */
1388
1389 msr = mfspr(SPR_PIR);
1390 if (msr != h->hatch_pir)
1391 mtspr(SPR_PIR, h->hatch_pir);
1392
1393 __asm volatile ("mtsprg0 %0" :: "r"(ci));
1394 curlwp = ci->ci_curlwp;
1395 cpu_spinstart_ack = 0;
1396
1397 /* Initialize MMU. */
1398 __asm ("mtibatu 0,%0" :: "r"(h->hatch_ibatu[0]));
1399 __asm ("mtibatl 0,%0" :: "r"(h->hatch_ibatl[0]));
1400 __asm ("mtibatu 1,%0" :: "r"(h->hatch_ibatu[1]));
1401 __asm ("mtibatl 1,%0" :: "r"(h->hatch_ibatl[1]));
1402 __asm ("mtibatu 2,%0" :: "r"(h->hatch_ibatu[2]));
1403 __asm ("mtibatl 2,%0" :: "r"(h->hatch_ibatl[2]));
1404 __asm ("mtibatu 3,%0" :: "r"(h->hatch_ibatu[3]));
1405 __asm ("mtibatl 3,%0" :: "r"(h->hatch_ibatl[3]));
1406 __asm ("mtdbatu 0,%0" :: "r"(h->hatch_dbatu[0]));
1407 __asm ("mtdbatl 0,%0" :: "r"(h->hatch_dbatl[0]));
1408 __asm ("mtdbatu 1,%0" :: "r"(h->hatch_dbatu[1]));
1409 __asm ("mtdbatl 1,%0" :: "r"(h->hatch_dbatl[1]));
1410 __asm ("mtdbatu 2,%0" :: "r"(h->hatch_dbatu[2]));
1411 __asm ("mtdbatl 2,%0" :: "r"(h->hatch_dbatl[2]));
1412 __asm ("mtdbatu 3,%0" :: "r"(h->hatch_dbatu[3]));
1413 __asm ("mtdbatl 3,%0" :: "r"(h->hatch_dbatl[3]));
1414
1415 mtspr(SPR_HID0, h->hatch_hid0);
1416
1417 __asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
1418 :: "r"(battable[0].batl), "r"(battable[0].batu));
1419
1420 __asm volatile ("sync");
1421 for (i = 0; i < 16; i++)
1422 __asm ("mtsrin %0,%1" :: "r"(h->hatch_sr[i]), "r"(i << ADDR_SR_SHFT));
1423 __asm volatile ("sync; isync");
1424
1425 if (oeacpufeat & OEACPU_64)
1426 mtspr(SPR_ASR, h->hatch_asr);
1427
1428 cpu_spinstart_ack = 1;
1429 __asm ("ptesync");
1430 __asm ("mtsdr1 %0" :: "r"(h->hatch_sdr1));
1431 __asm volatile ("sync; isync");
1432
1433 cpu_spinstart_ack = 5;
1434 for (i = 0; i < 16; i++)
1435 __asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
1436 "r"(i << ADDR_SR_SHFT));
1437
1438 /* Enable I/D address translations. */
1439 msr = mfmsr();
1440 msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
1441 mtmsr(msr);
1442 __asm volatile ("sync; isync");
1443 cpu_spinstart_ack = 2;
1444
1445 md_sync_timebase(h);
1446
1447 cpu_setup(h->hatch_self, ci);
1448
1449 h->hatch_running = 1;
1450 __asm volatile ("sync; isync");
1451
1452 while (start_secondary_cpu == 0)
1453 ;
1454
1455 __asm volatile ("sync; isync");
1456
1457 aprint_normal("cpu%d started\n", curcpu()->ci_index);
1458 __asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
1459
1460 md_setup_interrupts();
1461
1462 ci->ci_ipending = 0;
1463 ci->ci_cpl = 0;
1464
1465 mtmsr(mfmsr() | PSL_EE);
1466 pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
1467 return pcb->pcb_sp;
1468 }
1469
1470 void
1471 cpu_boot_secondary_processors(void)
1472 {
1473 start_secondary_cpu = 1;
1474 __asm volatile ("sync");
1475 }
1476
1477 #endif /*MULTIPROCESSOR*/
1478