cpu_subr.c revision 1.89 1 /* $NetBSD: cpu_subr.c,v 1.89 2018/02/16 18:02:10 macallan Exp $ */
2
3 /*-
4 * Copyright (c) 2001 Matt Thomas.
5 * Copyright (c) 2001 Tsubai Masanari.
6 * Copyright (c) 1998, 1999, 2001 Internet Research Institute, Inc.
7 * All rights reserved.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
17 * 3. All advertising materials mentioning features or use of this software
18 * must display the following acknowledgement:
19 * This product includes software developed by
20 * Internet Research Institute, Inc.
21 * 4. The name of the author may not be used to endorse or promote products
22 * derived from this software without specific prior written permission.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
31 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 */
35
36 #include <sys/cdefs.h>
37 __KERNEL_RCSID(0, "$NetBSD: cpu_subr.c,v 1.89 2018/02/16 18:02:10 macallan Exp $");
38
39 #include "opt_ppcparam.h"
40 #include "opt_ppccache.h"
41 #include "opt_multiprocessor.h"
42 #include "opt_altivec.h"
43 #include "sysmon_envsys.h"
44
45 #include <sys/param.h>
46 #include <sys/systm.h>
47 #include <sys/device.h>
48 #include <sys/types.h>
49 #include <sys/lwp.h>
50 #include <sys/xcall.h>
51
52 #include <uvm/uvm.h>
53
54 #include <powerpc/pcb.h>
55 #include <powerpc/psl.h>
56 #include <powerpc/spr.h>
57 #include <powerpc/oea/hid.h>
58 #include <powerpc/oea/hid_601.h>
59 #include <powerpc/oea/spr.h>
60 #include <powerpc/oea/cpufeat.h>
61
62 #include <dev/sysmon/sysmonvar.h>
63
64 static void cpu_enable_l2cr(register_t);
65 static void cpu_enable_l3cr(register_t);
66 static void cpu_config_l2cr(int);
67 static void cpu_config_l3cr(int);
68 static void cpu_probe_speed(struct cpu_info *);
69 static void cpu_idlespin(void);
70 static void cpu_set_dfs_xcall(void *, void *);
71 #if NSYSMON_ENVSYS > 0
72 static void cpu_tau_setup(struct cpu_info *);
73 static void cpu_tau_refresh(struct sysmon_envsys *, envsys_data_t *);
74 #endif
75
76 int cpu = -1;
77 int ncpus;
78
79 struct fmttab {
80 register_t fmt_mask;
81 register_t fmt_value;
82 const char *fmt_string;
83 };
84
85 /*
86 * This should be one per CPU but since we only support it on 750 variants it
87 * doesn't really matter since none of them support SMP
88 */
89 envsys_data_t sensor;
90
91 static const struct fmttab cpu_7450_l2cr_formats[] = {
92 { L2CR_L2E, 0, " disabled" },
93 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
94 { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
95 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
96 { L2CR_L2E, ~0, " 256KB L2 cache" },
97 { L2CR_L2PE, 0, " no parity" },
98 { L2CR_L2PE, ~0, " parity enabled" },
99 { 0, 0, NULL }
100 };
101
102 static const struct fmttab cpu_7448_l2cr_formats[] = {
103 { L2CR_L2E, 0, " disabled" },
104 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
105 { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
106 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
107 { L2CR_L2E, ~0, " 1MB L2 cache" },
108 { L2CR_L2PE, 0, " no parity" },
109 { L2CR_L2PE, ~0, " parity enabled" },
110 { 0, 0, NULL }
111 };
112
113 static const struct fmttab cpu_7457_l2cr_formats[] = {
114 { L2CR_L2E, 0, " disabled" },
115 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
116 { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
117 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
118 { L2CR_L2E, ~0, " 512KB L2 cache" },
119 { L2CR_L2PE, 0, " no parity" },
120 { L2CR_L2PE, ~0, " parity enabled" },
121 { 0, 0, NULL }
122 };
123
124 static const struct fmttab cpu_7450_l3cr_formats[] = {
125 { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO, " data-only" },
126 { L3CR_L3DO|L3CR_L3IO, L3CR_L3IO, " instruction-only" },
127 { L3CR_L3DO|L3CR_L3IO, L3CR_L3DO|L3CR_L3IO, " locked" },
128 { L3CR_L3SIZ, L3SIZ_2M, " 2MB" },
129 { L3CR_L3SIZ, L3SIZ_1M, " 1MB" },
130 { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE|L3CR_L3APE, " parity" },
131 { L3CR_L3PE|L3CR_L3APE, L3CR_L3PE, " data-parity" },
132 { L3CR_L3PE|L3CR_L3APE, L3CR_L3APE, " address-parity" },
133 { L3CR_L3PE|L3CR_L3APE, 0, " no-parity" },
134 { L3CR_L3SIZ, ~0, " L3 cache" },
135 { L3CR_L3RT, L3RT_MSUG2_DDR, " (DDR SRAM)" },
136 { L3CR_L3RT, L3RT_PIPELINE_LATE, " (LW SRAM)" },
137 { L3CR_L3RT, L3RT_PB2_SRAM, " (PB2 SRAM)" },
138 { L3CR_L3CLK, ~0, " at" },
139 { L3CR_L3CLK, L3CLK_20, " 2:1" },
140 { L3CR_L3CLK, L3CLK_25, " 2.5:1" },
141 { L3CR_L3CLK, L3CLK_30, " 3:1" },
142 { L3CR_L3CLK, L3CLK_35, " 3.5:1" },
143 { L3CR_L3CLK, L3CLK_40, " 4:1" },
144 { L3CR_L3CLK, L3CLK_50, " 5:1" },
145 { L3CR_L3CLK, L3CLK_60, " 6:1" },
146 { L3CR_L3CLK, ~0, " ratio" },
147 { 0, 0, NULL },
148 };
149
150 static const struct fmttab cpu_ibm750_l2cr_formats[] = {
151 { L2CR_L2E, 0, " disabled" },
152 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
153 { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
154 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
155 { 0, ~0, " 512KB" },
156 { L2CR_L2WT, L2CR_L2WT, " WT" },
157 { L2CR_L2WT, 0, " WB" },
158 { L2CR_L2PE, L2CR_L2PE, " with ECC" },
159 { 0, ~0, " L2 cache" },
160 { 0, 0, NULL }
161 };
162
163 static const struct fmttab cpu_l2cr_formats[] = {
164 { L2CR_L2E, 0, " disabled" },
165 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO, " data-only" },
166 { L2CR_L2DO|L2CR_L2IO, L2CR_L2IO, " instruction-only" },
167 { L2CR_L2DO|L2CR_L2IO, L2CR_L2DO|L2CR_L2IO, " locked" },
168 { L2CR_L2PE, L2CR_L2PE, " parity" },
169 { L2CR_L2PE, 0, " no-parity" },
170 { L2CR_L2SIZ, L2SIZ_2M, " 2MB" },
171 { L2CR_L2SIZ, L2SIZ_1M, " 1MB" },
172 { L2CR_L2SIZ, L2SIZ_512K, " 512KB" },
173 { L2CR_L2SIZ, L2SIZ_256K, " 256KB" },
174 { L2CR_L2WT, L2CR_L2WT, " WT" },
175 { L2CR_L2WT, 0, " WB" },
176 { L2CR_L2E, ~0, " L2 cache" },
177 { L2CR_L2RAM, L2RAM_FLOWTHRU_BURST, " (FB SRAM)" },
178 { L2CR_L2RAM, L2RAM_PIPELINE_LATE, " (LW SRAM)" },
179 { L2CR_L2RAM, L2RAM_PIPELINE_BURST, " (PB SRAM)" },
180 { L2CR_L2CLK, ~0, " at" },
181 { L2CR_L2CLK, L2CLK_10, " 1:1" },
182 { L2CR_L2CLK, L2CLK_15, " 1.5:1" },
183 { L2CR_L2CLK, L2CLK_20, " 2:1" },
184 { L2CR_L2CLK, L2CLK_25, " 2.5:1" },
185 { L2CR_L2CLK, L2CLK_30, " 3:1" },
186 { L2CR_L2CLK, L2CLK_35, " 3.5:1" },
187 { L2CR_L2CLK, L2CLK_40, " 4:1" },
188 { L2CR_L2CLK, ~0, " ratio" },
189 { 0, 0, NULL }
190 };
191
192 static void cpu_fmttab_print(const struct fmttab *, register_t);
193
194 struct cputab {
195 const char name[8];
196 uint16_t version;
197 uint16_t revfmt;
198 };
199 #define REVFMT_MAJMIN 1 /* %u.%u */
200 #define REVFMT_HEX 2 /* 0x%04x */
201 #define REVFMT_DEC 3 /* %u */
202 static const struct cputab models[] = {
203 { "601", MPC601, REVFMT_DEC },
204 { "602", MPC602, REVFMT_DEC },
205 { "603", MPC603, REVFMT_MAJMIN },
206 { "603e", MPC603e, REVFMT_MAJMIN },
207 { "603ev", MPC603ev, REVFMT_MAJMIN },
208 { "G2", MPCG2, REVFMT_MAJMIN },
209 { "604", MPC604, REVFMT_MAJMIN },
210 { "604e", MPC604e, REVFMT_MAJMIN },
211 { "604ev", MPC604ev, REVFMT_MAJMIN },
212 { "620", MPC620, REVFMT_HEX },
213 { "750", MPC750, REVFMT_MAJMIN },
214 { "750FX", IBM750FX, REVFMT_MAJMIN },
215 { "750GX", IBM750GX, REVFMT_MAJMIN },
216 { "7400", MPC7400, REVFMT_MAJMIN },
217 { "7410", MPC7410, REVFMT_MAJMIN },
218 { "7450", MPC7450, REVFMT_MAJMIN },
219 { "7455", MPC7455, REVFMT_MAJMIN },
220 { "7457", MPC7457, REVFMT_MAJMIN },
221 { "7447A", MPC7447A, REVFMT_MAJMIN },
222 { "7448", MPC7448, REVFMT_MAJMIN },
223 { "8240", MPC8240, REVFMT_MAJMIN },
224 { "8245", MPC8245, REVFMT_MAJMIN },
225 { "970", IBM970, REVFMT_MAJMIN },
226 { "970FX", IBM970FX, REVFMT_MAJMIN },
227 { "970MP", IBM970MP, REVFMT_MAJMIN },
228 { "POWER3II", IBMPOWER3II, REVFMT_MAJMIN },
229 { "", 0, REVFMT_HEX }
230 };
231
232 #ifdef MULTIPROCESSOR
233 struct cpu_info cpu_info[CPU_MAXNUM] = {
234 [0] = {
235 .ci_curlwp = &lwp0,
236 },
237 };
238 volatile struct cpu_hatch_data *cpu_hatch_data;
239 volatile int cpu_hatch_stack;
240 #define HATCH_STACK_SIZE 0x1000
241 extern int ticks_per_intr;
242 #include <powerpc/oea/bat.h>
243 #include <powerpc/pic/picvar.h>
244 #include <powerpc/pic/ipivar.h>
245 extern struct bat battable[];
246 #else
247 struct cpu_info cpu_info[1] = {
248 [0] = {
249 .ci_curlwp = &lwp0,
250 },
251 };
252 #endif /*MULTIPROCESSOR*/
253
254 int cpu_altivec;
255 register_t cpu_psluserset;
256 register_t cpu_pslusermod;
257 register_t cpu_pslusermask = 0xffff;
258
259 /* This is to be called from locore.S, and nowhere else. */
260
261 void
262 cpu_model_init(void)
263 {
264 u_int pvr, vers;
265
266 pvr = mfpvr();
267 vers = pvr >> 16;
268
269 oeacpufeat = 0;
270
271 if ((vers >= IBMRS64II && vers <= IBM970GX) || vers == MPC620 ||
272 vers == IBMCELL || vers == IBMPOWER6P5) {
273 oeacpufeat |= OEACPU_64;
274 oeacpufeat |= OEACPU_64_BRIDGE;
275 oeacpufeat |= OEACPU_NOBAT;
276
277 } else if (vers == MPC601) {
278 oeacpufeat |= OEACPU_601;
279
280 } else if (MPC745X_P(vers)) {
281 register_t hid1 = mfspr(SPR_HID1);
282
283 if (vers != MPC7450) {
284 register_t hid0 = mfspr(SPR_HID0);
285
286 /* Enable more SPRG registers */
287 oeacpufeat |= OEACPU_HIGHSPRG;
288
289 /* Enable more BAT registers */
290 oeacpufeat |= OEACPU_HIGHBAT;
291 hid0 |= HID0_HIGH_BAT_EN;
292
293 /* Enable larger BAT registers */
294 oeacpufeat |= OEACPU_XBSEN;
295 hid0 |= HID0_XBSEN;
296
297 mtspr(SPR_HID0, hid0);
298 __asm volatile("sync;isync");
299 }
300
301 /* Enable address broadcasting for MP systems */
302 hid1 |= HID1_SYNCBE | HID1_ABE;
303
304 mtspr(SPR_HID1, hid1);
305 __asm volatile("sync;isync");
306
307 } else if (vers == IBM750FX || vers == IBM750GX) {
308 oeacpufeat |= OEACPU_HIGHBAT;
309 }
310 }
311
312 void
313 cpu_fmttab_print(const struct fmttab *fmt, register_t data)
314 {
315 for (; fmt->fmt_mask != 0 || fmt->fmt_value != 0; fmt++) {
316 if ((~fmt->fmt_mask & fmt->fmt_value) != 0 ||
317 (data & fmt->fmt_mask) == fmt->fmt_value)
318 aprint_normal("%s", fmt->fmt_string);
319 }
320 }
321
322 void
323 cpu_idlespin(void)
324 {
325 register_t msr;
326
327 if (powersave <= 0)
328 return;
329
330 __asm volatile(
331 #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
332 "dssall;"
333 #endif
334 "sync;"
335 "mfmsr %0;"
336 "oris %0,%0,%1@h;" /* enter power saving mode */
337 "mtmsr %0;"
338 "isync;"
339 : "=r"(msr)
340 : "J"(PSL_POW));
341 }
342
343 void
344 cpu_probe_cache(void)
345 {
346 u_int assoc, pvr, vers;
347
348 pvr = mfpvr();
349 vers = pvr >> 16;
350
351
352 /* Presently common across almost all implementations. */
353 curcpu()->ci_ci.dcache_line_size = 32;
354 curcpu()->ci_ci.icache_line_size = 32;
355
356
357 switch (vers) {
358 #define K *1024
359 case IBM750FX:
360 case IBM750GX:
361 case MPC601:
362 case MPC750:
363 case MPC7400:
364 case MPC7447A:
365 case MPC7448:
366 case MPC7450:
367 case MPC7455:
368 case MPC7457:
369 curcpu()->ci_ci.dcache_size = 32 K;
370 curcpu()->ci_ci.icache_size = 32 K;
371 assoc = 8;
372 break;
373 case MPC603:
374 curcpu()->ci_ci.dcache_size = 8 K;
375 curcpu()->ci_ci.icache_size = 8 K;
376 assoc = 2;
377 break;
378 case MPC603e:
379 case MPC603ev:
380 case MPC604:
381 case MPC8240:
382 case MPC8245:
383 case MPCG2:
384 curcpu()->ci_ci.dcache_size = 16 K;
385 curcpu()->ci_ci.icache_size = 16 K;
386 assoc = 4;
387 break;
388 case MPC604e:
389 case MPC604ev:
390 curcpu()->ci_ci.dcache_size = 32 K;
391 curcpu()->ci_ci.icache_size = 32 K;
392 assoc = 4;
393 break;
394 case IBMPOWER3II:
395 curcpu()->ci_ci.dcache_size = 64 K;
396 curcpu()->ci_ci.icache_size = 32 K;
397 curcpu()->ci_ci.dcache_line_size = 128;
398 curcpu()->ci_ci.icache_line_size = 128;
399 assoc = 128; /* not a typo */
400 break;
401 case IBM970:
402 case IBM970FX:
403 case IBM970MP:
404 curcpu()->ci_ci.dcache_size = 32 K;
405 curcpu()->ci_ci.icache_size = 64 K;
406 curcpu()->ci_ci.dcache_line_size = 128;
407 curcpu()->ci_ci.icache_line_size = 128;
408 assoc = 2;
409 break;
410
411 default:
412 curcpu()->ci_ci.dcache_size = PAGE_SIZE;
413 curcpu()->ci_ci.icache_size = PAGE_SIZE;
414 assoc = 1;
415 #undef K
416 }
417
418 /*
419 * Possibly recolor.
420 */
421 uvm_page_recolor(atop(curcpu()->ci_ci.dcache_size / assoc));
422 }
423
424 struct cpu_info *
425 cpu_attach_common(device_t self, int id)
426 {
427 struct cpu_info *ci;
428 u_int pvr, vers;
429
430 ci = &cpu_info[id];
431 #ifndef MULTIPROCESSOR
432 /*
433 * If this isn't the primary CPU, print an error message
434 * and just bail out.
435 */
436 if (id != 0) {
437 aprint_naive("\n");
438 aprint_normal(": ID %d\n", id);
439 aprint_normal_dev(self,
440 "processor off-line; "
441 "multiprocessor support not present in kernel\n");
442 return (NULL);
443 }
444 #endif
445
446 ci->ci_cpuid = id;
447 ci->ci_idepth = -1;
448 ci->ci_dev = self;
449 ci->ci_idlespin = cpu_idlespin;
450
451 pvr = mfpvr();
452 vers = (pvr >> 16) & 0xffff;
453
454 switch (id) {
455 case 0:
456 /* load my cpu_number to PIR */
457 switch (vers) {
458 case MPC601:
459 case MPC604:
460 case MPC604e:
461 case MPC604ev:
462 case MPC7400:
463 case MPC7410:
464 case MPC7447A:
465 case MPC7448:
466 case MPC7450:
467 case MPC7455:
468 case MPC7457:
469 mtspr(SPR_PIR, id);
470 }
471 cpu_setup(self, ci);
472 break;
473 default:
474 aprint_naive("\n");
475 if (id >= CPU_MAXNUM) {
476 aprint_normal(": more than %d cpus?\n", CPU_MAXNUM);
477 panic("cpuattach");
478 }
479 #ifndef MULTIPROCESSOR
480 aprint_normal(" not configured\n");
481 return NULL;
482 #else
483 mi_cpu_attach(ci);
484 break;
485 #endif
486 }
487 return (ci);
488 }
489
490 void
491 cpu_setup(device_t self, struct cpu_info *ci)
492 {
493 u_int pvr, vers;
494 const char * const xname = device_xname(self);
495 const char *bitmask;
496 char hidbuf[128];
497 char model[80];
498 #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
499 char hidbuf_u[128];
500 const char *bitmasku = NULL;
501 volatile uint64_t hid64_0, hid64_0_save;
502 #endif
503 #if !defined(_ARCH_PPC64)
504 register_t hid0 = 0, hid0_save = 0;
505 #endif
506
507 pvr = mfpvr();
508 vers = (pvr >> 16) & 0xffff;
509
510 cpu_identify(model, sizeof(model));
511 aprint_naive("\n");
512 aprint_normal(": %s, ID %d%s\n", model, cpu_number(),
513 cpu_number() == 0 ? " (primary)" : "");
514
515 /* set the cpu number */
516 ci->ci_cpuid = cpu_number();
517 #if defined(_ARCH_PPC64)
518 __asm volatile("mfspr %0,%1" : "=r"(hid64_0) : "K"(SPR_HID0));
519 hid64_0_save = hid64_0;
520 #else
521 #if defined(PPC_OEA64_BRIDGE)
522 if ((oeacpufeat & OEACPU_64_BRIDGE) != 0)
523 hid64_0_save = hid64_0 = mfspr(SPR_HID0);
524 else
525 #endif
526 hid0_save = hid0 = mfspr(SPR_HID0);
527 #endif
528
529
530 cpu_probe_cache();
531
532 /*
533 * Configure power-saving mode.
534 */
535 switch (vers) {
536 case MPC604:
537 case MPC604e:
538 case MPC604ev:
539 /*
540 * Do not have HID0 support settings, but can support
541 * MSR[POW] off
542 */
543 powersave = 1;
544 break;
545
546 case MPC603:
547 case MPC603e:
548 case MPC603ev:
549 case MPC7400:
550 case MPC7410:
551 case MPC8240:
552 case MPC8245:
553 case MPCG2:
554 /* Select DOZE mode. */
555 hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
556 hid0 |= HID0_DOZE | HID0_DPM;
557 powersave = 1;
558 break;
559
560 case MPC750:
561 case IBM750FX:
562 case IBM750GX:
563 /* Select NAP mode. */
564 hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
565 hid0 |= HID0_NAP | HID0_DPM;
566 powersave = 1;
567 break;
568
569 case MPC7447A:
570 case MPC7448:
571 case MPC7457:
572 case MPC7455:
573 case MPC7450:
574 /* Enable the 7450 branch caches */
575 hid0 |= HID0_SGE | HID0_BTIC;
576 hid0 |= HID0_LRSTK | HID0_FOLD | HID0_BHT;
577 /* Disable BTIC on 7450 Rev 2.0 or earlier */
578 if (vers == MPC7450 && (pvr & 0xFFFF) <= 0x0200)
579 hid0 &= ~HID0_BTIC;
580 /* Select NAP mode. */
581 hid0 &= ~HID0_SLEEP;
582 hid0 |= HID0_NAP | HID0_DPM;
583 powersave = 1;
584 break;
585
586 case IBM970:
587 case IBM970FX:
588 case IBM970MP:
589 #if defined(_ARCH_PPC64) || defined (PPC_OEA64_BRIDGE)
590 #if !defined(_ARCH_PPC64)
591 KASSERT((oeacpufeat & OEACPU_64_BRIDGE) != 0);
592 #endif
593 hid64_0 &= ~(HID0_64_DOZE | HID0_64_NAP | HID0_64_DEEPNAP);
594 hid64_0 |= HID0_64_DOZE | HID0_64_DPM | HID0_64_EX_TBEN |
595 HID0_64_TB_CTRL | HID0_64_EN_MCHK;
596 powersave = 1;
597 break;
598 #endif
599 case IBMPOWER3II:
600 default:
601 /* No power-saving mode is available. */ ;
602 }
603
604 #ifdef NAPMODE
605 switch (vers) {
606 case IBM750FX:
607 case IBM750GX:
608 case MPC750:
609 case MPC7400:
610 /* Select NAP mode. */
611 hid0 &= ~(HID0_DOZE | HID0_NAP | HID0_SLEEP);
612 hid0 |= HID0_NAP;
613 break;
614 }
615 #endif
616
617 switch (vers) {
618 case IBM750FX:
619 case IBM750GX:
620 case MPC750:
621 hid0 &= ~HID0_DBP; /* XXX correct? */
622 hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
623 break;
624
625 case MPC7400:
626 case MPC7410:
627 hid0 &= ~HID0_SPD;
628 hid0 |= HID0_EMCP | HID0_BTIC | HID0_SGE | HID0_BHT;
629 hid0 |= HID0_EIEC;
630 break;
631 }
632
633 /*
634 * according to the 603e manual this is necessary for an external L2
635 * cache to work properly
636 */
637 switch (vers) {
638 case MPC603e:
639 hid0 |= HID0_ABE;
640 }
641
642 #if defined(_ARCH_PPC64) || defined(PPC_OEA64_BRIDGE)
643 #if defined(PPC_OEA64_BRIDGE)
644 if ((oeacpufeat & OEACPU_64_BRIDGE) != 0) {
645 #endif
646 if (hid64_0 != hid64_0_save) {
647 mtspr64(SPR_HID0, hid64_0);
648 }
649 #if defined(PPC_OEA64_BRIDGE)
650 } else {
651 #endif
652 #endif
653
654 #if !defined(_ARCH_PPC64)
655 if (hid0 != hid0_save) {
656 mtspr(SPR_HID0, hid0);
657 __asm volatile("sync;isync");
658 }
659 #endif
660 #if defined(PPC_OEA64_BRIDGE)
661 }
662 #endif
663
664 switch (vers) {
665 case MPC601:
666 bitmask = HID0_601_BITMASK;
667 break;
668 case MPC7447A:
669 case MPC7448:
670 case MPC7450:
671 case MPC7455:
672 case MPC7457:
673 bitmask = HID0_7450_BITMASK;
674 break;
675 case IBM970:
676 case IBM970FX:
677 case IBM970MP:
678 bitmask = HID0_970_BITMASK;
679 #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
680 bitmasku = HID0_970_BITMASK_U;
681 #endif
682 break;
683 default:
684 bitmask = HID0_BITMASK;
685 break;
686 }
687
688 #if defined(PPC_OEA64_BRIDGE) || defined(_ARCH_PPC64)
689 if (bitmasku != NULL) {
690 snprintb(hidbuf, sizeof hidbuf, bitmask, hid64_0 & 0xffffffff);
691 snprintb(hidbuf_u, sizeof hidbuf_u, bitmasku, hid64_0 >> 32);
692 aprint_normal_dev(self, "HID0 %s %s, powersave: %d\n",
693 hidbuf_u, hidbuf, powersave);
694 } else
695 #endif
696 {
697 snprintb(hidbuf, sizeof hidbuf, bitmask, hid0);
698 aprint_normal_dev(self, "HID0 %s, powersave: %d\n",
699 hidbuf, powersave);
700 }
701
702 ci->ci_khz = 0;
703
704 /*
705 * Display speed and cache configuration.
706 */
707 switch (vers) {
708 case MPC604:
709 case MPC604e:
710 case MPC604ev:
711 case MPC750:
712 case IBM750FX:
713 case IBM750GX:
714 case MPC7400:
715 case MPC7410:
716 case MPC7447A:
717 case MPC7448:
718 case MPC7450:
719 case MPC7455:
720 case MPC7457:
721 aprint_normal_dev(self, "");
722 cpu_probe_speed(ci);
723 aprint_normal("%u.%02u MHz",
724 ci->ci_khz / 1000, (ci->ci_khz / 10) % 100);
725 switch (vers) {
726 case MPC7450: /* 7441 does not have L3! */
727 case MPC7455: /* 7445 does not have L3! */
728 case MPC7457: /* 7447 does not have L3! */
729 cpu_config_l3cr(vers);
730 break;
731 case IBM750FX:
732 case IBM750GX:
733 case MPC750:
734 case MPC7400:
735 case MPC7410:
736 case MPC7447A:
737 case MPC7448:
738 cpu_config_l2cr(pvr);
739 break;
740 default:
741 break;
742 }
743 aprint_normal("\n");
744 break;
745 }
746
747 #if NSYSMON_ENVSYS > 0
748 /*
749 * Attach MPC750 temperature sensor to the envsys subsystem.
750 * XXX the 74xx series also has this sensor, but it is not
751 * XXX supported by Motorola and may return values that are off by
752 * XXX 35-55 degrees C.
753 */
754 if (vers == MPC750 || vers == IBM750FX || vers == IBM750GX)
755 cpu_tau_setup(ci);
756 #endif
757
758 evcnt_attach_dynamic(&ci->ci_ev_clock, EVCNT_TYPE_INTR,
759 NULL, xname, "clock");
760 evcnt_attach_dynamic(&ci->ci_ev_traps, EVCNT_TYPE_TRAP,
761 NULL, xname, "traps");
762 evcnt_attach_dynamic(&ci->ci_ev_kdsi, EVCNT_TYPE_TRAP,
763 &ci->ci_ev_traps, xname, "kernel DSI traps");
764 evcnt_attach_dynamic(&ci->ci_ev_udsi, EVCNT_TYPE_TRAP,
765 &ci->ci_ev_traps, xname, "user DSI traps");
766 evcnt_attach_dynamic(&ci->ci_ev_udsi_fatal, EVCNT_TYPE_TRAP,
767 &ci->ci_ev_udsi, xname, "user DSI failures");
768 evcnt_attach_dynamic(&ci->ci_ev_kisi, EVCNT_TYPE_TRAP,
769 &ci->ci_ev_traps, xname, "kernel ISI traps");
770 evcnt_attach_dynamic(&ci->ci_ev_isi, EVCNT_TYPE_TRAP,
771 &ci->ci_ev_traps, xname, "user ISI traps");
772 evcnt_attach_dynamic(&ci->ci_ev_isi_fatal, EVCNT_TYPE_TRAP,
773 &ci->ci_ev_isi, xname, "user ISI failures");
774 evcnt_attach_dynamic(&ci->ci_ev_scalls, EVCNT_TYPE_TRAP,
775 &ci->ci_ev_traps, xname, "system call traps");
776 evcnt_attach_dynamic(&ci->ci_ev_pgm, EVCNT_TYPE_TRAP,
777 &ci->ci_ev_traps, xname, "PGM traps");
778 evcnt_attach_dynamic(&ci->ci_ev_fpu, EVCNT_TYPE_TRAP,
779 &ci->ci_ev_traps, xname, "FPU unavailable traps");
780 evcnt_attach_dynamic(&ci->ci_ev_fpusw, EVCNT_TYPE_TRAP,
781 &ci->ci_ev_fpu, xname, "FPU context switches");
782 evcnt_attach_dynamic(&ci->ci_ev_ali, EVCNT_TYPE_TRAP,
783 &ci->ci_ev_traps, xname, "user alignment traps");
784 evcnt_attach_dynamic(&ci->ci_ev_ali_fatal, EVCNT_TYPE_TRAP,
785 &ci->ci_ev_ali, xname, "user alignment traps");
786 evcnt_attach_dynamic(&ci->ci_ev_umchk, EVCNT_TYPE_TRAP,
787 &ci->ci_ev_umchk, xname, "user MCHK failures");
788 evcnt_attach_dynamic(&ci->ci_ev_vec, EVCNT_TYPE_TRAP,
789 &ci->ci_ev_traps, xname, "AltiVec unavailable");
790 #ifdef ALTIVEC
791 if (cpu_altivec) {
792 evcnt_attach_dynamic(&ci->ci_ev_vecsw, EVCNT_TYPE_TRAP,
793 &ci->ci_ev_vec, xname, "AltiVec context switches");
794 }
795 #endif
796 evcnt_attach_dynamic(&ci->ci_ev_ipi, EVCNT_TYPE_INTR,
797 NULL, xname, "IPIs");
798 }
799
800 /*
801 * According to a document labeled "PVR Register Settings":
802 ** For integrated microprocessors the PVR register inside the device
803 ** will identify the version of the microprocessor core. You must also
804 ** read the Device ID, PCI register 02, to identify the part and the
805 ** Revision ID, PCI register 08, to identify the revision of the
806 ** integrated microprocessor.
807 * This apparently applies to 8240/8245/8241, PVR 00810101 and 80811014
808 */
809
810 void
811 cpu_identify(char *str, size_t len)
812 {
813 u_int pvr, major, minor;
814 uint16_t vers, rev, revfmt;
815 const struct cputab *cp;
816 size_t n;
817
818 pvr = mfpvr();
819 vers = pvr >> 16;
820 rev = pvr;
821
822 switch (vers) {
823 case MPC7410:
824 minor = (pvr >> 0) & 0xff;
825 major = minor <= 4 ? 1 : 2;
826 break;
827 case MPCG2: /*XXX see note above */
828 major = (pvr >> 4) & 0xf;
829 minor = (pvr >> 0) & 0xf;
830 break;
831 default:
832 major = (pvr >> 8) & 0xf;
833 minor = (pvr >> 0) & 0xf;
834 }
835
836 for (cp = models; cp->name[0] != '\0'; cp++) {
837 if (cp->version == vers)
838 break;
839 }
840
841 if (cpu == -1)
842 cpu = vers;
843
844 revfmt = cp->revfmt;
845 if (rev == MPC750 && pvr == 15) {
846 revfmt = REVFMT_HEX;
847 }
848
849 if (cp->name[0] != '\0') {
850 n = snprintf(str, len, "%s (Revision ", cp->name);
851 } else {
852 n = snprintf(str, len, "Version %#x (Revision ", vers);
853 }
854 if (len > n) {
855 switch (revfmt) {
856 case REVFMT_MAJMIN:
857 snprintf(str + n, len - n, "%u.%u)", major, minor);
858 break;
859 case REVFMT_HEX:
860 snprintf(str + n, len - n, "0x%04x)", rev);
861 break;
862 case REVFMT_DEC:
863 snprintf(str + n, len - n, "%u)", rev);
864 break;
865 }
866 }
867 }
868
869 #ifdef L2CR_CONFIG
870 u_int l2cr_config = L2CR_CONFIG;
871 #else
872 u_int l2cr_config = 0;
873 #endif
874
875 #ifdef L3CR_CONFIG
876 u_int l3cr_config = L3CR_CONFIG;
877 #else
878 u_int l3cr_config = 0;
879 #endif
880
881 void
882 cpu_enable_l2cr(register_t l2cr)
883 {
884 register_t msr, x;
885 uint16_t vers;
886
887 vers = mfpvr() >> 16;
888
889 /* Disable interrupts and set the cache config bits. */
890 msr = mfmsr();
891 mtmsr(msr & ~PSL_EE);
892 #ifdef ALTIVEC
893 if (cpu_altivec)
894 __asm volatile("dssall");
895 #endif
896 __asm volatile("sync");
897 mtspr(SPR_L2CR, l2cr & ~L2CR_L2E);
898 __asm volatile("sync");
899
900 /* Wait for L2 clock to be stable (640 L2 clocks). */
901 delay(100);
902
903 /* Invalidate all L2 contents. */
904 if (MPC745X_P(vers)) {
905 mtspr(SPR_L2CR, l2cr | L2CR_L2I);
906 do {
907 x = mfspr(SPR_L2CR);
908 } while (x & L2CR_L2I);
909 } else {
910 mtspr(SPR_L2CR, l2cr | L2CR_L2I);
911 do {
912 x = mfspr(SPR_L2CR);
913 } while (x & L2CR_L2IP);
914 }
915 /* Enable L2 cache. */
916 l2cr |= L2CR_L2E;
917 mtspr(SPR_L2CR, l2cr);
918 mtmsr(msr);
919 }
920
921 void
922 cpu_enable_l3cr(register_t l3cr)
923 {
924 register_t x;
925
926 /* By The Book (numbered steps from section 3.7.1.3 of MPC7450UM) */
927
928 /*
929 * 1: Set all L3CR bits for final config except L3E, L3I, L3PE, and
930 * L3CLKEN. (also mask off reserved bits in case they were included
931 * in L3CR_CONFIG)
932 */
933 l3cr &= ~(L3CR_L3E|L3CR_L3I|L3CR_L3PE|L3CR_L3CLKEN|L3CR_RESERVED);
934 mtspr(SPR_L3CR, l3cr);
935
936 /* 2: Set L3CR[5] (otherwise reserved bit) to 1 */
937 l3cr |= 0x04000000;
938 mtspr(SPR_L3CR, l3cr);
939
940 /* 3: Set L3CLKEN to 1*/
941 l3cr |= L3CR_L3CLKEN;
942 mtspr(SPR_L3CR, l3cr);
943
944 /* 4/5: Perform a global cache invalidate (ref section 3.7.3.6) */
945 __asm volatile("dssall;sync");
946 /* L3 cache is already disabled, no need to clear L3E */
947 mtspr(SPR_L3CR, l3cr|L3CR_L3I);
948 do {
949 x = mfspr(SPR_L3CR);
950 } while (x & L3CR_L3I);
951
952 /* 6: Clear L3CLKEN to 0 */
953 l3cr &= ~L3CR_L3CLKEN;
954 mtspr(SPR_L3CR, l3cr);
955
956 /* 7: Perform a 'sync' and wait at least 100 CPU cycles */
957 __asm volatile("sync");
958 delay(100);
959
960 /* 8: Set L3E and L3CLKEN */
961 l3cr |= (L3CR_L3E|L3CR_L3CLKEN);
962 mtspr(SPR_L3CR, l3cr);
963
964 /* 9: Perform a 'sync' and wait at least 100 CPU cycles */
965 __asm volatile("sync");
966 delay(100);
967 }
968
969 void
970 cpu_config_l2cr(int pvr)
971 {
972 register_t l2cr;
973 u_int vers = (pvr >> 16) & 0xffff;
974
975 l2cr = mfspr(SPR_L2CR);
976
977 /*
978 * For MP systems, the firmware may only configure the L2 cache
979 * on the first CPU. In this case, assume that the other CPUs
980 * should use the same value for L2CR.
981 */
982 if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
983 l2cr_config = l2cr;
984 }
985
986 /*
987 * Configure L2 cache if not enabled.
988 */
989 if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
990 cpu_enable_l2cr(l2cr_config);
991 l2cr = mfspr(SPR_L2CR);
992 }
993
994 if ((l2cr & L2CR_L2E) == 0) {
995 aprint_normal(" L2 cache present but not enabled ");
996 return;
997 }
998 aprint_normal(",");
999
1000 switch (vers) {
1001 case IBM750FX:
1002 case IBM750GX:
1003 cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
1004 break;
1005 case MPC750:
1006 if ((pvr & 0xffffff00) == 0x00082200 /* IBM750CX */ ||
1007 (pvr & 0xffffef00) == 0x00082300 /* IBM750CXe */)
1008 cpu_fmttab_print(cpu_ibm750_l2cr_formats, l2cr);
1009 else
1010 cpu_fmttab_print(cpu_l2cr_formats, l2cr);
1011 break;
1012 case MPC7447A:
1013 case MPC7457:
1014 cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
1015 return;
1016 case MPC7448:
1017 cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
1018 return;
1019 case MPC7450:
1020 case MPC7455:
1021 cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
1022 break;
1023 default:
1024 cpu_fmttab_print(cpu_l2cr_formats, l2cr);
1025 break;
1026 }
1027 }
1028
1029 void
1030 cpu_config_l3cr(int vers)
1031 {
1032 register_t l2cr;
1033 register_t l3cr;
1034
1035 l2cr = mfspr(SPR_L2CR);
1036
1037 /*
1038 * For MP systems, the firmware may only configure the L2 cache
1039 * on the first CPU. In this case, assume that the other CPUs
1040 * should use the same value for L2CR.
1041 */
1042 if ((l2cr & L2CR_L2E) != 0 && l2cr_config == 0) {
1043 l2cr_config = l2cr;
1044 }
1045
1046 /*
1047 * Configure L2 cache if not enabled.
1048 */
1049 if ((l2cr & L2CR_L2E) == 0 && l2cr_config != 0) {
1050 cpu_enable_l2cr(l2cr_config);
1051 l2cr = mfspr(SPR_L2CR);
1052 }
1053
1054 aprint_normal(",");
1055 switch (vers) {
1056 case MPC7447A:
1057 case MPC7457:
1058 cpu_fmttab_print(cpu_7457_l2cr_formats, l2cr);
1059 return;
1060 case MPC7448:
1061 cpu_fmttab_print(cpu_7448_l2cr_formats, l2cr);
1062 return;
1063 default:
1064 cpu_fmttab_print(cpu_7450_l2cr_formats, l2cr);
1065 break;
1066 }
1067
1068 l3cr = mfspr(SPR_L3CR);
1069
1070 /*
1071 * For MP systems, the firmware may only configure the L3 cache
1072 * on the first CPU. In this case, assume that the other CPUs
1073 * should use the same value for L3CR.
1074 */
1075 if ((l3cr & L3CR_L3E) != 0 && l3cr_config == 0) {
1076 l3cr_config = l3cr;
1077 }
1078
1079 /*
1080 * Configure L3 cache if not enabled.
1081 */
1082 if ((l3cr & L3CR_L3E) == 0 && l3cr_config != 0) {
1083 cpu_enable_l3cr(l3cr_config);
1084 l3cr = mfspr(SPR_L3CR);
1085 }
1086
1087 if (l3cr & L3CR_L3E) {
1088 aprint_normal(",");
1089 cpu_fmttab_print(cpu_7450_l3cr_formats, l3cr);
1090 }
1091 }
1092
1093 void
1094 cpu_probe_speed(struct cpu_info *ci)
1095 {
1096 uint64_t cps;
1097
1098 mtspr(SPR_MMCR0, MMCR0_FC);
1099 mtspr(SPR_PMC1, 0);
1100 mtspr(SPR_MMCR0, MMCR0_PMC1SEL(PMCN_CYCLES));
1101 delay(100000);
1102 cps = (mfspr(SPR_PMC1) * 10) + 4999;
1103
1104 mtspr(SPR_MMCR0, MMCR0_FC);
1105
1106 ci->ci_khz = (cps * cpu_get_dfs()) / 1000;
1107 }
1108
1109 /*
1110 * Read the Dynamic Frequency Switching state and return a divisor for
1111 * the maximum frequency.
1112 */
1113 int
1114 cpu_get_dfs(void)
1115 {
1116 u_int pvr, vers;
1117
1118 pvr = mfpvr();
1119 vers = pvr >> 16;
1120
1121 switch (vers) {
1122 case MPC7448:
1123 if (mfspr(SPR_HID1) & HID1_DFS4)
1124 return 4;
1125 case MPC7447A:
1126 if (mfspr(SPR_HID1) & HID1_DFS2)
1127 return 2;
1128 }
1129 return 1;
1130 }
1131
1132 /*
1133 * Set the Dynamic Frequency Switching divisor the same for all cpus.
1134 */
1135 void
1136 cpu_set_dfs(int div)
1137 {
1138 uint64_t where;
1139 u_int dfs_mask, pvr, vers;
1140
1141 pvr = mfpvr();
1142 vers = pvr >> 16;
1143 dfs_mask = 0;
1144
1145 switch (vers) {
1146 case MPC7448:
1147 dfs_mask |= HID1_DFS4;
1148 case MPC7447A:
1149 dfs_mask |= HID1_DFS2;
1150 break;
1151 default:
1152 printf("cpu_set_dfs: DFS not supported\n");
1153 return;
1154
1155 }
1156
1157 where = xc_broadcast(0, (xcfunc_t)cpu_set_dfs_xcall, &div, &dfs_mask);
1158 xc_wait(where);
1159 }
1160
1161 static void
1162 cpu_set_dfs_xcall(void *arg1, void *arg2)
1163 {
1164 u_int dfs_mask, hid1, old_hid1;
1165 int *divisor, s;
1166
1167 divisor = arg1;
1168 dfs_mask = *(u_int *)arg2;
1169
1170 s = splhigh();
1171 hid1 = old_hid1 = mfspr(SPR_HID1);
1172
1173 switch (*divisor) {
1174 case 1:
1175 hid1 &= ~dfs_mask;
1176 break;
1177 case 2:
1178 hid1 &= ~(dfs_mask & HID1_DFS4);
1179 hid1 |= dfs_mask & HID1_DFS2;
1180 break;
1181 case 4:
1182 hid1 &= ~(dfs_mask & HID1_DFS2);
1183 hid1 |= dfs_mask & HID1_DFS4;
1184 break;
1185 }
1186
1187 if (hid1 != old_hid1) {
1188 __asm volatile("sync");
1189 mtspr(SPR_HID1, hid1);
1190 __asm volatile("sync;isync");
1191 }
1192
1193 splx(s);
1194 }
1195
1196 #if NSYSMON_ENVSYS > 0
1197 void
1198 cpu_tau_setup(struct cpu_info *ci)
1199 {
1200 struct sysmon_envsys *sme;
1201 int error, therm_delay;
1202
1203 mtspr(SPR_THRM1, SPR_THRM_VALID);
1204 mtspr(SPR_THRM2, 0);
1205
1206 /*
1207 * we need to figure out how much 20+us in units of CPU clock cycles
1208 * are
1209 */
1210
1211 therm_delay = ci->ci_khz / 40; /* 25us just to be safe */
1212
1213 mtspr(SPR_THRM3, SPR_THRM_TIMER(therm_delay) | SPR_THRM_ENABLE);
1214
1215 sme = sysmon_envsys_create();
1216
1217 sensor.units = ENVSYS_STEMP;
1218 sensor.state = ENVSYS_SINVALID;
1219 (void)strlcpy(sensor.desc, "CPU Temp", sizeof(sensor.desc));
1220 if (sysmon_envsys_sensor_attach(sme, &sensor)) {
1221 sysmon_envsys_destroy(sme);
1222 return;
1223 }
1224
1225 sme->sme_name = device_xname(ci->ci_dev);
1226 sme->sme_cookie = ci;
1227 sme->sme_refresh = cpu_tau_refresh;
1228
1229 if ((error = sysmon_envsys_register(sme)) != 0) {
1230 aprint_error_dev(ci->ci_dev,
1231 " unable to register with sysmon (%d)\n", error);
1232 sysmon_envsys_destroy(sme);
1233 }
1234 }
1235
1236 /* Find the temperature of the CPU. */
1237 void
1238 cpu_tau_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
1239 {
1240 int i, threshold, count;
1241
1242 threshold = 64; /* Half of the 7-bit sensor range */
1243
1244 /* Successive-approximation code adapted from Motorola
1245 * application note AN1800/D, "Programming the Thermal Assist
1246 * Unit in the MPC750 Microprocessor".
1247 */
1248 for (i = 5; i >= 0 ; i--) {
1249 mtspr(SPR_THRM1,
1250 SPR_THRM_THRESHOLD(threshold) | SPR_THRM_VALID);
1251 count = 0;
1252 while ((count < 100000) &&
1253 ((mfspr(SPR_THRM1) & SPR_THRM_TIV) == 0)) {
1254 count++;
1255 delay(1);
1256 }
1257 if (mfspr(SPR_THRM1) & SPR_THRM_TIN) {
1258 /* The interrupt bit was set, meaning the
1259 * temperature was above the threshold
1260 */
1261 threshold += 1 << i;
1262 } else {
1263 /* Temperature was below the threshold */
1264 threshold -= 1 << i;
1265 }
1266 }
1267 threshold += 2;
1268
1269 /* Convert the temperature in degrees C to microkelvin */
1270 edata->value_cur = (threshold * 1000000) + 273150000;
1271 edata->state = ENVSYS_SVALID;
1272 }
1273 #endif /* NSYSMON_ENVSYS > 0 */
1274
1275 #ifdef MULTIPROCESSOR
1276 volatile u_int cpu_spinstart_ack, cpu_spinstart_cpunum;
1277
1278 int
1279 cpu_spinup(device_t self, struct cpu_info *ci)
1280 {
1281 volatile struct cpu_hatch_data hatch_data, *h = &hatch_data;
1282 struct pglist mlist;
1283 int i, error;
1284 char *hp;
1285
1286 KASSERT(ci != curcpu());
1287
1288 /* Now allocate a hatch stack */
1289 error = uvm_pglistalloc(HATCH_STACK_SIZE, 0x10000, 0x10000000, 16, 0,
1290 &mlist, 1, 1);
1291 if (error) {
1292 aprint_error(": unable to allocate hatch stack\n");
1293 return -1;
1294 }
1295
1296 hp = (void *)VM_PAGE_TO_PHYS(TAILQ_FIRST(&mlist));
1297 memset(hp, 0, HATCH_STACK_SIZE);
1298
1299 /* Initialize secondary cpu's initial lwp to its idlelwp. */
1300 ci->ci_curlwp = ci->ci_data.cpu_idlelwp;
1301 ci->ci_curpcb = lwp_getpcb(ci->ci_curlwp);
1302 ci->ci_curpm = ci->ci_curpcb->pcb_pm;
1303
1304 cpu_hatch_data = h;
1305 h->hatch_running = 0;
1306 h->hatch_self = self;
1307 h->hatch_ci = ci;
1308 h->hatch_pir = ci->ci_cpuid;
1309
1310 cpu_hatch_stack = (uint32_t)hp + HATCH_STACK_SIZE - CALLFRAMELEN;
1311 ci->ci_lasttb = cpu_info[0].ci_lasttb;
1312
1313 /* copy special registers */
1314
1315 h->hatch_hid0 = mfspr(SPR_HID0);
1316
1317 __asm volatile ("mfsdr1 %0" : "=r"(h->hatch_sdr1));
1318 for (i = 0; i < 16; i++) {
1319 __asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
1320 "r"(i << ADDR_SR_SHFT));
1321 }
1322 if (oeacpufeat & OEACPU_64)
1323 h->hatch_asr = mfspr(SPR_ASR);
1324 else
1325 h->hatch_asr = 0;
1326
1327 /* copy the bat regs */
1328 __asm volatile ("mfibatu %0,0" : "=r"(h->hatch_ibatu[0]));
1329 __asm volatile ("mfibatl %0,0" : "=r"(h->hatch_ibatl[0]));
1330 __asm volatile ("mfibatu %0,1" : "=r"(h->hatch_ibatu[1]));
1331 __asm volatile ("mfibatl %0,1" : "=r"(h->hatch_ibatl[1]));
1332 __asm volatile ("mfibatu %0,2" : "=r"(h->hatch_ibatu[2]));
1333 __asm volatile ("mfibatl %0,2" : "=r"(h->hatch_ibatl[2]));
1334 __asm volatile ("mfibatu %0,3" : "=r"(h->hatch_ibatu[3]));
1335 __asm volatile ("mfibatl %0,3" : "=r"(h->hatch_ibatl[3]));
1336 __asm volatile ("mfdbatu %0,0" : "=r"(h->hatch_dbatu[0]));
1337 __asm volatile ("mfdbatl %0,0" : "=r"(h->hatch_dbatl[0]));
1338 __asm volatile ("mfdbatu %0,1" : "=r"(h->hatch_dbatu[1]));
1339 __asm volatile ("mfdbatl %0,1" : "=r"(h->hatch_dbatl[1]));
1340 __asm volatile ("mfdbatu %0,2" : "=r"(h->hatch_dbatu[2]));
1341 __asm volatile ("mfdbatl %0,2" : "=r"(h->hatch_dbatl[2]));
1342 __asm volatile ("mfdbatu %0,3" : "=r"(h->hatch_dbatu[3]));
1343 __asm volatile ("mfdbatl %0,3" : "=r"(h->hatch_dbatl[3]));
1344 __asm volatile ("sync; isync");
1345
1346 if (md_setup_trampoline(h, ci) == -1)
1347 return -1;
1348 md_presync_timebase(h);
1349 md_start_timebase(h);
1350
1351 /* wait for secondary printf */
1352
1353 delay(200000);
1354
1355 #ifdef CACHE_PROTO_MEI
1356 __asm volatile ("dcbi 0,%0"::"r"(&h->hatch_running):"memory");
1357 __asm volatile ("sync; isync");
1358 __asm volatile ("dcbst 0,%0"::"r"(&h->hatch_running):"memory");
1359 __asm volatile ("sync; isync");
1360 #endif
1361 if (h->hatch_running < 1) {
1362 #ifdef CACHE_PROTO_MEI
1363 __asm volatile ("dcbi 0,%0"::"r"(&cpu_spinstart_ack):"memory");
1364 __asm volatile ("sync; isync");
1365 __asm volatile ("dcbst 0,%0"::"r"(&cpu_spinstart_ack):"memory");
1366 __asm volatile ("sync; isync");
1367 #endif
1368 aprint_error("%d:CPU %d didn't start %d\n", cpu_spinstart_ack,
1369 ci->ci_cpuid, cpu_spinstart_ack);
1370 Debugger();
1371 return -1;
1372 }
1373
1374 /* Register IPI Interrupt */
1375 if (ipiops.ppc_establish_ipi)
1376 ipiops.ppc_establish_ipi(IST_LEVEL, IPL_HIGH, NULL);
1377
1378 return 0;
1379 }
1380
1381 static volatile int start_secondary_cpu;
1382
1383 register_t
1384 cpu_hatch(void)
1385 {
1386 volatile struct cpu_hatch_data *h = cpu_hatch_data;
1387 struct cpu_info * const ci = h->hatch_ci;
1388 struct pcb *pcb;
1389 u_int msr;
1390 int i;
1391
1392 /* Initialize timebase. */
1393 __asm ("mttbl %0; mttbu %0; mttbl %0" :: "r"(0));
1394
1395 /*
1396 * Set PIR (Processor Identification Register). i.e. whoami
1397 * Note that PIR is read-only on some CPU versions, so we write to it
1398 * only if it has a different value than we need.
1399 */
1400
1401 msr = mfspr(SPR_PIR);
1402 if (msr != h->hatch_pir)
1403 mtspr(SPR_PIR, h->hatch_pir);
1404
1405 __asm volatile ("mtsprg0 %0" :: "r"(ci));
1406 curlwp = ci->ci_curlwp;
1407 cpu_spinstart_ack = 0;
1408
1409 /* Initialize MMU. */
1410 __asm ("mtibatu 0,%0" :: "r"(h->hatch_ibatu[0]));
1411 __asm ("mtibatl 0,%0" :: "r"(h->hatch_ibatl[0]));
1412 __asm ("mtibatu 1,%0" :: "r"(h->hatch_ibatu[1]));
1413 __asm ("mtibatl 1,%0" :: "r"(h->hatch_ibatl[1]));
1414 __asm ("mtibatu 2,%0" :: "r"(h->hatch_ibatu[2]));
1415 __asm ("mtibatl 2,%0" :: "r"(h->hatch_ibatl[2]));
1416 __asm ("mtibatu 3,%0" :: "r"(h->hatch_ibatu[3]));
1417 __asm ("mtibatl 3,%0" :: "r"(h->hatch_ibatl[3]));
1418 __asm ("mtdbatu 0,%0" :: "r"(h->hatch_dbatu[0]));
1419 __asm ("mtdbatl 0,%0" :: "r"(h->hatch_dbatl[0]));
1420 __asm ("mtdbatu 1,%0" :: "r"(h->hatch_dbatu[1]));
1421 __asm ("mtdbatl 1,%0" :: "r"(h->hatch_dbatl[1]));
1422 __asm ("mtdbatu 2,%0" :: "r"(h->hatch_dbatu[2]));
1423 __asm ("mtdbatl 2,%0" :: "r"(h->hatch_dbatl[2]));
1424 __asm ("mtdbatu 3,%0" :: "r"(h->hatch_dbatu[3]));
1425 __asm ("mtdbatl 3,%0" :: "r"(h->hatch_dbatl[3]));
1426
1427 mtspr(SPR_HID0, h->hatch_hid0);
1428
1429 __asm ("mtibatl 0,%0; mtibatu 0,%1; mtdbatl 0,%0; mtdbatu 0,%1;"
1430 :: "r"(battable[0].batl), "r"(battable[0].batu));
1431
1432 __asm volatile ("sync");
1433 for (i = 0; i < 16; i++)
1434 __asm ("mtsrin %0,%1" :: "r"(h->hatch_sr[i]), "r"(i << ADDR_SR_SHFT));
1435 __asm volatile ("sync; isync");
1436
1437 if (oeacpufeat & OEACPU_64)
1438 mtspr(SPR_ASR, h->hatch_asr);
1439
1440 cpu_spinstart_ack = 1;
1441 __asm ("ptesync");
1442 __asm ("mtsdr1 %0" :: "r"(h->hatch_sdr1));
1443 __asm volatile ("sync; isync");
1444
1445 cpu_spinstart_ack = 5;
1446 for (i = 0; i < 16; i++)
1447 __asm ("mfsrin %0,%1" : "=r"(h->hatch_sr[i]) :
1448 "r"(i << ADDR_SR_SHFT));
1449
1450 /* Enable I/D address translations. */
1451 msr = mfmsr();
1452 msr |= PSL_IR|PSL_DR|PSL_ME|PSL_RI;
1453 mtmsr(msr);
1454 __asm volatile ("sync; isync");
1455 cpu_spinstart_ack = 2;
1456
1457 md_sync_timebase(h);
1458
1459 cpu_setup(h->hatch_self, ci);
1460
1461 h->hatch_running = 1;
1462 __asm volatile ("sync; isync");
1463
1464 while (start_secondary_cpu == 0)
1465 ;
1466
1467 __asm volatile ("sync; isync");
1468
1469 aprint_normal("cpu%d started\n", curcpu()->ci_index);
1470 __asm volatile ("mtdec %0" :: "r"(ticks_per_intr));
1471
1472 md_setup_interrupts();
1473
1474 ci->ci_ipending = 0;
1475 ci->ci_cpl = 0;
1476
1477 mtmsr(mfmsr() | PSL_EE);
1478 pcb = lwp_getpcb(ci->ci_data.cpu_idlelwp);
1479 return pcb->pcb_sp;
1480 }
1481
1482 void
1483 cpu_boot_secondary_processors(void)
1484 {
1485 start_secondary_cpu = 1;
1486 __asm volatile ("sync");
1487 }
1488
1489 #endif /*MULTIPROCESSOR*/
1490