bus_defs.h revision 1.1 1 1.1 skrll /* $NetBSD: bus_defs.h,v 1.1 2022/09/11 15:31:12 skrll Exp $ */
2 1.1 skrll
3 1.1 skrll /*-
4 1.1 skrll * Copyright (c) 1996, 1997, 1998, 2001 The NetBSD Foundation, Inc.
5 1.1 skrll * All rights reserved.
6 1.1 skrll *
7 1.1 skrll * This code is derived from software contributed to The NetBSD Foundation
8 1.1 skrll * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 skrll * NASA Ames Research Center.
10 1.1 skrll *
11 1.1 skrll * Redistribution and use in source and binary forms, with or without
12 1.1 skrll * modification, are permitted provided that the following conditions
13 1.1 skrll * are met:
14 1.1 skrll * 1. Redistributions of source code must retain the above copyright
15 1.1 skrll * notice, this list of conditions and the following disclaimer.
16 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 skrll * notice, this list of conditions and the following disclaimer in the
18 1.1 skrll * documentation and/or other materials provided with the distribution.
19 1.1 skrll *
20 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 skrll * POSSIBILITY OF SUCH DAMAGE.
31 1.1 skrll */
32 1.1 skrll
33 1.1 skrll /*
34 1.1 skrll * Copyright (c) 1996 Charles M. Hannum. All rights reserved.
35 1.1 skrll * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved.
36 1.1 skrll *
37 1.1 skrll * Redistribution and use in source and binary forms, with or without
38 1.1 skrll * modification, are permitted provided that the following conditions
39 1.1 skrll * are met:
40 1.1 skrll * 1. Redistributions of source code must retain the above copyright
41 1.1 skrll * notice, this list of conditions and the following disclaimer.
42 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright
43 1.1 skrll * notice, this list of conditions and the following disclaimer in the
44 1.1 skrll * documentation and/or other materials provided with the distribution.
45 1.1 skrll * 3. All advertising materials mentioning features or use of this software
46 1.1 skrll * must display the following acknowledgement:
47 1.1 skrll * This product includes software developed by Christopher G. Demetriou
48 1.1 skrll * for the NetBSD Project.
49 1.1 skrll * 4. The name of the author may not be used to endorse or promote products
50 1.1 skrll * derived from this software without specific prior written permission
51 1.1 skrll *
52 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
53 1.1 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
54 1.1 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
55 1.1 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
56 1.1 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
57 1.1 skrll * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
58 1.1 skrll * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
59 1.1 skrll * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
60 1.1 skrll * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
61 1.1 skrll * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
62 1.1 skrll */
63 1.1 skrll
64 1.1 skrll #ifndef _RISCV_BUS_DEFS_H_
65 1.1 skrll #define _RISCV_BUS_DEFS_H_
66 1.1 skrll
67 1.1 skrll /*
68 1.1 skrll * Addresses (in bus space).
69 1.1 skrll */
70 1.1 skrll typedef paddr_t bus_addr_t;
71 1.1 skrll typedef psize_t bus_size_t;
72 1.1 skrll
73 1.1 skrll #define PRIxBUSADDR PRIxPADDR
74 1.1 skrll #define PRIxBUSSIZE PRIxPSIZE
75 1.1 skrll #define PRIuBUSSIZE PRIuPSIZE
76 1.1 skrll
77 1.1 skrll typedef struct bus_space *bus_space_tag_t;
78 1.1 skrll typedef uintptr_t bus_space_handle_t;
79 1.1 skrll
80 1.1 skrll #define PRIxBSH PRIxPTR
81 1.1 skrll
82 1.1 skrll /*
83 1.1 skrll * int bus_space_map(bus_space_tag_t t, bus_addr_t addr,
84 1.1 skrll * bus_size_t size, int flags, bus_space_handle_t *bshp);
85 1.1 skrll *
86 1.1 skrll * Map a region of bus space.
87 1.1 skrll */
88 1.1 skrll #define BUS_SPACE_MAP_BUS1 __BIT(8)
89 1.1 skrll #define BUS_SPACE_MAP_BUS2 __BIT(9)
90 1.1 skrll #define BUS_SPACE_MAP_BUS3 __BIT(10)
91 1.1 skrll #define BUS_SPACE_MAP_BUS4 __BIT(11)
92 1.1 skrll
93 1.1 skrll struct bus_space {
94 1.1 skrll int bs_stride; /* offset <<= bs_stride (if needed) */
95 1.1 skrll
96 1.1 skrll /* mapping/unmapping */
97 1.1 skrll int (*bs_map)(void *, bus_addr_t, bus_size_t,
98 1.1 skrll int, bus_space_handle_t *);
99 1.1 skrll void (*bs_unmap)(void *, bus_space_handle_t,
100 1.1 skrll bus_size_t);
101 1.1 skrll int (*bs_subregion)(void *, bus_space_handle_t,
102 1.1 skrll bus_size_t, bus_size_t, bus_space_handle_t *);
103 1.1 skrll
104 1.1 skrll /* allocation/deallocation */
105 1.1 skrll int (*bs_alloc)(void *, bus_addr_t, bus_addr_t,
106 1.1 skrll bus_size_t, bus_size_t, bus_size_t, int,
107 1.1 skrll bus_addr_t *, bus_space_handle_t *);
108 1.1 skrll void (*bs_free)(void *, bus_space_handle_t,
109 1.1 skrll bus_size_t);
110 1.1 skrll
111 1.1 skrll /* get kernel virtual address */
112 1.1 skrll void * (*bs_vaddr)(void *, bus_space_handle_t);
113 1.1 skrll
114 1.1 skrll /* mmap bus space for user */
115 1.1 skrll paddr_t (*bs_mmap)(void *, bus_addr_t, off_t, int, int);
116 1.1 skrll
117 1.1 skrll /* barrier */
118 1.1 skrll void (*bs_barrier)(void *, bus_space_handle_t,
119 1.1 skrll bus_size_t, bus_size_t, int);
120 1.1 skrll
121 1.1 skrll /* read (single) */
122 1.1 skrll uint8_t (*bs_r_1)(void *, bus_space_handle_t,
123 1.1 skrll bus_size_t);
124 1.1 skrll uint16_t (*bs_r_2)(void *, bus_space_handle_t,
125 1.1 skrll bus_size_t);
126 1.1 skrll uint32_t (*bs_r_4)(void *, bus_space_handle_t,
127 1.1 skrll bus_size_t);
128 1.1 skrll uint64_t (*bs_r_8)(void *, bus_space_handle_t,
129 1.1 skrll bus_size_t);
130 1.1 skrll
131 1.1 skrll /* read multiple */
132 1.1 skrll void (*bs_rm_1)(void *, bus_space_handle_t,
133 1.1 skrll bus_size_t, uint8_t *, bus_size_t);
134 1.1 skrll void (*bs_rm_2)(void *, bus_space_handle_t,
135 1.1 skrll bus_size_t, uint16_t *, bus_size_t);
136 1.1 skrll void (*bs_rm_4)(void *, bus_space_handle_t,
137 1.1 skrll bus_size_t, uint32_t *, bus_size_t);
138 1.1 skrll void (*bs_rm_8)(void *, bus_space_handle_t,
139 1.1 skrll bus_size_t, uint64_t *, bus_size_t);
140 1.1 skrll
141 1.1 skrll /* read region */
142 1.1 skrll void (*bs_rr_1)(void *, bus_space_handle_t,
143 1.1 skrll bus_size_t, uint8_t *, bus_size_t);
144 1.1 skrll void (*bs_rr_2)(void *, bus_space_handle_t,
145 1.1 skrll bus_size_t, uint16_t *, bus_size_t);
146 1.1 skrll void (*bs_rr_4)(void *, bus_space_handle_t,
147 1.1 skrll bus_size_t, uint32_t *, bus_size_t);
148 1.1 skrll void (*bs_rr_8)(void *, bus_space_handle_t,
149 1.1 skrll bus_size_t, uint64_t *, bus_size_t);
150 1.1 skrll
151 1.1 skrll /* write (single) */
152 1.1 skrll void (*bs_w_1)(void *, bus_space_handle_t,
153 1.1 skrll bus_size_t, uint8_t);
154 1.1 skrll void (*bs_w_2)(void *, bus_space_handle_t,
155 1.1 skrll bus_size_t, uint16_t);
156 1.1 skrll void (*bs_w_4)(void *, bus_space_handle_t,
157 1.1 skrll bus_size_t, uint32_t);
158 1.1 skrll void (*bs_w_8)(void *, bus_space_handle_t,
159 1.1 skrll bus_size_t, uint64_t);
160 1.1 skrll
161 1.1 skrll /* write multiple */
162 1.1 skrll void (*bs_wm_1)(void *, bus_space_handle_t,
163 1.1 skrll bus_size_t, const uint8_t *, bus_size_t);
164 1.1 skrll void (*bs_wm_2)(void *, bus_space_handle_t,
165 1.1 skrll bus_size_t, const uint16_t *, bus_size_t);
166 1.1 skrll void (*bs_wm_4)(void *, bus_space_handle_t,
167 1.1 skrll bus_size_t, const uint32_t *, bus_size_t);
168 1.1 skrll void (*bs_wm_8)(void *, bus_space_handle_t,
169 1.1 skrll bus_size_t, const uint64_t *, bus_size_t);
170 1.1 skrll
171 1.1 skrll /* write region */
172 1.1 skrll void (*bs_wr_1)(void *, bus_space_handle_t,
173 1.1 skrll bus_size_t, const uint8_t *, bus_size_t);
174 1.1 skrll void (*bs_wr_2)(void *, bus_space_handle_t,
175 1.1 skrll bus_size_t, const uint16_t *, bus_size_t);
176 1.1 skrll void (*bs_wr_4)(void *, bus_space_handle_t,
177 1.1 skrll bus_size_t, const uint32_t *, bus_size_t);
178 1.1 skrll void (*bs_wr_8)(void *, bus_space_handle_t,
179 1.1 skrll bus_size_t, const uint64_t *, bus_size_t);
180 1.1 skrll
181 1.1 skrll /* set multiple */
182 1.1 skrll void (*bs_sm_1)(void *, bus_space_handle_t,
183 1.1 skrll bus_size_t, uint8_t, bus_size_t);
184 1.1 skrll void (*bs_sm_2)(void *, bus_space_handle_t,
185 1.1 skrll bus_size_t, uint16_t, bus_size_t);
186 1.1 skrll void (*bs_sm_4)(void *, bus_space_handle_t,
187 1.1 skrll bus_size_t, uint32_t, bus_size_t);
188 1.1 skrll void (*bs_sm_8)(void *, bus_space_handle_t,
189 1.1 skrll bus_size_t, uint64_t, bus_size_t);
190 1.1 skrll
191 1.1 skrll /* set region */
192 1.1 skrll void (*bs_sr_1)(void *, bus_space_handle_t,
193 1.1 skrll bus_size_t, uint8_t, bus_size_t);
194 1.1 skrll void (*bs_sr_2)(void *, bus_space_handle_t,
195 1.1 skrll bus_size_t, uint16_t, bus_size_t);
196 1.1 skrll void (*bs_sr_4)(void *, bus_space_handle_t,
197 1.1 skrll bus_size_t, uint32_t, bus_size_t);
198 1.1 skrll void (*bs_sr_8)(void *, bus_space_handle_t,
199 1.1 skrll bus_size_t, uint64_t, bus_size_t);
200 1.1 skrll
201 1.1 skrll /* copy */
202 1.1 skrll void (*bs_c_1)(void *, bus_space_handle_t, bus_size_t,
203 1.1 skrll bus_space_handle_t, bus_size_t, bus_size_t);
204 1.1 skrll void (*bs_c_2)(void *, bus_space_handle_t, bus_size_t,
205 1.1 skrll bus_space_handle_t, bus_size_t, bus_size_t);
206 1.1 skrll void (*bs_c_4)(void *, bus_space_handle_t, bus_size_t,
207 1.1 skrll bus_space_handle_t, bus_size_t, bus_size_t);
208 1.1 skrll void (*bs_c_8)(void *, bus_space_handle_t, bus_size_t,
209 1.1 skrll bus_space_handle_t, bus_size_t, bus_size_t);
210 1.1 skrll
211 1.1 skrll #ifdef __BUS_SPACE_HAS_STREAM_METHODS
212 1.1 skrll /* read stream (single) */
213 1.1 skrll uint8_t (*bs_r_1_s)(void *, bus_space_handle_t,
214 1.1 skrll bus_size_t);
215 1.1 skrll uint16_t (*bs_r_2_s)(void *, bus_space_handle_t,
216 1.1 skrll bus_size_t);
217 1.1 skrll uint32_t (*bs_r_4_s)(void *, bus_space_handle_t,
218 1.1 skrll bus_size_t);
219 1.1 skrll uint64_t (*bs_r_8_s)(void *, bus_space_handle_t,
220 1.1 skrll bus_size_t);
221 1.1 skrll
222 1.1 skrll /* read multiple stream */
223 1.1 skrll void (*bs_rm_1_s)(void *, bus_space_handle_t,
224 1.1 skrll bus_size_t, uint8_t *, bus_size_t);
225 1.1 skrll void (*bs_rm_2_s)(void *, bus_space_handle_t,
226 1.1 skrll bus_size_t, uint16_t *, bus_size_t);
227 1.1 skrll void (*bs_rm_4_s)(void *, bus_space_handle_t,
228 1.1 skrll bus_size_t, uint32_t *, bus_size_t);
229 1.1 skrll void (*bs_rm_8_s)(void *, bus_space_handle_t,
230 1.1 skrll bus_size_t, uint64_t *, bus_size_t);
231 1.1 skrll
232 1.1 skrll /* read region stream */
233 1.1 skrll void (*bs_rr_1_s)(void *, bus_space_handle_t,
234 1.1 skrll bus_size_t, uint8_t *, bus_size_t);
235 1.1 skrll void (*bs_rr_2_s)(void *, bus_space_handle_t,
236 1.1 skrll bus_size_t, uint16_t *, bus_size_t);
237 1.1 skrll void (*bs_rr_4_s)(void *, bus_space_handle_t,
238 1.1 skrll bus_size_t, uint32_t *, bus_size_t);
239 1.1 skrll void (*bs_rr_8_s)(void *, bus_space_handle_t,
240 1.1 skrll bus_size_t, uint64_t *, bus_size_t);
241 1.1 skrll
242 1.1 skrll /* write stream (single) */
243 1.1 skrll void (*bs_w_1_s)(void *, bus_space_handle_t,
244 1.1 skrll bus_size_t, uint8_t);
245 1.1 skrll void (*bs_w_2_s)(void *, bus_space_handle_t,
246 1.1 skrll bus_size_t, uint16_t);
247 1.1 skrll void (*bs_w_4_s)(void *, bus_space_handle_t,
248 1.1 skrll bus_size_t, uint32_t);
249 1.1 skrll void (*bs_w_8_s)(void *, bus_space_handle_t,
250 1.1 skrll bus_size_t, uint64_t);
251 1.1 skrll
252 1.1 skrll /* write multiple stream */
253 1.1 skrll void (*bs_wm_1_s)(void *, bus_space_handle_t,
254 1.1 skrll bus_size_t, const uint8_t *, bus_size_t);
255 1.1 skrll void (*bs_wm_2_s)(void *, bus_space_handle_t,
256 1.1 skrll bus_size_t, const uint16_t *, bus_size_t);
257 1.1 skrll void (*bs_wm_4_s)(void *, bus_space_handle_t,
258 1.1 skrll bus_size_t, const uint32_t *, bus_size_t);
259 1.1 skrll void (*bs_wm_8_s)(void *, bus_space_handle_t,
260 1.1 skrll bus_size_t, const uint64_t *, bus_size_t);
261 1.1 skrll
262 1.1 skrll /* write region stream */
263 1.1 skrll void (*bs_wr_1_s)(void *, bus_space_handle_t,
264 1.1 skrll bus_size_t, const uint8_t *, bus_size_t);
265 1.1 skrll void (*bs_wr_2_s)(void *, bus_space_handle_t,
266 1.1 skrll bus_size_t, const uint16_t *, bus_size_t);
267 1.1 skrll void (*bs_wr_4_s)(void *, bus_space_handle_t,
268 1.1 skrll bus_size_t, const uint32_t *, bus_size_t);
269 1.1 skrll void (*bs_wr_8_s)(void *, bus_space_handle_t,
270 1.1 skrll bus_size_t, const uint64_t *, bus_size_t);
271 1.1 skrll #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
272 1.1 skrll
273 1.1 skrll #ifdef __BUS_SPACE_HAS_PROBING_METHODS
274 1.1 skrll /* peek */
275 1.1 skrll int (*bs_pe_1)(void *, bus_space_handle_t,
276 1.1 skrll bus_size_t, uint8_t *);
277 1.1 skrll int (*bs_pe_2)(void *, bus_space_handle_t,
278 1.1 skrll bus_size_t, uint16_t *);
279 1.1 skrll int (*bs_pe_4)(void *, bus_space_handle_t,
280 1.1 skrll bus_size_t, uint32_t *);
281 1.1 skrll int (*bs_pe_8)(void *, bus_space_handle_t,
282 1.1 skrll bus_size_t, uint64_t *);
283 1.1 skrll
284 1.1 skrll /* poke */
285 1.1 skrll int (*bs_po_1)(void *, bus_space_handle_t,
286 1.1 skrll bus_size_t, uint8_t);
287 1.1 skrll int (*bs_po_2)(void *, bus_space_handle_t,
288 1.1 skrll bus_size_t, uint16_t);
289 1.1 skrll int (*bs_po_4)(void *, bus_space_handle_t,
290 1.1 skrll bus_size_t, uint32_t);
291 1.1 skrll int (*bs_po_8)(void *, bus_space_handle_t,
292 1.1 skrll bus_size_t, uint64_t);
293 1.1 skrll #endif /* __BUS_SPACE_HAS_PROBING_METHODS */
294 1.1 skrll };
295 1.1 skrll
296 1.1 skrll #define BUS_SPACE_ALIGNED_POINTER(p, t) ALIGNED_POINTER(p, t)
297 1.1 skrll
298 1.1 skrll /* Bus Space DMA macros */
299 1.1 skrll
300 1.1 skrll /*
301 1.1 skrll * Private flags stored in the DMA map.
302 1.1 skrll */
303 1.1 skrll #define _BUS_DMAMAP_COHERENT __BIT(16) /* no cache flush necessary on sync */
304 1.1 skrll #define _BUS_DMAMAP_IS_BOUNCING __BIT(17) /* is bouncing current xfer */
305 1.1 skrll #define _BUS_DMAMAP_NOALLOC __BIT(18) /* don't alloc memory from this range */
306 1.1 skrll
307 1.1 skrll /* Forwards needed by prototypes below. */
308 1.1 skrll struct mbuf;
309 1.1 skrll struct uio;
310 1.1 skrll
311 1.1 skrll typedef struct riscv_bus_dma_tag *bus_dma_tag_t;
312 1.1 skrll typedef struct riscv_bus_dmamap *bus_dmamap_t;
313 1.1 skrll
314 1.1 skrll #define BUS_DMA_TAG_VALID(t) ((t) != (bus_dma_tag_t)0)
315 1.1 skrll
316 1.1 skrll /*
317 1.1 skrll * bus_dma_segment_t
318 1.1 skrll *
319 1.1 skrll * Describes a single contiguous DMA transaction. Values
320 1.1 skrll * are suitable for programming into DMA registers.
321 1.1 skrll */
322 1.1 skrll struct riscv_bus_dma_segment {
323 1.1 skrll /*
324 1.1 skrll * PUBLIC MEMBERS: these are used by machine-independent code.
325 1.1 skrll */
326 1.1 skrll bus_addr_t ds_addr; /* DMA address */
327 1.1 skrll bus_size_t ds_len; /* length of transfer */
328 1.1 skrll
329 1.1 skrll /*
330 1.1 skrll * PRIVATE MEMBERS:
331 1.1 skrll */
332 1.1 skrll uint32_t _ds_flags; /* _BUS_DMAMAP_COHERENT */
333 1.1 skrll };
334 1.1 skrll typedef struct riscv_bus_dma_segment bus_dma_segment_t;
335 1.1 skrll
336 1.1 skrll /*
337 1.1 skrll * riscv_dma_range
338 1.1 skrll *
339 1.1 skrll * This structure describes a valid DMA range.
340 1.1 skrll */
341 1.1 skrll struct riscv_dma_range {
342 1.1 skrll bus_addr_t dr_sysbase; /* system base address */
343 1.1 skrll bus_addr_t dr_busbase; /* appears here on bus */
344 1.1 skrll bus_size_t dr_len; /* length of range */
345 1.1 skrll uint32_t dr_flags; /* flags for range */
346 1.1 skrll };
347 1.1 skrll
348 1.1 skrll /*
349 1.1 skrll * bus_dma_tag_t
350 1.1 skrll *
351 1.1 skrll * A machine-dependent opaque type describing the implementation of
352 1.1 skrll * DMA for a given bus.
353 1.1 skrll */
354 1.1 skrll
355 1.1 skrll struct riscv_bus_dma_tag {
356 1.1 skrll /*
357 1.1 skrll * DMA range for this tag. If the page doesn't fall within
358 1.1 skrll * one of these ranges, an error is returned. The caller
359 1.1 skrll * may then decide what to do with the transfer. If the
360 1.1 skrll * range pointer is NULL, it is ignored.
361 1.1 skrll */
362 1.1 skrll struct riscv_dma_range *_ranges;
363 1.1 skrll int _nranges;
364 1.1 skrll
365 1.1 skrll /*
366 1.1 skrll * Opaque cookie for use by back-end.
367 1.1 skrll */
368 1.1 skrll void *_cookie;
369 1.1 skrll
370 1.1 skrll /*
371 1.1 skrll * DMA mapping methods.
372 1.1 skrll */
373 1.1 skrll int (*_dmamap_create)(bus_dma_tag_t, bus_size_t, int,
374 1.1 skrll bus_size_t, bus_size_t, int, bus_dmamap_t *);
375 1.1 skrll void (*_dmamap_destroy)(bus_dma_tag_t, bus_dmamap_t);
376 1.1 skrll int (*_dmamap_load)(bus_dma_tag_t, bus_dmamap_t, void *,
377 1.1 skrll bus_size_t, struct proc *, int);
378 1.1 skrll int (*_dmamap_load_mbuf)(bus_dma_tag_t, bus_dmamap_t,
379 1.1 skrll struct mbuf *, int);
380 1.1 skrll int (*_dmamap_load_uio)(bus_dma_tag_t, bus_dmamap_t,
381 1.1 skrll struct uio *, int);
382 1.1 skrll int (*_dmamap_load_raw)(bus_dma_tag_t, bus_dmamap_t,
383 1.1 skrll bus_dma_segment_t *, int, bus_size_t, int);
384 1.1 skrll void (*_dmamap_unload)(bus_dma_tag_t, bus_dmamap_t);
385 1.1 skrll void (*_dmamap_sync)(bus_dma_tag_t, bus_dmamap_t,
386 1.1 skrll bus_addr_t, bus_size_t, int);
387 1.1 skrll
388 1.1 skrll /*
389 1.1 skrll * DMA memory utility functions.
390 1.1 skrll */
391 1.1 skrll int (*_dmamem_alloc)(bus_dma_tag_t, bus_size_t, bus_size_t,
392 1.1 skrll bus_size_t, bus_dma_segment_t *, int, int *, int);
393 1.1 skrll void (*_dmamem_free)(bus_dma_tag_t,
394 1.1 skrll bus_dma_segment_t *, int);
395 1.1 skrll int (*_dmamem_map)(bus_dma_tag_t, bus_dma_segment_t *,
396 1.1 skrll int, size_t, void **, int);
397 1.1 skrll void (*_dmamem_unmap)(bus_dma_tag_t, void *, size_t);
398 1.1 skrll paddr_t (*_dmamem_mmap)(bus_dma_tag_t, bus_dma_segment_t *,
399 1.1 skrll int, off_t, int, int);
400 1.1 skrll
401 1.1 skrll /*
402 1.1 skrll * DMA tag utility functions
403 1.1 skrll */
404 1.1 skrll int (*_dmatag_subregion)(bus_dma_tag_t, bus_addr_t, bus_addr_t,
405 1.1 skrll bus_dma_tag_t *, int);
406 1.1 skrll void (*_dmatag_destroy)(bus_dma_tag_t);
407 1.1 skrll
408 1.1 skrll /*
409 1.1 skrll * State for bounce buffers
410 1.1 skrll */
411 1.1 skrll int _tag_needs_free;
412 1.1 skrll int (*_may_bounce)(bus_dma_tag_t, bus_dmamap_t, int, int *);
413 1.1 skrll };
414 1.1 skrll
415 1.1 skrll /*
416 1.1 skrll * bus_dmamap_t
417 1.1 skrll *
418 1.1 skrll * Describes a DMA mapping.
419 1.1 skrll */
420 1.1 skrll struct riscv_bus_dmamap {
421 1.1 skrll /*
422 1.1 skrll * PRIVATE MEMBERS: not for use by machine-independent code.
423 1.1 skrll */
424 1.1 skrll bus_size_t _dm_size; /* largest DMA transfer mappable */
425 1.1 skrll int _dm_segcnt; /* number of segs this map can map */
426 1.1 skrll bus_size_t _dm_maxmaxsegsz; /* fixed largest possible segment */
427 1.1 skrll bus_size_t _dm_boundary; /* don't cross this */
428 1.1 skrll int _dm_flags; /* misc. flags */
429 1.1 skrll
430 1.1 skrll void *_dm_origbuf; /* pointer to original buffer */
431 1.1 skrll int _dm_buftype; /* type of buffer */
432 1.1 skrll struct vmspace *_dm_vmspace; /* vmspace that owns the mapping */
433 1.1 skrll
434 1.1 skrll void *_dm_cookie; /* cookie for bus-specific functions */
435 1.1 skrll
436 1.1 skrll /*
437 1.1 skrll * PUBLIC MEMBERS: these are used by machine-independent code.
438 1.1 skrll */
439 1.1 skrll
440 1.1 skrll bus_size_t dm_maxsegsz; /* largest possible segment */
441 1.1 skrll bus_size_t dm_mapsize; /* size of the mapping */
442 1.1 skrll int dm_nsegs; /* # valid segments in mapping */
443 1.1 skrll bus_dma_segment_t dm_segs[1]; /* segments; variable length */
444 1.1 skrll };
445 1.1 skrll
446 1.1 skrll /* _dm_buftype */
447 1.1 skrll #define _BUS_DMA_BUFTYPE_INVALID 0
448 1.1 skrll #define _BUS_DMA_BUFTYPE_LINEAR 1
449 1.1 skrll #define _BUS_DMA_BUFTYPE_MBUF 2
450 1.1 skrll #define _BUS_DMA_BUFTYPE_UIO 3
451 1.1 skrll #define _BUS_DMA_BUFTYPE_RAW 4
452 1.1 skrll
453 1.1 skrll #ifdef _RISCV_BUS_DMA_PRIVATE
454 1.1 skrll /*
455 1.1 skrll * Cookie used for bounce buffers. A pointer to one of these it stashed in
456 1.1 skrll * the DMA map.
457 1.1 skrll */
458 1.1 skrll struct riscv_bus_dma_cookie {
459 1.1 skrll int id_flags; /* flags; see below */
460 1.1 skrll
461 1.1 skrll /*
462 1.1 skrll * Information about the original buffer used during
463 1.1 skrll * DMA map syncs. Note that origibuflen is only used
464 1.1 skrll * for ID_BUFTYPE_LINEAR.
465 1.1 skrll */
466 1.1 skrll union {
467 1.1 skrll void *un_origbuf; /* pointer to orig buffer if
468 1.1 skrll bouncing */
469 1.1 skrll char *un_linearbuf;
470 1.1 skrll struct mbuf *un_mbuf;
471 1.1 skrll struct uio *un_uio;
472 1.1 skrll } id_origbuf_un;
473 1.1 skrll #define id_origbuf id_origbuf_un.un_origbuf
474 1.1 skrll #define id_origlinearbuf id_origbuf_un.un_linearbuf
475 1.1 skrll #define id_origmbuf id_origbuf_un.un_mbuf
476 1.1 skrll #define id_origuio id_origbuf_un.un_uio
477 1.1 skrll bus_size_t id_origbuflen; /* ...and size */
478 1.1 skrll
479 1.1 skrll void *id_bouncebuf; /* pointer to the bounce buffer */
480 1.1 skrll bus_size_t id_bouncebuflen; /* ...and size */
481 1.1 skrll int id_nbouncesegs; /* number of valid bounce segs */
482 1.1 skrll bus_dma_segment_t
483 1.1 skrll id_bouncesegs[0];/* array of bounce buffer */
484 1.1 skrll /* ... physical memory segments */
485 1.1 skrll };
486 1.1 skrll
487 1.1 skrll /* id_flags */
488 1.1 skrll #define _BUS_DMA_IS_BOUNCING __BIT(2) /* is bouncing current xfer */
489 1.1 skrll #define _BUS_DMA_HAS_BOUNCE __BIT(1) /* has bounce buffers */
490 1.1 skrll #endif /* _RISCV_BUS_DMA_PRIVATE */
491 1.1 skrll #define _BUS_DMA_MIGHT_NEED_BOUNCE __BIT(0) /* may need bounce buffers */
492 1.1 skrll
493 1.1 skrll #endif /* _RISCV_BUS_DEFS_H_ */
494