1 1.3 skrll /* $NetBSD: jh7110_pciephy.c,v 1.3 2025/01/01 17:35:44 skrll Exp $ */ 2 1.1 skrll 3 1.1 skrll /*- 4 1.1 skrll * Copyright (c) 2024 The NetBSD Foundation, Inc. 5 1.1 skrll * All rights reserved. 6 1.1 skrll * 7 1.1 skrll * This code is derived from software contributed to The NetBSD Foundation 8 1.1 skrll * by Nick Hudson 9 1.1 skrll * 10 1.1 skrll * Redistribution and use in source and binary forms, with or without 11 1.1 skrll * modification, are permitted provided that the following conditions 12 1.1 skrll * are met: 13 1.1 skrll * 1. Redistributions of source code must retain the above copyright 14 1.1 skrll * notice, this list of conditions and the following disclaimer. 15 1.1 skrll * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 skrll * notice, this list of conditions and the following disclaimer in the 17 1.1 skrll * documentation and/or other materials provided with the distribution. 18 1.1 skrll * 19 1.1 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 skrll * POSSIBILITY OF SUCH DAMAGE. 30 1.1 skrll */ 31 1.1 skrll 32 1.1 skrll #include <sys/cdefs.h> 33 1.3 skrll __KERNEL_RCSID(0, "$NetBSD: jh7110_pciephy.c,v 1.3 2025/01/01 17:35:44 skrll Exp $"); 34 1.1 skrll 35 1.1 skrll #include <sys/param.h> 36 1.1 skrll 37 1.1 skrll #include <dev/fdt/fdtvar.h> 38 1.1 skrll #include <dev/fdt/syscon.h> 39 1.1 skrll 40 1.1 skrll 41 1.1 skrll struct jh7110_pciephy_softc { 42 1.1 skrll device_t sc_dev; 43 1.1 skrll bus_space_tag_t sc_bst; 44 1.1 skrll bus_space_handle_t sc_bsh; 45 1.1 skrll int sc_phandle; 46 1.1 skrll }; 47 1.1 skrll 48 1.1 skrll /* Register definitions */ 49 1.1 skrll #define PCIE_KVCO_LEVEL 0x28 50 1.1 skrll #define PCEI_PHY_KVCO_FINE_TUNE_LEVEL 0x91 51 1.1 skrll 52 1.1 skrll #define PCIE_USB3_PHY_PLL_CTL 0x7c 53 1.1 skrll 54 1.1 skrll #define PCIE_KVCO_TUNE_SIGNAL 0x80 55 1.1 skrll #define PCIE_KVO_FINE_TUNE_SIGNALS 0x0c 56 1.1 skrll 57 1.1 skrll #define RD4(sc, reg) \ 58 1.1 skrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg)) 59 1.1 skrll #define WR4(sc, reg, val) \ 60 1.1 skrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val)) 61 1.1 skrll 62 1.1 skrll static void * 63 1.1 skrll jh7110pciephy_acquire(device_t dev, const void *data, size_t len) 64 1.1 skrll { 65 1.1 skrll struct jh7110_pciephy_softc * const sc = device_private(dev); 66 1.1 skrll 67 1.1 skrll if (len != 0) { 68 1.1 skrll aprint_verbose("phy acquire with len %zu", len); 69 1.1 skrll return NULL; 70 1.1 skrll } 71 1.1 skrll 72 1.1 skrll return sc; 73 1.1 skrll } 74 1.1 skrll 75 1.1 skrll static void 76 1.1 skrll jh7110pciephy_release(device_t dev, void *data) 77 1.1 skrll { 78 1.1 skrll } 79 1.1 skrll 80 1.1 skrll static int 81 1.1 skrll jh7110pciephy_enable(device_t dev, void *priv, bool enable) 82 1.1 skrll { 83 1.1 skrll 84 1.1 skrll return 0; 85 1.1 skrll } 86 1.1 skrll 87 1.1 skrll const struct fdtbus_phy_controller_func jh7110pciephy_funcs = { 88 1.1 skrll .acquire = jh7110pciephy_acquire, 89 1.1 skrll .release = jh7110pciephy_release, 90 1.1 skrll .enable = jh7110pciephy_enable, 91 1.1 skrll }; 92 1.1 skrll 93 1.1 skrll /* Compat string(s) */ 94 1.1 skrll static const struct device_compatible_entry compat_data[] = { 95 1.1 skrll { .compat = "starfive,jh7110-pcie-phy" }, 96 1.1 skrll DEVICE_COMPAT_EOL 97 1.1 skrll }; 98 1.1 skrll 99 1.1 skrll static int 100 1.1 skrll jh7110_pciephy_match(device_t parent, cfdata_t cf, void *aux) 101 1.1 skrll { 102 1.1 skrll struct fdt_attach_args * const faa = aux; 103 1.1 skrll 104 1.1 skrll return of_compatible_match(faa->faa_phandle, compat_data); 105 1.1 skrll } 106 1.1 skrll 107 1.1 skrll static void 108 1.1 skrll jh7110_pciephy_attach(device_t parent, device_t self, void *aux) 109 1.1 skrll { 110 1.1 skrll struct jh7110_pciephy_softc *sc = device_private(self); 111 1.1 skrll struct fdt_attach_args * const faa = aux; 112 1.1 skrll const int phandle = faa->faa_phandle; 113 1.1 skrll const bus_space_tag_t bst = faa->faa_bst; 114 1.1 skrll bus_addr_t addr; 115 1.1 skrll bus_size_t size; 116 1.1 skrll int error; 117 1.1 skrll 118 1.1 skrll error = fdtbus_get_reg(phandle, 0, &addr, &size); 119 1.1 skrll if (error) { 120 1.1 skrll aprint_error(": couldn't get registers\n"); 121 1.1 skrll return; 122 1.1 skrll } 123 1.1 skrll error = bus_space_map(bst, addr, size, 0, &sc->sc_bsh); 124 1.1 skrll if (error) { 125 1.1 skrll aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, 126 1.1 skrll error); 127 1.1 skrll return; 128 1.1 skrll } 129 1.1 skrll 130 1.1 skrll sc->sc_dev = self; 131 1.1 skrll sc->sc_phandle = phandle; 132 1.1 skrll sc->sc_bst = bst; 133 1.1 skrll 134 1.1 skrll aprint_naive("\n"); 135 1.1 skrll aprint_normal(": JH7110 PCIe PHY\n"); 136 1.1 skrll 137 1.1 skrll WR4(sc, PCIE_KVCO_LEVEL, PCEI_PHY_KVCO_FINE_TUNE_LEVEL); 138 1.1 skrll WR4(sc, PCIE_KVCO_TUNE_SIGNAL, PCIE_KVO_FINE_TUNE_SIGNALS); 139 1.1 skrll 140 1.3 skrll fdtbus_register_phy_controller(self, faa->faa_phandle, 141 1.1 skrll &jh7110pciephy_funcs); 142 1.1 skrll } 143 1.1 skrll 144 1.1 skrll CFATTACH_DECL_NEW(jh7110_pciephy, sizeof(struct jh7110_pciephy_softc), 145 1.1 skrll jh7110_pciephy_match, jh7110_pciephy_attach, NULL, NULL); 146