Home | History | Annotate | Line # | Download | only in dev
      1  1.1  rumble /*	$NetBSD: scnreg.h,v 1.1 2009/02/10 06:04:56 rumble Exp $	*/
      2  1.1  rumble 
      3  1.1  rumble /*
      4  1.1  rumble  * Copyright (c) 1996, 1997 Philip L. Budne.
      5  1.1  rumble  * Copyright (c) 1993 Philip A. Nelson.
      6  1.1  rumble  * All rights reserved.
      7  1.1  rumble  *
      8  1.1  rumble  * Redistribution and use in source and binary forms, with or without
      9  1.1  rumble  * modification, are permitted provided that the following conditions
     10  1.1  rumble  * are met:
     11  1.1  rumble  * 1. Redistributions of source code must retain the above copyright
     12  1.1  rumble  *    notice, this list of conditions and the following disclaimer.
     13  1.1  rumble  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1  rumble  *    notice, this list of conditions and the following disclaimer in the
     15  1.1  rumble  *    documentation and/or other materials provided with the distribution.
     16  1.1  rumble  * 3. All advertising materials mentioning features or use of this software
     17  1.1  rumble  *    must display the following acknowledgement:
     18  1.1  rumble  *	This product includes software developed by Philip A. Nelson.
     19  1.1  rumble  * 4. The name of Philip A. Nelson may not be used to endorse or promote
     20  1.1  rumble  *    products derived from this software without specific prior written
     21  1.1  rumble  *    permission.
     22  1.1  rumble  *
     23  1.1  rumble  * THIS SOFTWARE IS PROVIDED BY PHILIP NELSON ``AS IS'' AND ANY EXPRESS OR
     24  1.1  rumble  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25  1.1  rumble  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26  1.1  rumble  * IN NO EVENT SHALL PHILIP NELSON BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     27  1.1  rumble  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     28  1.1  rumble  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     29  1.1  rumble  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     30  1.1  rumble  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     31  1.1  rumble  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     32  1.1  rumble  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33  1.1  rumble  *
     34  1.1  rumble  *	scnreg.h: definitions for 2681/2692/68681 duart
     35  1.1  rumble  */
     36  1.1  rumble 
     37  1.1  rumble /*
     38  1.1  rumble  * register offsets
     39  1.1  rumble  */
     40  1.1  rumble 
     41  1.1  rumble /* per-channel regs (channel B's at SCN_REG(8-11)) */
     42  1.1  rumble #define CH_MR	SCN_REG(0)	/* rw mode register */
     43  1.1  rumble #define CH_SR	SCN_REG(1)	/* ro status register */
     44  1.1  rumble #define CH_CSR	SCN_REG(1)	/* wo clock select reg */
     45  1.1  rumble #define CH_CR	SCN_REG(2)	/* wo command reg */
     46  1.1  rumble #define CH_DAT	SCN_REG(3)	/* rw data reg */
     47  1.1  rumble 
     48  1.1  rumble /* duart-wide regs */
     49  1.1  rumble #define DU_IPCR	SCN_REG(4)	/* ro input port change reg */
     50  1.1  rumble #define DU_ACR	SCN_REG(4)	/* wo aux control reg */
     51  1.1  rumble #define DU_ISR	SCN_REG(5)	/* ro interrupt stat reg */
     52  1.1  rumble #define DU_IMR	SCN_REG(5)	/* wo interrupt mask reg */
     53  1.1  rumble #define DU_CTUR	SCN_REG(6)	/* rw counter timer upper reg */
     54  1.1  rumble #define DU_CTLR	SCN_REG(7)	/* rw counter timer lower reg */
     55  1.1  rumble 				/* SCN_REG(8-11) channel b (see above) */
     56  1.1  rumble 				/* SCN_REG(12): reserved */
     57  1.1  rumble #define DU_IP	SCN_REG(13)	/* ro input port */
     58  1.1  rumble #define DU_OPCR	SCN_REG(13)	/* wo output port cfg reg */
     59  1.1  rumble #define DU_CSTRT SCN_REG(14)	/* ro start C/T cmd */
     60  1.1  rumble #define DU_OPSET SCN_REG(14)	/* wo output port set */
     61  1.1  rumble #define DU_CSTOP SCN_REG(15)	/* ro stop C/T cmd */
     62  1.1  rumble #define DU_OPCLR SCN_REG(15)	/* wo output port reset */
     63  1.1  rumble 
     64  1.1  rumble /*
     65  1.1  rumble  * Data Values
     66  1.1  rumble  */
     67  1.1  rumble 
     68  1.1  rumble /*
     69  1.1  rumble  * MR (mode register) -- per channel
     70  1.1  rumble  */
     71  1.1  rumble 
     72  1.1  rumble /* MR0 (scn26c92 only) need to use CR_CMD_MR0 before access */
     73  1.1  rumble #define MR0_MODE	0x07	/* extended baud rate mode (MR0A only) */
     74  1.1  rumble #define MR0_TXINT	0x30	/* Tx int threshold */
     75  1.1  rumble #define MR0_RXINT	0x40	/* Rx int threshold (along with MR1_FFULL) */
     76  1.1  rumble #define MR0_RXWD	0x80	/* Rx watchdog (8 byte-times after last rx) */
     77  1.1  rumble 
     78  1.1  rumble #define MR0_MODE_0	0x00	/* Normal mode */
     79  1.1  rumble #define MR0_MODE_1	0x01	/* Extended mode 1 */
     80  1.1  rumble #define MR0_MODE_2	0x04	/* Extended mode 2 */
     81  1.1  rumble 
     82  1.1  rumble #define MR0_TXINT_EMPTY	0x00	/* TxInt when 8 FIFO bytes empty  (default) */
     83  1.1  rumble #define MR0_TXINT_4	0x10	/* TxInt when 4 or more FIFO bytes empty */
     84  1.1  rumble #define MR0_TXINT_6	0x20	/* TxInt when 6 or more FIFO bytes empty */
     85  1.1  rumble #define MR0_TXINT_TXRDY	0x30	/* TxInt when 1 or more FIFO bytes empty */
     86  1.1  rumble 
     87  1.1  rumble /* MR1 (need to use CR_CMD_MR1 before each access) */
     88  1.1  rumble #define MR1_CS5		0x00
     89  1.1  rumble #define MR1_CS6		0x01
     90  1.1  rumble #define MR1_CS7		0x02
     91  1.1  rumble #define MR1_CS8		0x03
     92  1.1  rumble 
     93  1.1  rumble #define	MR1_PEVEN	0x00
     94  1.1  rumble #define MR1_PODD	0x04
     95  1.1  rumble #define MR1_PNONE	0x10
     96  1.1  rumble 
     97  1.1  rumble #define MR1_RXBLK	0x20	/* "block" error mode */
     98  1.1  rumble #define MR1_FFULL	0x40	/* wait until FIFO full for rxint (cf MR0) */
     99  1.1  rumble #define MR1_RXRTS	0x80	/* auto RTS input flow ctrl */
    100  1.1  rumble 
    101  1.1  rumble /* MR2 (any access to MR after MR1) */
    102  1.1  rumble #define MR2_STOP	0x0f	/* mask for stop bits */
    103  1.1  rumble #define MR2_STOP1	0x07
    104  1.1  rumble #define MR2_STOP2	0x0f
    105  1.1  rumble 
    106  1.1  rumble #define MR2_TXCTS	0x10	/* transmitter follows CTS */
    107  1.1  rumble #define MR2_TXRTS	0x20	/* RTS follows transmitter */
    108  1.1  rumble #define MR2_MODE	0xc0	/* mode mask */
    109  1.1  rumble 
    110  1.1  rumble /*
    111  1.1  rumble  * IP (input port)
    112  1.1  rumble  */
    113  1.1  rumble #define IP_IP0		0x01
    114  1.1  rumble #define IP_IP1		0x02
    115  1.1  rumble #define IP_IP2		0x04
    116  1.1  rumble #define IP_IP3		0x08
    117  1.1  rumble #define IP_IP4		0x10
    118  1.1  rumble #define IP_IP5		0x20
    119  1.1  rumble #define IP_IP6		0x40
    120  1.1  rumble /* D7 is always 1 */
    121  1.1  rumble 
    122  1.1  rumble /*
    123  1.1  rumble  * ACR (Aux Control Register)
    124  1.1  rumble  */
    125  1.1  rumble 
    126  1.1  rumble #define ACR_DELTA_IP0	0x01	/* enable IP0 delta interrupt */
    127  1.1  rumble #define ACR_DELTA_IP1	0x02	/* enable IP1 delta interrupt */
    128  1.1  rumble #define ACR_DELTA_IP2	0x04	/* enable IP2 delta interrupt */
    129  1.1  rumble #define ACR_DELTA_IP3	0x08	/* enable IP3 delta interrupt */
    130  1.1  rumble #define ACR_CT		0x70	/* counter/timer mode (ACT_CT_xxx) */
    131  1.1  rumble #define ACR_BRG		0x80	/* baud rate generator speed set */
    132  1.1  rumble 
    133  1.1  rumble /* counter/timer mode */
    134  1.1  rumble #define ACR_CT_CEXT	0x00	/* counter: external (IP2) */
    135  1.1  rumble #define ACR_CT_CTXA	0x10	/* counter: TxCA x 1 */
    136  1.1  rumble #define ACR_CT_CTXB	0x20	/* counter: TxCB x 1 */
    137  1.1  rumble #define ACR_CT_CCLK	0x30	/* counter: X1/CLK div 16 */
    138  1.1  rumble #define ACR_CT_TEXT1	0x40	/* timer: external (IP2) */
    139  1.1  rumble #define ACR_CT_TEXT16	0x50	/* timer: external (IP2) div 16 */
    140  1.1  rumble #define ACR_CT_TCLK1	0x60	/* timer: X1/CLK */
    141  1.1  rumble #define ACR_CT_TCLK16	0x70	/* timer: X1/CLK div 16 */
    142  1.1  rumble 
    143  1.1  rumble /*
    144  1.1  rumble  * IPCR (Input Port Change Register) -- per channel
    145  1.1  rumble  */
    146  1.1  rumble #define IPCR_IP0	0x01
    147  1.1  rumble #define IPCR_IP1	0x02
    148  1.1  rumble #define IPCR_IP2	0x04
    149  1.1  rumble #define IPCR_IP3	0x08
    150  1.1  rumble #define IPCR_DELTA_IP0	0x10
    151  1.1  rumble #define IPCR_DELTA_IP1	0x20
    152  1.1  rumble #define IPCR_DELTA_IP2	0x40
    153  1.1  rumble #define IPCR_DELTA_IP3	0x80
    154  1.1  rumble 
    155  1.1  rumble /*
    156  1.1  rumble  * output port config register
    157  1.1  rumble  * if bit(s) clear OP line follows OP register OPn bit
    158  1.1  rumble  */
    159  1.1  rumble 
    160  1.1  rumble #define OPCR_OP7_TXRDYB	0x80	/* OP7: TxRDYB */
    161  1.1  rumble #define OPCR_OP6_TXRDYA	0x40	/* OP6: TxRDYA */
    162  1.1  rumble #define OPCR_OP5_RXRDYB	0x20	/* OP5: ch B RxRDY/FFULL */
    163  1.1  rumble #define OPCR_OP4_RXRDYA	0x10	/* OP4: ch A RxRDY/FFULL */
    164  1.1  rumble 
    165  1.1  rumble #define OPCR_OP3	0xC0	/* OP3: mask */
    166  1.1  rumble #define OPCR_OP2	0x03	/* OP2: mask */
    167  1.1  rumble 
    168  1.1  rumble /*
    169  1.1  rumble  * output port
    170  1.1  rumble  */
    171  1.1  rumble #define OP_OP0		0x01
    172  1.1  rumble #define OP_OP1		0x02
    173  1.1  rumble #define OP_OP2		0x04
    174  1.1  rumble #define OP_OP3		0x08
    175  1.1  rumble #define OP_OP4		0x10
    176  1.1  rumble #define OP_OP5		0x20
    177  1.1  rumble #define OP_OP6		0x40
    178  1.1  rumble #define OP_OP7		0x80
    179  1.1  rumble 
    180  1.1  rumble /*
    181  1.1  rumble  * CR (command register) -- per channel
    182  1.1  rumble  */
    183  1.1  rumble 
    184  1.1  rumble /* bits (may be or'ed together, with a command) */
    185  1.1  rumble #define CR_ENA_RX	0x01
    186  1.1  rumble #define CR_DIS_RX	0x02
    187  1.1  rumble #define CR_ENA_TX	0x04
    188  1.1  rumble #define CR_DIS_TX	0x08
    189  1.1  rumble 
    190  1.1  rumble /* commands */
    191  1.1  rumble #define CR_CMD_NOP	0x00
    192  1.1  rumble #define CR_CMD_MR1	0x10
    193  1.1  rumble #define CR_CMD_RESET_RX	0x20
    194  1.1  rumble #define CR_CMD_RESET_TX	0x30
    195  1.1  rumble #define CR_CMD_RESET_ERR 0x40
    196  1.1  rumble #define CR_CMD_RESET_BRK 0x50
    197  1.1  rumble #define CR_CMD_START_BRK 0x60
    198  1.1  rumble #define CR_CMD_STOP_BRK	0x70
    199  1.1  rumble 
    200  1.1  rumble /* 2692-only commands */
    201  1.1  rumble #define CR_CMD_RTS_ON	0x80	/* raise RTS */
    202  1.1  rumble #define CR_CMD_RTS_OFF	0x90	/* lower RTS */
    203  1.1  rumble #define CR_CMD_TIM_ON	0xa0	/* enable timeout mode */
    204  1.1  rumble #define CR_CMD_TIM_OFF	0xc0	/* reset timeout mode */
    205  1.1  rumble #define CR_CMD_PDN_ON	0xe0	/* power down mode on */
    206  1.1  rumble #define CR_CMD_PDN_RUN	0xf0	/* power down mode off (normal run) */
    207  1.1  rumble 
    208  1.1  rumble /* 26C92-only commands */
    209  1.1  rumble #define CR_CMD_MR0	0xb0	/* MR0 select */
    210  1.1  rumble 
    211  1.1  rumble 
    212  1.1  rumble /*
    213  1.1  rumble  * SR (status register) -- per channel
    214  1.1  rumble  */
    215  1.1  rumble #define SR_RX_RDY	0x01
    216  1.1  rumble #define SR_RX_FFULL	0x02	/* rx fifo full */
    217  1.1  rumble #define SR_TX_RDY	0x04	/* tx room for more */
    218  1.1  rumble #define SR_TX_EMPTY	0x08	/* tx dry */
    219  1.1  rumble 
    220  1.1  rumble #define SR_OVERRUN	0x10
    221  1.1  rumble 
    222  1.1  rumble /* bits cleared by reset error (see MR1 error mode bit) */
    223  1.1  rumble #define SR_PARITY	0x20	/* received parity error */
    224  1.1  rumble #define SR_FRAME	0x40	/* received framing error */
    225  1.1  rumble #define SR_BREAK	0x80	/* received break */
    226  1.1  rumble 
    227  1.1  rumble /*
    228  1.1  rumble  * Interrupt Mask Register (IMR) and ISR (Interrupt Status Register)
    229  1.1  rumble  */
    230  1.1  rumble #define INT_TXA		0x01	/* Tx Ready A */
    231  1.1  rumble #define INT_RXA		0x02	/* Rx Ready/FIFO Full A */
    232  1.1  rumble #define INT_BRKA	0x04	/* Delta Break A */
    233  1.1  rumble #define INT_CTR		0x08	/* counter ready */
    234  1.1  rumble #define INT_TXB		0x10	/* Tx Ready B */
    235  1.1  rumble #define INT_RXB		0x20	/* Rx Ready/FIFO Full B */
    236  1.1  rumble #define INT_BRKB	0x40	/* Delta Break B */
    237  1.1  rumble #define INT_IP		0x80	/* input port change */
    238