Home | History | Annotate | Line # | Download | only in ioc
      1  1.2  christos /* $NetBSD: iocreg.h,v 1.2 2005/12/11 12:18:53 christos Exp $	 */
      2  1.1    sekiya 
      3  1.1    sekiya /*
      4  1.1    sekiya  * Copyright (c) 2003 Christopher Sekiya
      5  1.1    sekiya  * Copyright (c) 2001 Rafal K. Boni
      6  1.1    sekiya  * All rights reserved.
      7  1.1    sekiya  *
      8  1.1    sekiya  * Redistribution and use in source and binary forms, with or without
      9  1.1    sekiya  * modification, are permitted provided that the following conditions
     10  1.1    sekiya  * are met:
     11  1.1    sekiya  * 1. Redistributions of source code must retain the above copyright
     12  1.1    sekiya  *    notice, this list of conditions and the following disclaimer.
     13  1.1    sekiya  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1    sekiya  *    notice, this list of conditions and the following disclaimer in the
     15  1.1    sekiya  *    documentation and/or other materials provided with the distribution.
     16  1.1    sekiya  * 3. The name of the author may not be used to endorse or promote products
     17  1.1    sekiya  *    derived from this software without specific prior written permission.
     18  1.1    sekiya  *
     19  1.1    sekiya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     20  1.1    sekiya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     21  1.1    sekiya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     22  1.1    sekiya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     23  1.1    sekiya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     24  1.1    sekiya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     25  1.1    sekiya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     26  1.1    sekiya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     27  1.1    sekiya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     28  1.1    sekiya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     29  1.1    sekiya  */
     30  1.1    sekiya 
     31  1.1    sekiya #ifndef _ARCH_SGIMIPS_IOC_IOCREG_H_
     32  1.1    sekiya #define	_ARCH_SGIMIPS_IOC_IOCREG_H_
     33  1.1    sekiya 
     34  1.1    sekiya /*
     35  1.1    sekiya  * IOC1/2 memory map.
     36  1.1    sekiya  *
     37  1.1    sekiya  * The IOC1/2 is connected to the HPC#0, PBus channel 6, so these registers
     38  1.1    sekiya  * are based from the external register window for PBus channel 6 on HPC#0.
     39  1.1    sekiya  *
     40  1.1    sekiya  */
     41  1.1    sekiya 
     42  1.1    sekiya #define IOC_PLP_REGS			0x00	/* Parallel port registers */
     43  1.1    sekiya #define IOC_PLP_REGS_SIZE		0x2c
     44  1.1    sekiya 
     45  1.1    sekiya #define IOC_PLP_DATA			0x00	/* Data register */
     46  1.1    sekiya #define IOC_PLP_CTL			0x04	/* Control register */
     47  1.1    sekiya #define IOC_PLP_STAT			0x08	/* Status register */
     48  1.1    sekiya #define IOC_PLP_DMACTL			0x0c	/* DMA control register */
     49  1.1    sekiya #define IOC_PLP_INTSTAT			0x10	/* Interrupt status register */
     50  1.1    sekiya #define IOC_PLP_INTMASK			0x14	/* Interrupt mask register */
     51  1.1    sekiya #define IOC_PLP_TIMER1			0x18	/* Timer 1 register */
     52  1.1    sekiya #define IOC_PLP_TIMER2			0x1c	/* Timer 2 register */
     53  1.1    sekiya #define IOC_PLP_TIMER3			0x20	/* Timer 3 register */
     54  1.1    sekiya #define IOC_PLP_TIMER4			0x24	/* Timer 4 register */
     55  1.1    sekiya 
     56  1.1    sekiya #define IOC_SERIAL_REGS			0x30	/* Serial port registers */
     57  1.1    sekiya #define IOC_SERIAL_REGS_SIZE		0x0c
     58  1.1    sekiya 
     59  1.1    sekiya #define IOC_SERIAL_PORT1_CMD		0x00	/* Port 1 command transfer */
     60  1.1    sekiya #define IOC_SERIAL_PORT1_DATA		0x04	/* Port 1 data transfer */
     61  1.1    sekiya #define IOC_SERIAL_PORT2_CMD		0x08	/* Port 2 command transfer */
     62  1.1    sekiya #define IOC_SERIAL_PORT2_DATA		0x0c	/* Port 2 data transfer */
     63  1.1    sekiya 
     64  1.1    sekiya #define IOC_KB_REGS			0x40	/* Keyboard/mouse registers */
     65  1.1    sekiya #define IOC_KB_REGS_SIZE		0x08
     66  1.1    sekiya 
     67  1.1    sekiya /* Miscellaneous registers */
     68  1.1    sekiya 
     69  1.1    sekiya #define IOC_MISC_REGS			0x48	/* Misc. IOC regs */
     70  1.1    sekiya #define IOC_MISC_REGS_SIZE		0x34
     71  1.1    sekiya 
     72  1.1    sekiya #define IOC_GCSEL			0x48	/* General select register */
     73  1.1    sekiya 
     74  1.1    sekiya #define IOC_GCREG			0x4c	/* General control register */
     75  1.1    sekiya 
     76  1.1    sekiya #define IOC_PANEL			0x50	/* Front Panel register */
     77  1.1    sekiya #define IOC_PANEL_POWER_STATE		0x01
     78  1.1    sekiya #define IOC_PANEL_POWER_IRQ		0x02
     79  1.1    sekiya #define IOC_PANEL_VDOWN_IRQ		0x10
     80  1.1    sekiya #define IOC_PANEL_VDOWN_HOLD		0x20
     81  1.1    sekiya #define IOC_PANEL_VUP_IRQ		0x40
     82  1.1    sekiya #define IOC_PANEL_VUP_HOLD		0x80
     83  1.1    sekiya 
     84  1.1    sekiya #define IOC_SYSID			0x58	/* System ID register */
     85  1.1    sekiya #define IOC_SYSID_SYSTYPE		0x01	/* 0: Sapphire, 1: Full House */
     86  1.1    sekiya #define IOC_SYSID_BOARDREV		0x1e
     87  1.1    sekiya #define IOC_SYSID_BOARDREV_SHIFT	1
     88  1.1    sekiya #define IOC_SYSID_CHIPREV		0xe0
     89  1.1    sekiya #define IOC_SYSID_CHIPREV_SHIFT		5
     90  1.1    sekiya 
     91  1.1    sekiya #define IOC_READ			0x60	/* Read register */
     92  1.1    sekiya #define IOC_READ_SCSI0_POWER		0x10
     93  1.1    sekiya #define IOC_READ_SCSI1_POWER		0x20
     94  1.1    sekiya #define IOC_READ_ENET_POWER		0x40
     95  1.1    sekiya #define IOC_READ_ENET_LINK		0x80
     96  1.1    sekiya 
     97  1.1    sekiya #define IOC_DMASEL			0x68	/* DMA select register */
     98  1.1    sekiya #define IOC_DMASEL_ISDN_B		0x01
     99  1.1    sekiya #define IOC_DMASEL_ISDN_A		0x02
    100  1.1    sekiya #define IOC_DMASEL_PARALLEL		0x04
    101  1.1    sekiya #define IOC_DMASEL_SERIAL_10MHZ		0x00
    102  1.1    sekiya #define IOC_DMASEL_SERIAL_6MHZ		0x10
    103  1.1    sekiya #define IOC_DMASEL_SERIAL_EXTERNAL	0x20
    104  1.1    sekiya 
    105  1.1    sekiya #define IOC_RESET			0x70	/* Reset register */
    106  1.1    sekiya #define IOC_RESET_PARALLEL		0x01
    107  1.1    sekiya #define IOC_RESET_PCKBC			0x02
    108  1.1    sekiya #define IOC_RESET_EISA			0x04
    109  1.1    sekiya #define IOC_RESET_ISDN			0x08
    110  1.1    sekiya #define IOC_RESET_LED_GREEN		0x10
    111  1.1    sekiya #define IOC_RESET_LED_RED		0x20
    112  1.1    sekiya #define IOC_RESET_LED_ORANGE		0x40
    113  1.1    sekiya 
    114  1.1    sekiya #define IOC_WRITE			0x78	/* Write register */
    115  1.1    sekiya #define IOC_WRITE_ENET_NTH		0x01
    116  1.1    sekiya #define IOC_WRITE_ENET_UTP		0x02
    117  1.1    sekiya #define IOC_WRITE_ENET_AUI		0x04
    118  1.1    sekiya #define IOC_WRITE_ENET_AUTO		0x08
    119  1.1    sekiya #define IOC_WRITE_PC_UART2		0x10
    120  1.1    sekiya #define IOC_WRITE_PC_UART1		0x20
    121  1.1    sekiya #define IOC_WRITE_MARGIN_LOW		0x40
    122  1.1    sekiya #define IOC_WRITE_MARGIN_HIGH		0x80
    123  1.1    sekiya 
    124  1.1    sekiya #endif				/* _ARCH_SGIMIPS_IOC_IOCREG_H_ */
    125