mace.c revision 1.4.2.2 1 1.4.2.2 skrll /* $NetBSD: mace.c,v 1.4.2.2 2004/08/03 10:40:07 skrll Exp $ */
2 1.4.2.2 skrll
3 1.4.2.2 skrll /*
4 1.4.2.2 skrll * Copyright (c) 2003 Christopher Sekiya
5 1.4.2.2 skrll * Copyright (c) 2002,2003 Rafal K. Boni
6 1.4.2.2 skrll * Copyright (c) 2000 Soren S. Jorvang
7 1.4.2.2 skrll * All rights reserved.
8 1.4.2.2 skrll *
9 1.4.2.2 skrll * Redistribution and use in source and binary forms, with or without
10 1.4.2.2 skrll * modification, are permitted provided that the following conditions
11 1.4.2.2 skrll * are met:
12 1.4.2.2 skrll * 1. Redistributions of source code must retain the above copyright
13 1.4.2.2 skrll * notice, this list of conditions and the following disclaimer.
14 1.4.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
15 1.4.2.2 skrll * notice, this list of conditions and the following disclaimer in the
16 1.4.2.2 skrll * documentation and/or other materials provided with the distribution.
17 1.4.2.2 skrll * 3. All advertising materials mentioning features or use of this software
18 1.4.2.2 skrll * must display the following acknowledgement:
19 1.4.2.2 skrll * This product includes software developed for the
20 1.4.2.2 skrll * NetBSD Project. See http://www.NetBSD.org/ for
21 1.4.2.2 skrll * information about NetBSD.
22 1.4.2.2 skrll * 4. The name of the author may not be used to endorse or promote products
23 1.4.2.2 skrll * derived from this software without specific prior written permission.
24 1.4.2.2 skrll *
25 1.4.2.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
26 1.4.2.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
27 1.4.2.2 skrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
28 1.4.2.2 skrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
29 1.4.2.2 skrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
30 1.4.2.2 skrll * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
31 1.4.2.2 skrll * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
32 1.4.2.2 skrll * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
33 1.4.2.2 skrll * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
34 1.4.2.2 skrll * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 1.4.2.2 skrll */
36 1.4.2.2 skrll
37 1.4.2.2 skrll /*
38 1.4.2.2 skrll * O2 MACE
39 1.4.2.2 skrll *
40 1.4.2.2 skrll * The MACE is weird -- although it is a 32-bit device, writes only seem to
41 1.4.2.2 skrll * work properly if they are 64-bit-at-once writes (at least, out in ISA
42 1.4.2.2 skrll * space and probably MEC space -- the PCI stuff seems to be okay with _4).
43 1.4.2.2 skrll * Therefore, the _8* routines are used even though the top 32 bits are
44 1.4.2.2 skrll * thrown away.
45 1.4.2.2 skrll */
46 1.4.2.2 skrll
47 1.4.2.2 skrll #include <sys/cdefs.h>
48 1.4.2.2 skrll __KERNEL_RCSID(0, "$NetBSD: mace.c,v 1.4.2.2 2004/08/03 10:40:07 skrll Exp $");
49 1.4.2.2 skrll
50 1.4.2.2 skrll #include <sys/param.h>
51 1.4.2.2 skrll #include <sys/systm.h>
52 1.4.2.2 skrll #include <sys/device.h>
53 1.4.2.2 skrll #include <sys/callout.h>
54 1.4.2.2 skrll #include <sys/mbuf.h>
55 1.4.2.2 skrll #include <sys/malloc.h>
56 1.4.2.2 skrll #include <sys/kernel.h>
57 1.4.2.2 skrll #include <sys/socket.h>
58 1.4.2.2 skrll #include <sys/ioctl.h>
59 1.4.2.2 skrll #include <sys/errno.h>
60 1.4.2.2 skrll #include <sys/syslog.h>
61 1.4.2.2 skrll
62 1.4.2.2 skrll #include <uvm/uvm_extern.h>
63 1.4.2.2 skrll
64 1.4.2.2 skrll #define _SGIMIPS_BUS_DMA_PRIVATE
65 1.4.2.2 skrll #include <machine/bus.h>
66 1.4.2.2 skrll #include <machine/cpu.h>
67 1.4.2.2 skrll #include <machine/locore.h>
68 1.4.2.2 skrll #include <machine/autoconf.h>
69 1.4.2.2 skrll #include <machine/machtype.h>
70 1.4.2.2 skrll
71 1.4.2.2 skrll #include <sgimips/mace/macevar.h>
72 1.4.2.2 skrll #include <sgimips/mace/macereg.h>
73 1.4.2.2 skrll #include <sgimips/dev/crimevar.h>
74 1.4.2.2 skrll #include <sgimips/dev/crimereg.h>
75 1.4.2.2 skrll
76 1.4.2.2 skrll #include "locators.h"
77 1.4.2.2 skrll
78 1.4.2.2 skrll #define MACE_NINTR 32 /* actually only 8, but interrupts are shared */
79 1.4.2.2 skrll
80 1.4.2.2 skrll struct {
81 1.4.2.2 skrll unsigned int irq;
82 1.4.2.2 skrll unsigned int intrmask;
83 1.4.2.2 skrll int (*func)(void *);
84 1.4.2.2 skrll void *arg;
85 1.4.2.2 skrll struct evcnt evcnt;
86 1.4.2.2 skrll char evname[32];
87 1.4.2.2 skrll } maceintrtab[MACE_NINTR];
88 1.4.2.2 skrll
89 1.4.2.2 skrll struct mace_softc {
90 1.4.2.2 skrll struct device sc_dev;
91 1.4.2.2 skrll
92 1.4.2.2 skrll bus_space_tag_t iot;
93 1.4.2.2 skrll bus_space_handle_t ioh;
94 1.4.2.2 skrll bus_dma_tag_t dmat; /* 32KB ring buffers, 4KB segments, for ISA */
95 1.4.2.2 skrll int nsegs;
96 1.4.2.2 skrll bus_dma_segment_t seg;
97 1.4.2.2 skrll bus_dmamap_t map;
98 1.4.2.2 skrll
99 1.4.2.2 skrll void *isa_ringbuffer;
100 1.4.2.2 skrll };
101 1.4.2.2 skrll
102 1.4.2.2 skrll static int mace_match(struct device *, struct cfdata *, void *);
103 1.4.2.2 skrll static void mace_attach(struct device *, struct device *, void *);
104 1.4.2.2 skrll static int mace_print(void *, const char *);
105 1.4.2.2 skrll static int mace_search(struct device *, struct cfdata *, void *);
106 1.4.2.2 skrll
107 1.4.2.2 skrll CFATTACH_DECL(mace, sizeof(struct mace_softc),
108 1.4.2.2 skrll mace_match, mace_attach, NULL, NULL);
109 1.4.2.2 skrll
110 1.4.2.2 skrll #if defined(BLINK)
111 1.4.2.2 skrll static struct callout mace_blink_ch = CALLOUT_INITIALIZER;
112 1.4.2.2 skrll static void mace_blink(void *);
113 1.4.2.2 skrll #endif
114 1.4.2.2 skrll
115 1.4.2.2 skrll static int
116 1.4.2.2 skrll mace_match(struct device *parent, struct cfdata *match, void *aux)
117 1.4.2.2 skrll {
118 1.4.2.2 skrll
119 1.4.2.2 skrll /*
120 1.4.2.2 skrll * The MACE is in the O2.
121 1.4.2.2 skrll */
122 1.4.2.2 skrll if (mach_type == MACH_SGI_IP32)
123 1.4.2.2 skrll return (1);
124 1.4.2.2 skrll
125 1.4.2.2 skrll return (0);
126 1.4.2.2 skrll }
127 1.4.2.2 skrll
128 1.4.2.2 skrll static void
129 1.4.2.2 skrll mace_attach(struct device *parent, struct device *self, void *aux)
130 1.4.2.2 skrll {
131 1.4.2.2 skrll struct mace_softc *sc = (struct mace_softc *)self;
132 1.4.2.2 skrll struct mainbus_attach_args *ma = aux;
133 1.4.2.2 skrll u_int32_t scratch;
134 1.4.2.2 skrll
135 1.4.2.2 skrll sc->iot = SGIMIPS_BUS_SPACE_MACE;
136 1.4.2.2 skrll sc->dmat = &sgimips_default_bus_dma_tag;
137 1.4.2.2 skrll
138 1.4.2.2 skrll if (bus_space_map(sc->iot, ma->ma_addr, 0,
139 1.4.2.2 skrll BUS_SPACE_MAP_LINEAR, &sc->ioh))
140 1.4.2.2 skrll panic("mace_attach: could not allocate memory\n");
141 1.4.2.2 skrll
142 1.4.2.2 skrll #if 0
143 1.4.2.2 skrll /*
144 1.4.2.2 skrll * There's something deeply wrong with the alloc() routine -- it
145 1.4.2.2 skrll * returns a pointer to memory that is used by the kernel i/o
146 1.4.2.2 skrll * buffers. Disable for now.
147 1.4.2.2 skrll */
148 1.4.2.2 skrll
149 1.4.2.2 skrll if ((bus_dmamem_alloc(sc->dmat, 32768, PAGE_SIZE, 32768,
150 1.4.2.2 skrll &sc->seg, 1, &sc->nsegs, BUS_DMA_NOWAIT)) != 0) {
151 1.4.2.2 skrll printf(": unable to allocate DMA memory\n");
152 1.4.2.2 skrll return;
153 1.4.2.2 skrll }
154 1.4.2.2 skrll
155 1.4.2.2 skrll if ((bus_dmamem_map(sc->dmat, &sc->seg, sc->nsegs, 32768,
156 1.4.2.2 skrll (caddr_t *)&sc->isa_ringbuffer, BUS_DMA_NOWAIT | BUS_DMA_COHERENT))
157 1.4.2.2 skrll != 0) {
158 1.4.2.2 skrll printf(": unable to map control data\n");
159 1.4.2.2 skrll return;
160 1.4.2.2 skrll }
161 1.4.2.2 skrll
162 1.4.2.2 skrll if ((bus_dmamap_create(sc->dmat, 32768, 1, 32768, 0,
163 1.4.2.2 skrll BUS_DMA_NOWAIT, &sc->map)) != 0) {
164 1.4.2.2 skrll printf(": unable to create DMA map for control data\n");
165 1.4.2.2 skrll return;
166 1.4.2.2 skrll }
167 1.4.2.2 skrll
168 1.4.2.2 skrll if ((scratch = bus_dmamap_load(sc->dmat, sc->map, sc->isa_ringbuffer,
169 1.4.2.2 skrll 32768, NULL, BUS_DMA_NOWAIT)) != 0) {
170 1.4.2.2 skrll printf(": unable to load DMA map for control data %i\n",
171 1.4.2.2 skrll scratch);
172 1.4.2.2 skrll }
173 1.4.2.2 skrll
174 1.4.2.2 skrll memset(sc->isa_ringbuffer, 0, 32768);
175 1.4.2.2 skrll
176 1.4.2.2 skrll bus_space_write_8(sc->iot, sc->ioh, MACE_ISA_RINGBASE,
177 1.4.2.2 skrll MIPS_KSEG1_TO_PHYS(sc->isa_ringbuffer) & 0xffff8000);
178 1.4.2.2 skrll
179 1.4.2.2 skrll aprint_normal(" isa ringbuffer 0x%x size 32k",
180 1.4.2.2 skrll MIPS_KSEG1_TO_PHYS((unsigned long)sc->isa_ringbuffer));
181 1.4.2.2 skrll #endif
182 1.4.2.2 skrll
183 1.4.2.2 skrll aprint_normal("\n");
184 1.4.2.2 skrll
185 1.4.2.2 skrll aprint_debug("%s: isa sts %llx\n", self->dv_xname,
186 1.4.2.2 skrll bus_space_read_8(sc->iot, sc->ioh, MACE_ISA_INT_STATUS));
187 1.4.2.2 skrll aprint_debug("%s: isa msk %llx\n", self->dv_xname,
188 1.4.2.2 skrll bus_space_read_8(sc->iot, sc->ioh, MACE_ISA_INT_MASK));
189 1.4.2.2 skrll
190 1.4.2.2 skrll /*
191 1.4.2.2 skrll * Turn on all ISA interrupts. These are actually masked and
192 1.4.2.2 skrll * registered via the CRIME, as the MACE ISA interrupt mask is
193 1.4.2.2 skrll * really whacky and nigh on impossible to map to a sane autoconfig
194 1.4.2.2 skrll * scheme.
195 1.4.2.2 skrll */
196 1.4.2.2 skrll
197 1.4.2.2 skrll bus_space_write_8(sc->iot, sc->ioh, MACE_ISA_INT_MASK, 0xffffffff);
198 1.4.2.2 skrll bus_space_write_8(sc->iot, sc->ioh, MACE_ISA_INT_STATUS, 0);
199 1.4.2.2 skrll
200 1.4.2.2 skrll /* set up LED for solid green or blink, if that's your fancy */
201 1.4.2.2 skrll scratch = bus_space_read_8(sc->iot, sc->ioh, MACE_ISA_FLASH_NIC_REG);
202 1.4.2.2 skrll scratch |= MACE_ISA_LED_RED;
203 1.4.2.2 skrll scratch &= ~(MACE_ISA_LED_GREEN);
204 1.4.2.2 skrll bus_space_write_8(sc->iot, sc->ioh, MACE_ISA_FLASH_NIC_REG, scratch);
205 1.4.2.2 skrll
206 1.4.2.2 skrll #if defined(BLINK)
207 1.4.2.2 skrll mace_blink(sc);
208 1.4.2.2 skrll #endif
209 1.4.2.2 skrll
210 1.4.2.2 skrll /* Initialize the maceintr elements to sane values */
211 1.4.2.2 skrll for (scratch = 0; scratch < MACE_NINTR; scratch++) {
212 1.4.2.2 skrll maceintrtab[scratch].func = NULL;
213 1.4.2.2 skrll maceintrtab[scratch].irq = 0;
214 1.4.2.2 skrll }
215 1.4.2.2 skrll
216 1.4.2.2 skrll config_search(mace_search, self, NULL);
217 1.4.2.2 skrll }
218 1.4.2.2 skrll
219 1.4.2.2 skrll
220 1.4.2.2 skrll static int
221 1.4.2.2 skrll mace_print(void *aux, const char *pnp)
222 1.4.2.2 skrll {
223 1.4.2.2 skrll struct mace_attach_args *maa = aux;
224 1.4.2.2 skrll
225 1.4.2.2 skrll if (pnp != 0)
226 1.4.2.2 skrll return QUIET;
227 1.4.2.2 skrll
228 1.4.2.2 skrll if (maa->maa_offset != MACECF_OFFSET_DEFAULT)
229 1.4.2.2 skrll aprint_normal(" offset 0x%lx", maa->maa_offset);
230 1.4.2.2 skrll if (maa->maa_intr != MACECF_INTR_DEFAULT)
231 1.4.2.2 skrll aprint_normal(" intr %d", maa->maa_intr);
232 1.4.2.2 skrll if (maa->maa_offset != MACECF_INTRMASK_DEFAULT)
233 1.4.2.2 skrll aprint_normal(" intrmask 0x%x", maa->maa_intrmask);
234 1.4.2.2 skrll
235 1.4.2.2 skrll return UNCONF;
236 1.4.2.2 skrll }
237 1.4.2.2 skrll
238 1.4.2.2 skrll static int
239 1.4.2.2 skrll mace_search(struct device *parent, struct cfdata *cf, void *aux)
240 1.4.2.2 skrll {
241 1.4.2.2 skrll struct mace_softc *sc = (struct mace_softc *)parent;
242 1.4.2.2 skrll struct mace_attach_args maa;
243 1.4.2.2 skrll int tryagain;
244 1.4.2.2 skrll
245 1.4.2.2 skrll do {
246 1.4.2.2 skrll maa.maa_offset = cf->cf_loc[MACECF_OFFSET];
247 1.4.2.2 skrll maa.maa_intr = cf->cf_loc[MACECF_INTR];
248 1.4.2.2 skrll maa.maa_intrmask = cf->cf_loc[MACECF_INTRMASK];
249 1.4.2.2 skrll maa.maa_st = SGIMIPS_BUS_SPACE_MACE;
250 1.4.2.2 skrll maa.maa_sh = sc->ioh; /* XXX */
251 1.4.2.2 skrll maa.maa_dmat = &sgimips_default_bus_dma_tag;
252 1.4.2.2 skrll maa.isa_ringbuffer = sc->isa_ringbuffer;
253 1.4.2.2 skrll
254 1.4.2.2 skrll tryagain = 0;
255 1.4.2.2 skrll if (config_match(parent, cf, &maa) > 0) {
256 1.4.2.2 skrll config_attach(parent, cf, &maa, mace_print);
257 1.4.2.2 skrll tryagain = (cf->cf_fstate == FSTATE_STAR);
258 1.4.2.2 skrll }
259 1.4.2.2 skrll
260 1.4.2.2 skrll } while (tryagain);
261 1.4.2.2 skrll
262 1.4.2.2 skrll return 0;
263 1.4.2.2 skrll }
264 1.4.2.2 skrll
265 1.4.2.2 skrll void *
266 1.4.2.2 skrll mace_intr_establish(int intr, int level, int (*func)(void *), void *arg)
267 1.4.2.2 skrll {
268 1.4.2.2 skrll int i;
269 1.4.2.2 skrll
270 1.4.2.2 skrll if (intr < 0 || intr >= 8)
271 1.4.2.2 skrll panic("invalid interrupt number");
272 1.4.2.2 skrll
273 1.4.2.2 skrll for (i = 0; i < MACE_NINTR; i++)
274 1.4.2.2 skrll if (maceintrtab[i].func == NULL) {
275 1.4.2.2 skrll maceintrtab[i].func = func;
276 1.4.2.2 skrll maceintrtab[i].arg = arg;
277 1.4.2.2 skrll maceintrtab[i].irq = (1 << intr);
278 1.4.2.2 skrll maceintrtab[i].intrmask = level;
279 1.4.2.2 skrll snprintf(maceintrtab[i].evname,
280 1.4.2.2 skrll sizeof(maceintrtab[i].evname),
281 1.4.2.2 skrll "intr %d level 0x%x", intr, level);
282 1.4.2.2 skrll evcnt_attach_dynamic(&maceintrtab[i].evcnt,
283 1.4.2.2 skrll EVCNT_TYPE_INTR, NULL,
284 1.4.2.2 skrll "mace", maceintrtab[i].evname);
285 1.4.2.2 skrll break;
286 1.4.2.2 skrll }
287 1.4.2.2 skrll
288 1.4.2.2 skrll crime_intr_mask(intr);
289 1.4.2.2 skrll aprint_normal("mace: established interrupt %d (level %x)\n",
290 1.4.2.2 skrll intr, level);
291 1.4.2.2 skrll return (void *)&maceintrtab[i];
292 1.4.2.2 skrll }
293 1.4.2.2 skrll
294 1.4.2.2 skrll void
295 1.4.2.2 skrll mace_intr(int irqs)
296 1.4.2.2 skrll {
297 1.4.2.2 skrll u_int64_t isa_irq, isa_mask;
298 1.4.2.2 skrll int i;
299 1.4.2.2 skrll
300 1.4.2.2 skrll /* irq 4 is the ISA cascade interrupt. Must handle with care. */
301 1.4.2.2 skrll if (irqs & (1 << 4)) {
302 1.4.2.2 skrll isa_mask = mips3_ld((u_int64_t *)MIPS_PHYS_TO_KSEG1(MACE_BASE
303 1.4.2.2 skrll + MACE_ISA_INT_MASK));
304 1.4.2.2 skrll isa_irq = mips3_ld((u_int64_t *)MIPS_PHYS_TO_KSEG1(MACE_BASE
305 1.4.2.2 skrll + MACE_ISA_INT_STATUS));
306 1.4.2.2 skrll for (i = 0; i < MACE_NINTR; i++) {
307 1.4.2.2 skrll if ((maceintrtab[i].irq == (1 << 4)) &&
308 1.4.2.2 skrll (isa_irq & maceintrtab[i].intrmask)) {
309 1.4.2.2 skrll (maceintrtab[i].func)(maceintrtab[i].arg);
310 1.4.2.2 skrll maceintrtab[i].evcnt.ev_count++;
311 1.4.2.2 skrll }
312 1.4.2.2 skrll }
313 1.4.2.2 skrll #if 0
314 1.4.2.2 skrll mips3_sd((u_int64_t *)MIPS_PHYS_TO_KSEG1(MACE_BASE
315 1.4.2.2 skrll + MACE_ISA_INT_STATUS), isa_mask);
316 1.4.2.2 skrll #endif
317 1.4.2.2 skrll irqs &= ~(1 << 4);
318 1.4.2.2 skrll }
319 1.4.2.2 skrll
320 1.4.2.2 skrll for (i = 0; i < MACE_NINTR; i++)
321 1.4.2.2 skrll if ((irqs & maceintrtab[i].irq)) {
322 1.4.2.2 skrll (maceintrtab[i].func)(maceintrtab[i].arg);
323 1.4.2.2 skrll maceintrtab[i].evcnt.ev_count++;
324 1.4.2.2 skrll }
325 1.4.2.2 skrll }
326 1.4.2.2 skrll
327 1.4.2.2 skrll #if defined(BLINK)
328 1.4.2.2 skrll static void
329 1.4.2.2 skrll mace_blink(void *self)
330 1.4.2.2 skrll {
331 1.4.2.2 skrll struct mace_softc *sc = (struct mace_softc *) self;
332 1.4.2.2 skrll register int s;
333 1.4.2.2 skrll int value;
334 1.4.2.2 skrll
335 1.4.2.2 skrll s = splhigh();
336 1.4.2.2 skrll value = bus_space_read_8(sc->iot, sc->ioh, MACE_ISA_FLASH_NIC_REG);
337 1.4.2.2 skrll value ^= MACE_ISA_LED_GREEN;
338 1.4.2.2 skrll bus_space_write_8(sc->iot, sc->ioh, MACE_ISA_FLASH_NIC_REG, value);
339 1.4.2.2 skrll splx(s);
340 1.4.2.2 skrll /*
341 1.4.2.2 skrll * Blink rate is:
342 1.4.2.2 skrll * full cycle every second if completely idle (loadav = 0)
343 1.4.2.2 skrll * full cycle every 2 seconds if loadav = 1
344 1.4.2.2 skrll * full cycle every 3 seconds if loadav = 2
345 1.4.2.2 skrll * etc.
346 1.4.2.2 skrll */
347 1.4.2.2 skrll s = (((averunnable.ldavg[0] + FSCALE) * hz) >> (FSHIFT + 1));
348 1.4.2.2 skrll callout_reset(&mace_blink_ch, s, mace_blink, sc);
349 1.4.2.2 skrll
350 1.4.2.2 skrll }
351 1.4.2.2 skrll #endif
352