Home | History | Annotate | Line # | Download | only in dev
scif.c revision 1.60
      1  1.60     rmind /*	$NetBSD: scif.c,v 1.60 2011/04/24 16:26:57 rmind Exp $ */
      2   1.1    itojun 
      3   1.1    itojun /*-
      4   1.1    itojun  * Copyright (C) 1999 T.Horiuchi and SAITOH Masanobu.  All rights reserved.
      5   1.1    itojun  *
      6   1.1    itojun  * Redistribution and use in source and binary forms, with or without
      7   1.1    itojun  * modification, are permitted provided that the following conditions
      8   1.1    itojun  * are met:
      9   1.1    itojun  * 1. Redistributions of source code must retain the above copyright
     10   1.1    itojun  *    notice, this list of conditions and the following disclaimer.
     11   1.1    itojun  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1    itojun  *    notice, this list of conditions and the following disclaimer in the
     13   1.1    itojun  *    documentation and/or other materials provided with the distribution.
     14   1.1    itojun  * 3. The name of the author may not be used to endorse or promote products
     15   1.1    itojun  *    derived from this software without specific prior written permission.
     16   1.1    itojun  *
     17   1.1    itojun  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     18   1.1    itojun  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     19   1.1    itojun  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     20   1.1    itojun  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     21   1.1    itojun  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     22   1.1    itojun  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     23   1.1    itojun  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     24   1.1    itojun  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     25   1.1    itojun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
     26   1.1    itojun  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     27   1.1    itojun  */
     28   1.1    itojun 
     29   1.2   msaitoh /*-
     30   1.2   msaitoh  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
     31   1.2   msaitoh  * All rights reserved.
     32   1.2   msaitoh  *
     33   1.2   msaitoh  * This code is derived from software contributed to The NetBSD Foundation
     34   1.2   msaitoh  * by Charles M. Hannum.
     35   1.2   msaitoh  *
     36   1.2   msaitoh  * Redistribution and use in source and binary forms, with or without
     37   1.2   msaitoh  * modification, are permitted provided that the following conditions
     38   1.2   msaitoh  * are met:
     39   1.2   msaitoh  * 1. Redistributions of source code must retain the above copyright
     40   1.2   msaitoh  *    notice, this list of conditions and the following disclaimer.
     41   1.2   msaitoh  * 2. Redistributions in binary form must reproduce the above copyright
     42   1.2   msaitoh  *    notice, this list of conditions and the following disclaimer in the
     43   1.2   msaitoh  *    documentation and/or other materials provided with the distribution.
     44   1.2   msaitoh  *
     45   1.2   msaitoh  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     46   1.2   msaitoh  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     47   1.2   msaitoh  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     48   1.2   msaitoh  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     49   1.2   msaitoh  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     50   1.2   msaitoh  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     51   1.2   msaitoh  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     52   1.2   msaitoh  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     53   1.2   msaitoh  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     54   1.2   msaitoh  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     55   1.2   msaitoh  * POSSIBILITY OF SUCH DAMAGE.
     56   1.2   msaitoh  */
     57   1.2   msaitoh 
     58   1.2   msaitoh /*
     59   1.2   msaitoh  * Copyright (c) 1991 The Regents of the University of California.
     60   1.2   msaitoh  * All rights reserved.
     61   1.2   msaitoh  *
     62   1.2   msaitoh  * Redistribution and use in source and binary forms, with or without
     63   1.2   msaitoh  * modification, are permitted provided that the following conditions
     64   1.2   msaitoh  * are met:
     65   1.2   msaitoh  * 1. Redistributions of source code must retain the above copyright
     66   1.2   msaitoh  *    notice, this list of conditions and the following disclaimer.
     67   1.2   msaitoh  * 2. Redistributions in binary form must reproduce the above copyright
     68   1.2   msaitoh  *    notice, this list of conditions and the following disclaimer in the
     69   1.2   msaitoh  *    documentation and/or other materials provided with the distribution.
     70  1.35       agc  * 3. Neither the name of the University nor the names of its contributors
     71   1.2   msaitoh  *    may be used to endorse or promote products derived from this software
     72   1.2   msaitoh  *    without specific prior written permission.
     73   1.2   msaitoh  *
     74   1.2   msaitoh  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     75   1.2   msaitoh  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     76   1.2   msaitoh  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     77   1.2   msaitoh  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     78   1.2   msaitoh  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     79   1.2   msaitoh  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     80   1.2   msaitoh  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     81   1.2   msaitoh  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     82   1.2   msaitoh  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     83   1.2   msaitoh  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     84   1.2   msaitoh  * SUCH DAMAGE.
     85   1.2   msaitoh  *
     86   1.2   msaitoh  *	@(#)com.c	7.5 (Berkeley) 5/16/91
     87   1.2   msaitoh  */
     88   1.2   msaitoh 
     89   1.2   msaitoh /*
     90   1.2   msaitoh  * SH internal serial driver
     91   1.2   msaitoh  *
     92   1.2   msaitoh  * This code is derived from both z8530tty.c and com.c
     93   1.2   msaitoh  */
     94  1.34     lukem 
     95  1.34     lukem #include <sys/cdefs.h>
     96  1.60     rmind __KERNEL_RCSID(0, "$NetBSD: scif.c,v 1.60 2011/04/24 16:26:57 rmind Exp $");
     97   1.2   msaitoh 
     98  1.17     lukem #include "opt_kgdb.h"
     99   1.1    itojun #include "opt_scif.h"
    100   1.1    itojun 
    101   1.1    itojun #include <sys/param.h>
    102   1.1    itojun #include <sys/systm.h>
    103   1.1    itojun #include <sys/tty.h>
    104   1.1    itojun #include <sys/proc.h>
    105   1.1    itojun #include <sys/conf.h>
    106   1.1    itojun #include <sys/file.h>
    107   1.1    itojun #include <sys/syslog.h>
    108   1.1    itojun #include <sys/kernel.h>
    109   1.1    itojun #include <sys/device.h>
    110   1.1    itojun #include <sys/malloc.h>
    111  1.22       uch #include <sys/kgdb.h>
    112  1.46      elad #include <sys/kauth.h>
    113  1.55        ad #include <sys/intr.h>
    114   1.1    itojun 
    115   1.1    itojun #include <dev/cons.h>
    116   1.1    itojun 
    117  1.21       uch #include <sh3/clock.h>
    118  1.24       uch #include <sh3/exception.h>
    119   1.1    itojun #include <sh3/scifreg.h>
    120  1.24       uch 
    121  1.22       uch #include <sh3/dev/scifvar.h>
    122   1.1    itojun 
    123  1.24       uch #include "locators.h"
    124   1.1    itojun 
    125   1.1    itojun 
    126   1.1    itojun struct scif_softc {
    127  1.56       uwe 	device_t sc_dev;
    128  1.53       uwe 
    129   1.1    itojun 	struct tty *sc_tty;
    130  1.24       uch 	void *sc_si;
    131   1.1    itojun 
    132  1.51        ad 	callout_t sc_diag_ch;
    133   1.8   thorpej 
    134   1.1    itojun #if 0
    135   1.1    itojun 	bus_space_tag_t sc_iot;		/* ISA i/o space identifier */
    136   1.1    itojun 	bus_space_handle_t   sc_ioh;	/* ISA io handle */
    137   1.1    itojun 
    138   1.1    itojun 	int sc_drq;
    139   1.1    itojun 
    140   1.1    itojun 	int sc_frequency;
    141   1.1    itojun #endif
    142   1.1    itojun 
    143   1.1    itojun 	u_int sc_overflows,
    144   1.1    itojun 	      sc_floods,
    145   1.1    itojun 	      sc_errors;		/* number of retries so far */
    146   1.1    itojun 	u_char sc_status[7];		/* copy of registers */
    147   1.1    itojun 
    148   1.1    itojun 	int sc_hwflags;
    149   1.1    itojun 	int sc_swflags;
    150   1.1    itojun 	u_int sc_fifolen;
    151   1.1    itojun 
    152   1.1    itojun 	u_int sc_r_hiwat,
    153   1.1    itojun 	      sc_r_lowat;
    154   1.1    itojun 	u_char *volatile sc_rbget,
    155   1.1    itojun 	       *volatile sc_rbput;
    156   1.1    itojun  	volatile u_int sc_rbavail;
    157   1.1    itojun 	u_char *sc_rbuf,
    158   1.1    itojun 	       *sc_ebuf;
    159   1.1    itojun 
    160   1.1    itojun  	u_char *sc_tba;			/* transmit buffer address */
    161   1.1    itojun  	u_int sc_tbc,			/* transmit byte count */
    162   1.1    itojun 	      sc_heldtbc;
    163   1.1    itojun 
    164   1.1    itojun 	volatile u_char sc_rx_flags,
    165   1.1    itojun #define	RX_TTY_BLOCKED		0x01
    166   1.1    itojun #define	RX_TTY_OVERFLOWED	0x02
    167   1.1    itojun #define	RX_IBUF_BLOCKED		0x04
    168   1.1    itojun #define	RX_IBUF_OVERFLOWED	0x08
    169   1.1    itojun #define	RX_ANY_BLOCK		0x0f
    170   1.3   msaitoh 			sc_tx_busy,	/* working on an output chunk */
    171   1.3   msaitoh 			sc_tx_done,	/* done with one output chunk */
    172   1.2   msaitoh 			sc_tx_stopped,	/* H/W level stop (lost CTS) */
    173   1.2   msaitoh 			sc_st_check,	/* got a status interrupt */
    174   1.1    itojun 			sc_rx_ready;
    175   1.1    itojun 
    176   1.1    itojun 	volatile u_char sc_heldchange;
    177   1.1    itojun };
    178   1.1    itojun 
    179   1.1    itojun 
    180  1.56       uwe static int scif_match(device_t, cfdata_t, void *);
    181  1.53       uwe static void scif_attach(device_t, device_t, void *);
    182  1.53       uwe 
    183  1.56       uwe CFATTACH_DECL_NEW(scif, sizeof(struct scif_softc),
    184  1.53       uwe     scif_match, scif_attach, NULL, NULL);
    185  1.53       uwe 
    186  1.53       uwe static int scif_attached = 0;	/* XXX: FIXME: don't limit to just one! */
    187  1.53       uwe 
    188  1.53       uwe extern struct cfdriver scif_cd;
    189   1.1    itojun 
    190   1.1    itojun #define	SCIFUNIT_MASK		0x7ffff
    191   1.1    itojun #define	SCIFDIALOUT_MASK	0x80000
    192   1.1    itojun 
    193   1.1    itojun #define	SCIFUNIT(x)	(minor(x) & SCIFUNIT_MASK)
    194   1.1    itojun #define	SCIFDIALOUT(x)	(minor(x) & SCIFDIALOUT_MASK)
    195   1.1    itojun 
    196  1.53       uwe 
    197  1.53       uwe /* console */
    198  1.53       uwe dev_type_cnprobe(scifcnprobe);
    199  1.53       uwe dev_type_cninit(scifcninit);
    200  1.53       uwe dev_type_cngetc(scifcngetc);
    201  1.53       uwe dev_type_cnputc(scifcnputc);
    202  1.53       uwe 
    203  1.53       uwe 
    204  1.53       uwe /* cdevsw */
    205  1.53       uwe dev_type_open(scifopen);
    206  1.53       uwe dev_type_close(scifclose);
    207  1.53       uwe dev_type_read(scifread);
    208  1.53       uwe dev_type_write(scifwrite);
    209  1.53       uwe dev_type_ioctl(scifioctl);
    210  1.53       uwe dev_type_stop(scifstop);
    211  1.53       uwe dev_type_tty(sciftty);
    212  1.53       uwe dev_type_poll(scifpoll);
    213  1.53       uwe 
    214  1.53       uwe const struct cdevsw scif_cdevsw = {
    215  1.53       uwe 	scifopen, scifclose, scifread, scifwrite, scifioctl,
    216  1.53       uwe 	scifstop, sciftty, scifpoll, nommap, ttykqfilter, D_TTY
    217  1.53       uwe };
    218  1.53       uwe 
    219  1.53       uwe 
    220  1.53       uwe /* struct tty */
    221  1.53       uwe static void scifstart(struct tty *);
    222  1.53       uwe static int scifparam(struct tty *, struct termios *);
    223  1.53       uwe 
    224  1.53       uwe 
    225  1.53       uwe void InitializeScif (unsigned int);
    226  1.53       uwe int ScifErrCheck(void);
    227  1.53       uwe void scif_putc(unsigned char);
    228  1.53       uwe unsigned char scif_getc(void);
    229  1.53       uwe 
    230  1.53       uwe static int scifintr(void *);
    231  1.53       uwe static void scifsoft(void *);
    232  1.53       uwe static void scif_rxsoft(struct scif_softc *, struct tty *);
    233  1.53       uwe static void scif_txsoft(struct scif_softc *, struct tty *);
    234  1.53       uwe #if 0
    235  1.53       uwe static void scif_stsoft(struct scif_softc *, struct tty *);
    236  1.53       uwe #endif
    237  1.53       uwe static void scif_schedrx(struct scif_softc *);
    238  1.53       uwe static void scifdiag(void *);
    239  1.53       uwe 
    240  1.53       uwe static void scif_break(struct scif_softc *, int);
    241  1.53       uwe static void scif_iflush(struct scif_softc *);
    242  1.53       uwe 
    243  1.53       uwe 
    244  1.53       uwe /* Hardware flag masks (sc_hwflags) */
    245   1.1    itojun #define	SCIF_HW_NOIEN	0x01
    246   1.1    itojun #define	SCIF_HW_FIFO	0x02
    247   1.1    itojun #define	SCIF_HW_FLOW	0x08
    248   1.1    itojun #define	SCIF_HW_DEV_OK	0x20
    249   1.1    itojun #define	SCIF_HW_CONSOLE	0x40
    250   1.1    itojun #define	SCIF_HW_KGDB	0x80
    251   1.1    itojun 
    252  1.53       uwe 
    253   1.1    itojun /* Buffer size for character buffer */
    254   1.1    itojun #define	SCIF_RING_SIZE	2048
    255  1.53       uwe static unsigned int scif_rbuf_size = SCIF_RING_SIZE;
    256   1.1    itojun 
    257   1.1    itojun /* Stop input when 3/4 of the ring is full; restart when only 1/4 is full. */
    258  1.53       uwe static unsigned int scif_rbuf_hiwat = (SCIF_RING_SIZE * 1) / 4;
    259  1.53       uwe static unsigned int scif_rbuf_lowat = (SCIF_RING_SIZE * 3) / 4;
    260   1.1    itojun 
    261   1.1    itojun 
    262   1.7   msaitoh #ifdef SCIFCN_SPEED
    263   1.7   msaitoh unsigned int scifcn_speed = SCIFCN_SPEED;
    264   1.7   msaitoh #else
    265   1.7   msaitoh unsigned int scifcn_speed = 9600;
    266   1.7   msaitoh #endif
    267   1.7   msaitoh 
    268  1.53       uwe #define	CONMODE ((TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8) /* 8N1 */
    269  1.53       uwe int scifconscflag = CONMODE;
    270   1.1    itojun 
    271  1.53       uwe static int scifisconsole = 0;
    272   1.1    itojun 
    273  1.53       uwe #ifdef KGDB
    274  1.53       uwe static int kgdb_attached = 0;
    275  1.53       uwe #endif
    276   1.1    itojun 
    277   1.1    itojun 
    278  1.53       uwe #define	divrnd(n, q)	(((n)*2/(q)+1)/2)	/* divide and round off */
    279   1.1    itojun 
    280  1.37       uwe 
    281  1.37       uwe /* XXX: uwe
    282  1.37       uwe  * Prepare for bus_spacification.  The difference in access widths is
    283  1.37       uwe  * still handled by the magic definitions in scifreg.h
    284  1.37       uwe  */
    285  1.37       uwe #define scif_smr_read()		SHREG_SCSMR2
    286  1.37       uwe #define scif_smr_write(v)	(SHREG_SCSMR2 = (v))
    287  1.37       uwe 
    288  1.37       uwe #define scif_brr_read()		SHREG_SCBRR2
    289  1.37       uwe #define scif_brr_write(v)	(SHREG_SCBRR2 = (v))
    290  1.37       uwe 
    291  1.37       uwe #define scif_scr_read()		SHREG_SCSCR2
    292  1.37       uwe #define scif_scr_write(v)	(SHREG_SCSCR2 = (v))
    293  1.37       uwe 
    294  1.37       uwe #define scif_ftdr_write(v)	(SHREG_SCFTDR2 = (v))
    295  1.37       uwe 
    296  1.37       uwe #define scif_ssr_read()		SHREG_SCSSR2
    297  1.37       uwe #define scif_ssr_write(v)	(SHREG_SCSSR2 = (v))
    298  1.37       uwe 
    299  1.37       uwe #define scif_frdr_read()	SHREG_SCFRDR2
    300  1.37       uwe 
    301  1.37       uwe #define scif_fcr_read()		SHREG_SCFCR2
    302  1.37       uwe #define scif_fcr_write(v)	(SHREG_SCFCR2 = (v))
    303  1.37       uwe 
    304  1.37       uwe #define scif_fdr_read()		SHREG_SCFDR2
    305  1.37       uwe 
    306  1.37       uwe #ifdef SH4 /* additional registers in sh4 */
    307  1.37       uwe 
    308  1.37       uwe #define scif_sptr_read()	SHREG_SCSPTR2
    309  1.37       uwe #define scif_sptr_write(v)	(SHREG_SCSPTR2 = (v))
    310  1.37       uwe 
    311  1.37       uwe #define scif_lsr_read()		SHREG_SCLSR2
    312  1.37       uwe #define scif_lsr_write(v)	(SHREG_SCLSR2 = (v))
    313  1.37       uwe 
    314  1.37       uwe #endif /* SH4 */
    315  1.37       uwe 
    316  1.37       uwe 
    317   1.1    itojun void
    318  1.20       uch InitializeScif(unsigned int bps)
    319   1.1    itojun {
    320   1.1    itojun 
    321   1.1    itojun 	/* Initialize SCR */
    322  1.37       uwe 	scif_scr_write(0x00);
    323   1.1    itojun 
    324   1.6   msaitoh #if 0
    325  1.37       uwe 	scif_fcr_write(SCFCR2_TFRST | SCFCR2_RFRST | SCFCR2_MCE);
    326   1.6   msaitoh #else
    327  1.37       uwe 	scif_fcr_write(SCFCR2_TFRST | SCFCR2_RFRST);
    328   1.6   msaitoh #endif
    329   1.7   msaitoh 	/* Serial Mode Register */
    330  1.37       uwe 	scif_smr_write(0x00);	/* 8bit,NonParity,Even,1Stop */
    331   1.1    itojun 
    332   1.7   msaitoh 	/* Bit Rate Register */
    333  1.37       uwe 	scif_brr_write(divrnd(sh_clock_get_pclock(), 32 * bps) - 1);
    334   1.1    itojun 
    335   1.7   msaitoh 	/*
    336  1.40  christos 	 * wait 2m Sec, because Send/Recv must begin 1 bit period after
    337   1.7   msaitoh 	 * BRR is set.
    338   1.7   msaitoh 	 */
    339  1.40  christos 	delay(2000);
    340   1.1    itojun 
    341   1.6   msaitoh #if 0
    342  1.37       uwe 	scif_fcr_write(FIFO_RCV_TRIGGER_14 | FIFO_XMT_TRIGGER_1 | SCFCR2_MCE);
    343   1.6   msaitoh #else
    344  1.37       uwe 	scif_fcr_write(FIFO_RCV_TRIGGER_14 | FIFO_XMT_TRIGGER_1);
    345   1.6   msaitoh #endif
    346   1.1    itojun 
    347  1.18       wiz 	/* Send permission, Receive permission ON */
    348  1.37       uwe 	scif_scr_write(SCSCR2_TE | SCSCR2_RE);
    349   1.1    itojun 
    350   1.7   msaitoh 	/* Serial Status Register */
    351  1.37       uwe 	scif_ssr_write(scif_ssr_read() & SCSSR2_TDFE); /* Clear Status */
    352   1.1    itojun }
    353   1.1    itojun 
    354  1.53       uwe int
    355  1.53       uwe ScifErrCheck(void)
    356  1.53       uwe {
    357   1.1    itojun 
    358  1.53       uwe 	return (scif_ssr_read() & (SCSSR2_ER | SCSSR2_FER | SCSSR2_PER));
    359  1.53       uwe }
    360   1.1    itojun 
    361   1.1    itojun void
    362  1.20       uch scif_putc(unsigned char c)
    363   1.1    itojun {
    364  1.14   msaitoh 
    365   1.1    itojun 	/* wait for ready */
    366  1.37       uwe 	while ((scif_fdr_read() & SCFDR2_TXCNT) == SCFDR2_TXF_FULL)
    367  1.36       uwe 		continue;
    368   1.1    itojun 
    369   1.1    itojun 	/* write send data to send register */
    370  1.37       uwe 	scif_ftdr_write(c);
    371   1.1    itojun 
    372   1.1    itojun 	/* clear ready flag */
    373  1.37       uwe 	scif_ssr_write(scif_ssr_read() & ~(SCSSR2_TDFE | SCSSR2_TEND));
    374   1.1    itojun }
    375   1.1    itojun 
    376   1.1    itojun unsigned char
    377  1.14   msaitoh scif_getc(void)
    378   1.1    itojun {
    379   1.1    itojun 	unsigned char c, err_c;
    380  1.26   msaitoh #ifdef SH4
    381  1.43       uwe 	unsigned short err_c2 = 0; /* XXXGCC: -Wuninitialized */
    382  1.26   msaitoh #endif
    383   1.1    itojun 
    384  1.36       uwe 	for (;;) {
    385  1.12   msaitoh 		/* wait for ready */
    386  1.37       uwe 		while ((scif_fdr_read() & SCFDR2_RECVCNT) == 0)
    387  1.36       uwe 			continue;
    388   1.1    itojun 
    389  1.37       uwe 		c = scif_frdr_read();
    390  1.37       uwe 		err_c = scif_ssr_read();
    391  1.37       uwe 		scif_ssr_write(scif_ssr_read()
    392  1.37       uwe 			& ~(SCSSR2_ER | SCSSR2_BRK | SCSSR2_RDF | SCSSR2_DR));
    393  1.26   msaitoh #ifdef SH4
    394  1.26   msaitoh 		if (CPU_IS_SH4) {
    395  1.37       uwe 			err_c2 = scif_lsr_read();
    396  1.37       uwe 			scif_lsr_write(scif_lsr_read() & ~SCLSR2_ORER);
    397  1.26   msaitoh 		}
    398  1.26   msaitoh #endif
    399  1.12   msaitoh 		if ((err_c & (SCSSR2_ER | SCSSR2_BRK | SCSSR2_FER
    400  1.53       uwe 		    | SCSSR2_PER)) == 0)
    401  1.53       uwe 		{
    402  1.26   msaitoh #ifdef SH4
    403  1.26   msaitoh 			if (CPU_IS_SH4 && ((err_c2 & SCLSR2_ORER) == 0))
    404  1.26   msaitoh #endif
    405  1.12   msaitoh 			return(c);
    406  1.12   msaitoh 		}
    407  1.12   msaitoh 	}
    408   1.1    itojun 
    409   1.1    itojun }
    410   1.1    itojun 
    411   1.1    itojun static int
    412  1.56       uwe scif_match(device_t parent, cfdata_t cfp, void *aux)
    413   1.1    itojun {
    414   1.1    itojun 
    415  1.53       uwe 	if (scif_attached)
    416  1.53       uwe 		return 0;
    417  1.53       uwe 
    418  1.53       uwe 	if (strcmp(cfp->cf_name, "scif") != 0)
    419   1.1    itojun 		return 0;
    420   1.1    itojun 
    421   1.1    itojun 	return 1;
    422   1.1    itojun }
    423   1.1    itojun 
    424   1.1    itojun static void
    425  1.53       uwe scif_attach(device_t parent, device_t self, void *aux)
    426   1.1    itojun {
    427  1.56       uwe 	struct scif_softc *sc;
    428   1.1    itojun 	struct tty *tp;
    429   1.1    itojun 
    430  1.56       uwe 	sc = device_private(self);
    431  1.56       uwe 	sc->sc_dev = self;
    432  1.56       uwe 
    433  1.38       chs 	scif_attached = 1;
    434  1.38       chs 
    435   1.1    itojun 	sc->sc_hwflags = 0;	/* XXX */
    436   1.1    itojun 	sc->sc_swflags = 0;	/* XXX */
    437   1.1    itojun 	sc->sc_fifolen = 16;
    438   1.1    itojun 
    439  1.53       uwe 	aprint_normal("\n");
    440  1.53       uwe 	if (scifisconsole) {
    441  1.53       uwe 		aprint_naive(" (console)\n");
    442  1.53       uwe 		aprint_normal_dev(self, "console\n");
    443   1.9   msaitoh 		SET(sc->sc_hwflags, SCIF_HW_CONSOLE);
    444   1.9   msaitoh 		SET(sc->sc_swflags, TIOCFLAG_SOFTCAR);
    445  1.53       uwe 	}
    446  1.53       uwe #ifdef KGDB
    447  1.53       uwe 	else if (kgdb_attached) {
    448  1.53       uwe 		aprint_naive(" (kgdb)\n");
    449  1.53       uwe 		aprint_normal_dev(self, "kgdb\n");
    450  1.53       uwe 		SET(sc->sc_hwflags, SCIF_HW_KGDB);
    451  1.53       uwe 		SET(sc->sc_swflags, TIOCFLAG_SOFTCAR);
    452  1.53       uwe 	}
    453  1.53       uwe #endif
    454  1.53       uwe 	else {
    455  1.53       uwe 		aprint_naive("\n");
    456  1.53       uwe 		InitializeScif(9600); /* XXX */
    457   1.9   msaitoh 	}
    458   1.1    itojun 
    459  1.51        ad 	callout_init(&sc->sc_diag_ch, 0);
    460  1.24       uch #ifdef SH4
    461  1.24       uch 	intc_intr_establish(SH4_INTEVT_SCIF_ERI, IST_LEVEL, IPL_SERIAL,
    462  1.24       uch 	    scifintr, sc);
    463  1.24       uch 	intc_intr_establish(SH4_INTEVT_SCIF_RXI, IST_LEVEL, IPL_SERIAL,
    464  1.24       uch 	    scifintr, sc);
    465  1.24       uch 	intc_intr_establish(SH4_INTEVT_SCIF_BRI, IST_LEVEL, IPL_SERIAL,
    466  1.24       uch 	    scifintr, sc);
    467  1.24       uch 	intc_intr_establish(SH4_INTEVT_SCIF_TXI, IST_LEVEL, IPL_SERIAL,
    468  1.24       uch 	    scifintr, sc);
    469  1.24       uch #else
    470  1.24       uch 	intc_intr_establish(SH7709_INTEVT2_SCIF_ERI, IST_LEVEL, IPL_SERIAL,
    471  1.24       uch 	    scifintr, sc);
    472  1.24       uch 	intc_intr_establish(SH7709_INTEVT2_SCIF_RXI, IST_LEVEL, IPL_SERIAL,
    473  1.24       uch 	    scifintr, sc);
    474  1.24       uch 	intc_intr_establish(SH7709_INTEVT2_SCIF_BRI, IST_LEVEL, IPL_SERIAL,
    475  1.24       uch 	    scifintr, sc);
    476  1.24       uch 	intc_intr_establish(SH7709_INTEVT2_SCIF_TXI, IST_LEVEL, IPL_SERIAL,
    477  1.24       uch 	    scifintr, sc);
    478  1.24       uch #endif
    479   1.8   thorpej 
    480  1.55        ad 	sc->sc_si = softint_establish(SOFTINT_SERIAL, scifsoft, sc);
    481   1.9   msaitoh 	SET(sc->sc_hwflags, SCIF_HW_DEV_OK);
    482   1.1    itojun 
    483  1.60     rmind 	tp = tty_alloc();
    484   1.1    itojun 	tp->t_oproc = scifstart;
    485   1.1    itojun 	tp->t_param = scifparam;
    486   1.1    itojun 	tp->t_hwiflow = NULL;
    487   1.1    itojun 
    488   1.1    itojun 	sc->sc_tty = tp;
    489   1.1    itojun 	sc->sc_rbuf = malloc(scif_rbuf_size << 1, M_DEVBUF, M_NOWAIT);
    490   1.1    itojun 	if (sc->sc_rbuf == NULL) {
    491  1.53       uwe 		aprint_error_dev(self, "unable to allocate ring buffer\n");
    492   1.1    itojun 		return;
    493   1.1    itojun 	}
    494   1.1    itojun 	sc->sc_ebuf = sc->sc_rbuf + (scif_rbuf_size << 1);
    495   1.1    itojun 
    496   1.1    itojun 	tty_attach(tp);
    497  1.59       uwe 
    498  1.59       uwe 	/* XXX: TODO */
    499  1.59       uwe 	if (!pmf_device_register(self, NULL, NULL))
    500  1.59       uwe 		aprint_error_dev(self, "unable to establish power handler\n");
    501   1.1    itojun }
    502   1.1    itojun 
    503   1.1    itojun /*
    504   1.1    itojun  * Start or restart transmission.
    505   1.1    itojun  */
    506   1.1    itojun static void
    507  1.20       uch scifstart(struct tty *tp)
    508   1.1    itojun {
    509  1.56       uwe 	struct scif_softc *sc;
    510   1.1    itojun 	int s;
    511   1.1    itojun 
    512  1.56       uwe 	sc = device_lookup_private(&scif_cd, SCIFUNIT(tp->t_dev));
    513  1.56       uwe 
    514   1.1    itojun 	s = spltty();
    515   1.1    itojun 	if (ISSET(tp->t_state, TS_BUSY | TS_TIMEOUT | TS_TTSTOP))
    516   1.1    itojun 		goto out;
    517   1.1    itojun 	if (sc->sc_tx_stopped)
    518   1.1    itojun 		goto out;
    519  1.54        ad 	if (!ttypull(tp))
    520  1.54        ad 		goto out;
    521   1.1    itojun 
    522   1.1    itojun 	/* Grab the first contiguous region of buffer space. */
    523   1.1    itojun 	{
    524   1.1    itojun 		u_char *tba;
    525   1.1    itojun 		int tbc;
    526   1.1    itojun 
    527   1.1    itojun 		tba = tp->t_outq.c_cf;
    528   1.1    itojun 		tbc = ndqb(&tp->t_outq, 0);
    529   1.1    itojun 
    530   1.1    itojun 		(void)splserial();
    531   1.1    itojun 
    532   1.1    itojun 		sc->sc_tba = tba;
    533   1.1    itojun 		sc->sc_tbc = tbc;
    534   1.1    itojun 	}
    535   1.1    itojun 
    536   1.1    itojun 	SET(tp->t_state, TS_BUSY);
    537   1.1    itojun 	sc->sc_tx_busy = 1;
    538   1.1    itojun 
    539   1.1    itojun 	/* Enable transmit completion interrupts if necessary. */
    540  1.37       uwe 	scif_scr_write(scif_scr_read() | SCSCR2_TIE | SCSCR2_RIE);
    541   1.1    itojun 
    542   1.1    itojun 	/* Output the first chunk of the contiguous buffer. */
    543   1.1    itojun 	{
    544   1.1    itojun 		int n;
    545  1.39       uwe 		int maxchars;
    546   1.1    itojun 		int i;
    547   1.1    itojun 
    548   1.1    itojun 		n = sc->sc_tbc;
    549  1.39       uwe 		maxchars = sc->sc_fifolen
    550  1.39       uwe 			- ((scif_fdr_read() & SCFDR2_TXCNT) >> 8);
    551  1.39       uwe 		if (n > maxchars)
    552  1.39       uwe 			n = maxchars;
    553   1.1    itojun 
    554   1.1    itojun 		for (i = 0; i < n; i++) {
    555  1.14   msaitoh 			scif_putc(*(sc->sc_tba));
    556   1.1    itojun 			sc->sc_tba++;
    557   1.1    itojun 		}
    558   1.1    itojun 		sc->sc_tbc -= n;
    559   1.1    itojun 	}
    560   1.1    itojun out:
    561   1.1    itojun 	splx(s);
    562   1.1    itojun 	return;
    563   1.1    itojun }
    564   1.1    itojun 
    565   1.1    itojun /*
    566   1.1    itojun  * Set SCIF tty parameters from termios.
    567   1.1    itojun  * XXX - Should just copy the whole termios after
    568   1.1    itojun  * making sure all the changes could be done.
    569   1.1    itojun  */
    570   1.1    itojun static int
    571  1.20       uch scifparam(struct tty *tp, struct termios *t)
    572   1.1    itojun {
    573  1.56       uwe 	struct scif_softc *sc;
    574   1.1    itojun 	int ospeed = t->c_ospeed;
    575   1.1    itojun 	int s;
    576   1.1    itojun 
    577  1.56       uwe 	sc = device_lookup_private(&scif_cd, SCIFUNIT(tp->t_dev));
    578  1.56       uwe 	if (!device_is_active(sc->sc_dev))
    579   1.1    itojun 		return (EIO);
    580   1.1    itojun 
    581   1.1    itojun 	/* Check requested parameters. */
    582   1.1    itojun 	if (ospeed < 0)
    583   1.1    itojun 		return (EINVAL);
    584   1.1    itojun 	if (t->c_ispeed && t->c_ispeed != t->c_ospeed)
    585   1.1    itojun 		return (EINVAL);
    586   1.1    itojun 
    587   1.1    itojun 	/*
    588   1.1    itojun 	 * For the console, always force CLOCAL and !HUPCL, so that the port
    589   1.1    itojun 	 * is always active.
    590   1.1    itojun 	 */
    591   1.1    itojun 	if (ISSET(sc->sc_swflags, TIOCFLAG_SOFTCAR) ||
    592   1.1    itojun 	    ISSET(sc->sc_hwflags, SCIF_HW_CONSOLE)) {
    593   1.1    itojun 		SET(t->c_cflag, CLOCAL);
    594   1.1    itojun 		CLR(t->c_cflag, HUPCL);
    595   1.1    itojun 	}
    596   1.1    itojun 
    597   1.1    itojun 	/*
    598   1.1    itojun 	 * If there were no changes, don't do anything.  This avoids dropping
    599   1.1    itojun 	 * input and improves performance when all we did was frob things like
    600   1.1    itojun 	 * VMIN and VTIME.
    601   1.1    itojun 	 */
    602   1.1    itojun 	if (tp->t_ospeed == t->c_ospeed &&
    603   1.1    itojun 	    tp->t_cflag == t->c_cflag)
    604   1.1    itojun 		return (0);
    605   1.1    itojun 
    606   1.1    itojun #if 0
    607   1.1    itojun /* XXX (msaitoh) */
    608   1.1    itojun 	lcr = ISSET(sc->sc_lcr, LCR_SBREAK) | cflag2lcr(t->c_cflag);
    609   1.1    itojun #endif
    610   1.1    itojun 
    611   1.1    itojun 	s = splserial();
    612   1.1    itojun 
    613   1.1    itojun 	/*
    614   1.1    itojun 	 * Set the flow control pins depending on the current flow control
    615   1.1    itojun 	 * mode.
    616   1.1    itojun 	 */
    617   1.1    itojun 	if (ISSET(t->c_cflag, CRTSCTS)) {
    618  1.37       uwe 		scif_fcr_write(scif_fcr_read() | SCFCR2_MCE);
    619   1.1    itojun 	} else {
    620  1.37       uwe 		scif_fcr_write(scif_fcr_read() & ~SCFCR2_MCE);
    621   1.1    itojun 	}
    622   1.1    itojun 
    623  1.37       uwe 	scif_brr_write(divrnd(sh_clock_get_pclock(), 32 * ospeed) -1);
    624   1.1    itojun 
    625   1.1    itojun 	/*
    626   1.1    itojun 	 * Set the FIFO threshold based on the receive speed.
    627   1.1    itojun 	 *
    628   1.1    itojun 	 *  * If it's a low speed, it's probably a mouse or some other
    629   1.1    itojun 	 *    interactive device, so set the threshold low.
    630   1.1    itojun 	 *  * If it's a high speed, trim the trigger level down to prevent
    631   1.1    itojun 	 *    overflows.
    632   1.1    itojun 	 *  * Otherwise set it a bit higher.
    633   1.1    itojun 	 */
    634   1.1    itojun #if 0
    635   1.1    itojun /* XXX (msaitoh) */
    636   1.1    itojun 	if (ISSET(sc->sc_hwflags, SCIF_HW_HAYESP))
    637   1.1    itojun 		sc->sc_fifo = FIFO_DMA_MODE | FIFO_ENABLE | FIFO_TRIGGER_8;
    638   1.1    itojun 	else if (ISSET(sc->sc_hwflags, SCIF_HW_FIFO))
    639   1.1    itojun 		sc->sc_fifo = FIFO_ENABLE |
    640   1.1    itojun 		    (t->c_ospeed <= 1200 ? FIFO_TRIGGER_1 :
    641   1.1    itojun 		     t->c_ospeed <= 38400 ? FIFO_TRIGGER_8 : FIFO_TRIGGER_4);
    642   1.1    itojun 	else
    643   1.1    itojun 		sc->sc_fifo = 0;
    644   1.1    itojun #endif
    645   1.1    itojun 
    646   1.1    itojun 	/* And copy to tty. */
    647   1.1    itojun 	tp->t_ispeed = 0;
    648   1.1    itojun 	tp->t_ospeed = t->c_ospeed;
    649   1.1    itojun 	tp->t_cflag = t->c_cflag;
    650   1.1    itojun 
    651   1.1    itojun 	if (!sc->sc_heldchange) {
    652   1.1    itojun 		if (sc->sc_tx_busy) {
    653   1.1    itojun 			sc->sc_heldtbc = sc->sc_tbc;
    654   1.1    itojun 			sc->sc_tbc = 0;
    655   1.1    itojun 			sc->sc_heldchange = 1;
    656   1.1    itojun 		}
    657   1.1    itojun #if 0
    658   1.1    itojun /* XXX (msaitoh) */
    659   1.1    itojun 		else
    660   1.1    itojun 			scif_loadchannelregs(sc);
    661   1.1    itojun #endif
    662   1.1    itojun 	}
    663   1.1    itojun 
    664   1.1    itojun 	if (!ISSET(t->c_cflag, CHWFLOW)) {
    665   1.1    itojun 		/* Disable the high water mark. */
    666   1.1    itojun 		sc->sc_r_hiwat = 0;
    667   1.1    itojun 		sc->sc_r_lowat = 0;
    668   1.1    itojun 		if (ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED)) {
    669   1.1    itojun 			CLR(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
    670   1.1    itojun 			scif_schedrx(sc);
    671   1.1    itojun 		}
    672   1.1    itojun 	} else {
    673   1.1    itojun 		sc->sc_r_hiwat = scif_rbuf_hiwat;
    674   1.1    itojun 		sc->sc_r_lowat = scif_rbuf_lowat;
    675   1.1    itojun 	}
    676   1.1    itojun 
    677   1.1    itojun 	splx(s);
    678   1.1    itojun 
    679   1.1    itojun #ifdef SCIF_DEBUG
    680   1.1    itojun 	if (scif_debug)
    681   1.1    itojun 		scifstatus(sc, "scifparam ");
    682   1.1    itojun #endif
    683   1.1    itojun 
    684   1.1    itojun 	if (!ISSET(t->c_cflag, CHWFLOW)) {
    685   1.1    itojun 		if (sc->sc_tx_stopped) {
    686   1.1    itojun 			sc->sc_tx_stopped = 0;
    687   1.1    itojun 			scifstart(tp);
    688   1.1    itojun 		}
    689   1.1    itojun 	}
    690   1.1    itojun 
    691   1.1    itojun 	return (0);
    692   1.1    itojun }
    693   1.1    itojun 
    694  1.53       uwe static void
    695  1.20       uch scif_iflush(struct scif_softc *sc)
    696   1.1    itojun {
    697   1.1    itojun 	int i;
    698   1.1    itojun 	unsigned char c;
    699   1.1    itojun 
    700  1.37       uwe 	i = scif_fdr_read() & SCFDR2_RECVCNT;
    701   1.1    itojun 
    702   1.1    itojun 	while (i > 0) {
    703  1.37       uwe 		c = scif_frdr_read();
    704  1.37       uwe 		scif_ssr_write(scif_ssr_read() & ~(SCSSR2_RDF | SCSSR2_DR));
    705   1.1    itojun 		i--;
    706   1.1    itojun 	}
    707   1.1    itojun }
    708   1.1    itojun 
    709   1.1    itojun int
    710  1.42  christos scifopen(dev_t dev, int flag, int mode, struct lwp *l)
    711   1.1    itojun {
    712   1.1    itojun 	struct scif_softc *sc;
    713   1.1    itojun 	struct tty *tp;
    714   1.1    itojun 	int s, s2;
    715   1.1    itojun 	int error;
    716   1.1    itojun 
    717  1.56       uwe 	sc = device_lookup_private(&scif_cd, SCIFUNIT(dev));
    718   1.1    itojun 	if (sc == 0 || !ISSET(sc->sc_hwflags, SCIF_HW_DEV_OK) ||
    719   1.1    itojun 	    sc->sc_rbuf == NULL)
    720   1.1    itojun 		return (ENXIO);
    721   1.1    itojun 
    722  1.56       uwe 	if (!device_is_active(sc->sc_dev))
    723   1.1    itojun 		return (ENXIO);
    724   1.1    itojun 
    725   1.1    itojun #ifdef KGDB
    726   1.1    itojun 	/*
    727   1.1    itojun 	 * If this is the kgdb port, no other use is permitted.
    728   1.1    itojun 	 */
    729   1.1    itojun 	if (ISSET(sc->sc_hwflags, SCIF_HW_KGDB))
    730   1.1    itojun 		return (EBUSY);
    731  1.22       uch #endif /* KGDB */
    732   1.1    itojun 
    733   1.1    itojun 	tp = sc->sc_tty;
    734   1.1    itojun 
    735  1.48      elad 	if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
    736   1.1    itojun 		return (EBUSY);
    737   1.1    itojun 
    738   1.1    itojun 	s = spltty();
    739   1.1    itojun 
    740   1.1    itojun 	/*
    741   1.1    itojun 	 * Do the following iff this is a first open.
    742   1.1    itojun 	 */
    743   1.1    itojun 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
    744   1.1    itojun 		struct termios t;
    745   1.1    itojun 
    746   1.1    itojun 		tp->t_dev = dev;
    747   1.1    itojun 
    748   1.1    itojun 		s2 = splserial();
    749   1.1    itojun 
    750   1.1    itojun 		/* Turn on interrupts. */
    751  1.37       uwe 		scif_scr_write(scif_scr_read() | SCSCR2_TIE | SCSCR2_RIE);
    752   1.1    itojun 
    753   1.1    itojun 		splx(s2);
    754   1.1    itojun 
    755   1.1    itojun 		/*
    756   1.1    itojun 		 * Initialize the termios status to the defaults.  Add in the
    757   1.1    itojun 		 * sticky bits from TIOCSFLAGS.
    758   1.1    itojun 		 */
    759   1.1    itojun 		t.c_ispeed = 0;
    760   1.1    itojun 		if (ISSET(sc->sc_hwflags, SCIF_HW_CONSOLE)) {
    761   1.7   msaitoh 			t.c_ospeed = scifcn_speed;	/* XXX (msaitoh) */
    762   1.1    itojun 			t.c_cflag = scifconscflag;
    763   1.1    itojun 		} else {
    764   1.1    itojun 			t.c_ospeed = TTYDEF_SPEED;
    765   1.1    itojun 			t.c_cflag = TTYDEF_CFLAG;
    766   1.1    itojun 		}
    767   1.1    itojun 		if (ISSET(sc->sc_swflags, TIOCFLAG_CLOCAL))
    768   1.1    itojun 			SET(t.c_cflag, CLOCAL);
    769   1.1    itojun 		if (ISSET(sc->sc_swflags, TIOCFLAG_CRTSCTS))
    770   1.1    itojun 			SET(t.c_cflag, CRTSCTS);
    771   1.1    itojun 		if (ISSET(sc->sc_swflags, TIOCFLAG_MDMBUF))
    772   1.1    itojun 			SET(t.c_cflag, MDMBUF);
    773   1.1    itojun 		/* Make sure scifparam() will do something. */
    774   1.1    itojun 		tp->t_ospeed = 0;
    775   1.1    itojun 		(void) scifparam(tp, &t);
    776   1.1    itojun 		tp->t_iflag = TTYDEF_IFLAG;
    777   1.1    itojun 		tp->t_oflag = TTYDEF_OFLAG;
    778   1.1    itojun 		tp->t_lflag = TTYDEF_LFLAG;
    779   1.1    itojun 		ttychars(tp);
    780   1.1    itojun 		ttsetwater(tp);
    781   1.1    itojun 
    782   1.1    itojun 		s2 = splserial();
    783   1.1    itojun 
    784   1.1    itojun 		/* Clear the input ring, and unblock. */
    785   1.1    itojun 		sc->sc_rbput = sc->sc_rbget = sc->sc_rbuf;
    786   1.1    itojun 		sc->sc_rbavail = scif_rbuf_size;
    787   1.1    itojun 		scif_iflush(sc);
    788   1.1    itojun 		CLR(sc->sc_rx_flags, RX_ANY_BLOCK);
    789   1.1    itojun #if 0
    790   1.1    itojun /* XXX (msaitoh) */
    791   1.1    itojun 		scif_hwiflow(sc);
    792   1.1    itojun #endif
    793   1.1    itojun 
    794   1.1    itojun #ifdef SCIF_DEBUG
    795   1.1    itojun 		if (scif_debug)
    796   1.1    itojun 			scifstatus(sc, "scifopen  ");
    797   1.1    itojun #endif
    798   1.1    itojun 
    799   1.1    itojun 		splx(s2);
    800   1.1    itojun 	}
    801   1.1    itojun 
    802   1.1    itojun 	splx(s);
    803   1.1    itojun 
    804   1.1    itojun 	error = ttyopen(tp, SCIFDIALOUT(dev), ISSET(flag, O_NONBLOCK));
    805   1.1    itojun 	if (error)
    806   1.1    itojun 		goto bad;
    807   1.1    itojun 
    808  1.13       eeh 	error = (*tp->t_linesw->l_open)(dev, tp);
    809   1.1    itojun 	if (error)
    810   1.1    itojun 		goto bad;
    811   1.1    itojun 
    812   1.1    itojun 	return (0);
    813   1.1    itojun 
    814   1.1    itojun bad:
    815   1.1    itojun 
    816   1.1    itojun 	return (error);
    817   1.1    itojun }
    818   1.1    itojun 
    819   1.1    itojun int
    820  1.42  christos scifclose(dev_t dev, int flag, int mode, struct lwp *l)
    821   1.1    itojun {
    822  1.56       uwe 	struct scif_softc *sc;
    823  1.56       uwe 	struct tty *tp;
    824  1.56       uwe 
    825  1.56       uwe 	sc = device_lookup_private(&scif_cd, SCIFUNIT(dev));
    826  1.56       uwe 	tp = sc->sc_tty;
    827   1.1    itojun 
    828   1.1    itojun 	/* XXX This is for cons.c. */
    829   1.1    itojun 	if (!ISSET(tp->t_state, TS_ISOPEN))
    830   1.1    itojun 		return (0);
    831   1.1    itojun 
    832  1.13       eeh 	(*tp->t_linesw->l_close)(tp, flag);
    833   1.1    itojun 	ttyclose(tp);
    834   1.1    itojun 
    835  1.56       uwe 	if (!device_is_active(sc->sc_dev))
    836   1.1    itojun 		return (0);
    837   1.1    itojun 
    838   1.1    itojun 	return (0);
    839   1.1    itojun }
    840   1.1    itojun 
    841   1.1    itojun int
    842  1.20       uch scifread(dev_t dev, struct uio *uio, int flag)
    843   1.1    itojun {
    844  1.56       uwe 	struct scif_softc *sc;
    845  1.56       uwe 	struct tty *tp;
    846  1.56       uwe 
    847  1.56       uwe 	sc = device_lookup_private(&scif_cd, SCIFUNIT(dev));
    848  1.56       uwe 	tp = sc->sc_tty;
    849   1.1    itojun 
    850  1.13       eeh 	return ((*tp->t_linesw->l_read)(tp, uio, flag));
    851   1.1    itojun }
    852   1.1    itojun 
    853   1.1    itojun int
    854  1.20       uch scifwrite(dev_t dev, struct uio *uio, int flag)
    855   1.1    itojun {
    856  1.56       uwe 	struct scif_softc *sc;
    857  1.56       uwe 	struct tty *tp;
    858  1.56       uwe 
    859  1.56       uwe 	sc = device_lookup_private(&scif_cd, SCIFUNIT(dev));
    860  1.56       uwe 	tp = sc->sc_tty;
    861   1.1    itojun 
    862  1.13       eeh 	return ((*tp->t_linesw->l_write)(tp, uio, flag));
    863  1.16       scw }
    864  1.16       scw 
    865  1.16       scw int
    866  1.42  christos scifpoll(dev_t dev, int events, struct lwp *l)
    867  1.16       scw {
    868  1.56       uwe 	struct scif_softc *sc;
    869  1.56       uwe 	struct tty *tp;
    870  1.56       uwe 
    871  1.56       uwe 	sc = device_lookup_private(&scif_cd, SCIFUNIT(dev));
    872  1.56       uwe 	tp = sc->sc_tty;
    873  1.25       uch 
    874  1.42  christos 	return ((*tp->t_linesw->l_poll)(tp, events, l));
    875   1.1    itojun }
    876   1.1    itojun 
    877   1.1    itojun struct tty *
    878  1.20       uch sciftty(dev_t dev)
    879   1.1    itojun {
    880  1.56       uwe 	struct scif_softc *sc;
    881  1.56       uwe 	struct tty *tp;
    882  1.56       uwe 
    883  1.56       uwe 	sc = device_lookup_private(&scif_cd, SCIFUNIT(dev));
    884  1.56       uwe 	tp = sc->sc_tty;
    885   1.1    itojun 
    886   1.1    itojun 	return (tp);
    887   1.1    itojun }
    888   1.1    itojun 
    889   1.1    itojun int
    890  1.50  christos scifioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
    891   1.1    itojun {
    892  1.56       uwe 	struct scif_softc *sc;
    893  1.56       uwe 	struct tty *tp;
    894   1.1    itojun 	int error;
    895   1.1    itojun 	int s;
    896   1.1    itojun 
    897  1.56       uwe 	sc = device_lookup_private(&scif_cd, SCIFUNIT(dev));
    898  1.56       uwe 	if (!device_is_active(sc->sc_dev))
    899   1.1    itojun 		return (EIO);
    900   1.1    itojun 
    901  1.56       uwe 	tp = sc->sc_tty;
    902  1.42  christos 	error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, l);
    903  1.23    atatat 	if (error != EPASSTHROUGH)
    904   1.1    itojun 		return (error);
    905   1.1    itojun 
    906  1.42  christos 	error = ttioctl(tp, cmd, data, flag, l);
    907  1.23    atatat 	if (error != EPASSTHROUGH)
    908   1.1    itojun 		return (error);
    909   1.1    itojun 
    910   1.1    itojun 	error = 0;
    911   1.1    itojun 
    912   1.1    itojun 	s = splserial();
    913   1.1    itojun 
    914   1.1    itojun 	switch (cmd) {
    915   1.1    itojun 	case TIOCSBRK:
    916   1.1    itojun 		scif_break(sc, 1);
    917   1.1    itojun 		break;
    918   1.1    itojun 
    919   1.1    itojun 	case TIOCCBRK:
    920   1.1    itojun 		scif_break(sc, 0);
    921   1.1    itojun 		break;
    922   1.6   msaitoh 
    923   1.1    itojun 	case TIOCGFLAGS:
    924   1.1    itojun 		*(int *)data = sc->sc_swflags;
    925   1.1    itojun 		break;
    926   1.1    itojun 
    927   1.1    itojun 	case TIOCSFLAGS:
    928  1.49      elad 		error = kauth_authorize_device_tty(l->l_cred,
    929  1.49      elad 		    KAUTH_DEVICE_TTY_PRIVSET, tp);
    930   1.1    itojun 		if (error)
    931   1.1    itojun 			break;
    932   1.1    itojun 		sc->sc_swflags = *(int *)data;
    933   1.1    itojun 		break;
    934   1.1    itojun 
    935   1.1    itojun 	default:
    936  1.23    atatat 		error = EPASSTHROUGH;
    937   1.1    itojun 		break;
    938   1.1    itojun 	}
    939   1.1    itojun 
    940   1.1    itojun 	splx(s);
    941   1.1    itojun 
    942   1.1    itojun 	return (error);
    943   1.1    itojun }
    944   1.1    itojun 
    945  1.53       uwe static void
    946  1.20       uch scif_schedrx(struct scif_softc *sc)
    947   1.1    itojun {
    948   1.1    itojun 
    949   1.1    itojun 	sc->sc_rx_ready = 1;
    950   1.1    itojun 
    951   1.1    itojun 	/* Wake up the poller. */
    952  1.55        ad 	softint_schedule(sc->sc_si);
    953   1.1    itojun }
    954   1.1    itojun 
    955  1.53       uwe static void
    956  1.20       uch scif_break(struct scif_softc *sc, int onoff)
    957   1.6   msaitoh {
    958   1.6   msaitoh 
    959   1.6   msaitoh 	if (onoff)
    960  1.37       uwe 		scif_ssr_write(scif_ssr_read() & ~SCSSR2_TDFE);
    961   1.6   msaitoh 	else
    962  1.37       uwe 		scif_ssr_write(scif_ssr_read() | SCSSR2_TDFE);
    963   1.6   msaitoh 
    964   1.6   msaitoh #if 0	/* XXX */
    965   1.6   msaitoh 	if (!sc->sc_heldchange) {
    966   1.6   msaitoh 		if (sc->sc_tx_busy) {
    967   1.6   msaitoh 			sc->sc_heldtbc = sc->sc_tbc;
    968   1.6   msaitoh 			sc->sc_tbc = 0;
    969   1.6   msaitoh 			sc->sc_heldchange = 1;
    970   1.6   msaitoh 		} else
    971   1.6   msaitoh 			scif_loadchannelregs(sc);
    972   1.6   msaitoh 	}
    973   1.6   msaitoh #endif
    974   1.6   msaitoh }
    975   1.6   msaitoh 
    976   1.1    itojun /*
    977   1.1    itojun  * Stop output, e.g., for ^S or output flush.
    978   1.1    itojun  */
    979   1.1    itojun void
    980  1.20       uch scifstop(struct tty *tp, int flag)
    981   1.1    itojun {
    982  1.56       uwe 	struct scif_softc *sc;
    983   1.1    itojun 	int s;
    984   1.1    itojun 
    985  1.56       uwe 	sc = device_lookup_private(&scif_cd, SCIFUNIT(tp->t_dev));
    986  1.56       uwe 
    987   1.1    itojun 	s = splserial();
    988   1.1    itojun 	if (ISSET(tp->t_state, TS_BUSY)) {
    989   1.1    itojun 		/* Stop transmitting at the next chunk. */
    990   1.1    itojun 		sc->sc_tbc = 0;
    991   1.1    itojun 		sc->sc_heldtbc = 0;
    992   1.1    itojun 		if (!ISSET(tp->t_state, TS_TTSTOP))
    993   1.1    itojun 			SET(tp->t_state, TS_FLUSH);
    994   1.1    itojun 	}
    995   1.1    itojun 	splx(s);
    996   1.1    itojun }
    997   1.1    itojun 
    998  1.53       uwe static void
    999  1.20       uch scifdiag(void *arg)
   1000   1.1    itojun {
   1001   1.1    itojun 	struct scif_softc *sc = arg;
   1002   1.1    itojun 	int overflows, floods;
   1003   1.1    itojun 	int s;
   1004   1.1    itojun 
   1005   1.1    itojun 	s = splserial();
   1006   1.1    itojun 	overflows = sc->sc_overflows;
   1007   1.1    itojun 	sc->sc_overflows = 0;
   1008   1.1    itojun 	floods = sc->sc_floods;
   1009   1.1    itojun 	sc->sc_floods = 0;
   1010   1.1    itojun 	sc->sc_errors = 0;
   1011   1.1    itojun 	splx(s);
   1012   1.1    itojun 
   1013   1.1    itojun 	log(LOG_WARNING, "%s: %d silo overflow%s, %d ibuf flood%s\n",
   1014  1.56       uwe 	    device_xname(sc->sc_dev),
   1015   1.1    itojun 	    overflows, overflows == 1 ? "" : "s",
   1016   1.1    itojun 	    floods, floods == 1 ? "" : "s");
   1017   1.1    itojun }
   1018   1.1    itojun 
   1019  1.53       uwe static void
   1020  1.20       uch scif_rxsoft(struct scif_softc *sc, struct tty *tp)
   1021   1.1    itojun {
   1022  1.39       uwe 	int (*rint)(int, struct tty *) = tp->t_linesw->l_rint;
   1023   1.1    itojun 	u_char *get, *end;
   1024   1.1    itojun 	u_int cc, scc;
   1025   1.1    itojun 	u_char ssr2;
   1026   1.1    itojun 	int code;
   1027   1.1    itojun 	int s;
   1028   1.1    itojun 
   1029   1.1    itojun 	end = sc->sc_ebuf;
   1030   1.1    itojun 	get = sc->sc_rbget;
   1031   1.1    itojun 	scc = cc = scif_rbuf_size - sc->sc_rbavail;
   1032   1.1    itojun 
   1033   1.1    itojun 	if (cc == scif_rbuf_size) {
   1034   1.1    itojun 		sc->sc_floods++;
   1035   1.1    itojun 		if (sc->sc_errors++ == 0)
   1036  1.11   msaitoh 			callout_reset(&sc->sc_diag_ch, 60 * hz, scifdiag, sc);
   1037   1.1    itojun 	}
   1038   1.1    itojun 
   1039   1.1    itojun 	while (cc) {
   1040   1.1    itojun 		code = get[0];
   1041   1.1    itojun 		ssr2 = get[1];
   1042   1.6   msaitoh 		if (ISSET(ssr2, SCSSR2_BRK | SCSSR2_FER | SCSSR2_PER)) {
   1043   1.6   msaitoh 			if (ISSET(ssr2, SCSSR2_BRK | SCSSR2_FER))
   1044   1.1    itojun 				SET(code, TTY_FE);
   1045   1.1    itojun 			if (ISSET(ssr2, SCSSR2_PER))
   1046   1.1    itojun 				SET(code, TTY_PE);
   1047   1.1    itojun 		}
   1048   1.1    itojun 		if ((*rint)(code, tp) == -1) {
   1049   1.1    itojun 			/*
   1050   1.1    itojun 			 * The line discipline's buffer is out of space.
   1051   1.1    itojun 			 */
   1052   1.1    itojun 			if (!ISSET(sc->sc_rx_flags, RX_TTY_BLOCKED)) {
   1053   1.1    itojun 				/*
   1054   1.1    itojun 				 * We're either not using flow control, or the
   1055   1.1    itojun 				 * line discipline didn't tell us to block for
   1056   1.1    itojun 				 * some reason.  Either way, we have no way to
   1057   1.1    itojun 				 * know when there's more space available, so
   1058   1.1    itojun 				 * just drop the rest of the data.
   1059   1.1    itojun 				 */
   1060   1.1    itojun 				get += cc << 1;
   1061   1.1    itojun 				if (get >= end)
   1062   1.1    itojun 					get -= scif_rbuf_size << 1;
   1063   1.1    itojun 				cc = 0;
   1064   1.1    itojun 			} else {
   1065   1.1    itojun 				/*
   1066   1.1    itojun 				 * Don't schedule any more receive processing
   1067   1.1    itojun 				 * until the line discipline tells us there's
   1068   1.1    itojun 				 * space available (through scifhwiflow()).
   1069   1.1    itojun 				 * Leave the rest of the data in the input
   1070   1.1    itojun 				 * buffer.
   1071   1.1    itojun 				 */
   1072   1.1    itojun 				SET(sc->sc_rx_flags, RX_TTY_OVERFLOWED);
   1073   1.1    itojun 			}
   1074   1.1    itojun 			break;
   1075   1.1    itojun 		}
   1076   1.1    itojun 		get += 2;
   1077   1.1    itojun 		if (get >= end)
   1078   1.1    itojun 			get = sc->sc_rbuf;
   1079   1.1    itojun 		cc--;
   1080   1.1    itojun 	}
   1081   1.1    itojun 
   1082   1.1    itojun 	if (cc != scc) {
   1083   1.1    itojun 		sc->sc_rbget = get;
   1084   1.1    itojun 		s = splserial();
   1085   1.1    itojun 		cc = sc->sc_rbavail += scc - cc;
   1086   1.1    itojun 		/* Buffers should be ok again, release possible block. */
   1087   1.1    itojun 		if (cc >= sc->sc_r_lowat) {
   1088   1.1    itojun 			if (ISSET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED)) {
   1089   1.1    itojun 				CLR(sc->sc_rx_flags, RX_IBUF_OVERFLOWED);
   1090  1.37       uwe 				scif_scr_write(scif_scr_read() | SCSCR2_RIE);
   1091   1.1    itojun 			}
   1092   1.1    itojun #if 0
   1093   1.1    itojun 			if (ISSET(sc->sc_rx_flags, RX_IBUF_BLOCKED)) {
   1094   1.1    itojun 				CLR(sc->sc_rx_flags, RX_IBUF_BLOCKED);
   1095   1.1    itojun 				scif_hwiflow(sc);
   1096   1.1    itojun 			}
   1097   1.1    itojun #endif
   1098   1.1    itojun 		}
   1099   1.1    itojun 		splx(s);
   1100   1.1    itojun 	}
   1101   1.1    itojun }
   1102   1.1    itojun 
   1103  1.53       uwe static void
   1104  1.20       uch scif_txsoft(struct scif_softc *sc, struct tty *tp)
   1105   1.1    itojun {
   1106   1.1    itojun 
   1107   1.1    itojun 	CLR(tp->t_state, TS_BUSY);
   1108   1.1    itojun 	if (ISSET(tp->t_state, TS_FLUSH))
   1109   1.1    itojun 		CLR(tp->t_state, TS_FLUSH);
   1110   1.1    itojun 	else
   1111   1.1    itojun 		ndflush(&tp->t_outq, (int)(sc->sc_tba - tp->t_outq.c_cf));
   1112  1.13       eeh 	(*tp->t_linesw->l_start)(tp);
   1113   1.1    itojun }
   1114   1.1    itojun 
   1115  1.53       uwe #if 0 /* XXX (msaitoh) */
   1116  1.53       uwe static void
   1117  1.20       uch scif_stsoft(struct scif_softc *sc, struct tty *tp)
   1118   1.1    itojun {
   1119   1.1    itojun 	u_char msr, delta;
   1120   1.1    itojun 	int s;
   1121   1.1    itojun 
   1122   1.1    itojun 	s = splserial();
   1123   1.1    itojun 	msr = sc->sc_msr;
   1124   1.1    itojun 	delta = sc->sc_msr_delta;
   1125   1.1    itojun 	sc->sc_msr_delta = 0;
   1126   1.1    itojun 	splx(s);
   1127   1.1    itojun 
   1128   1.1    itojun 	if (ISSET(delta, sc->sc_msr_dcd)) {
   1129   1.1    itojun 		/*
   1130   1.1    itojun 		 * Inform the tty layer that carrier detect changed.
   1131   1.1    itojun 		 */
   1132  1.13       eeh 		(void) (*tp->t_linesw->l_modem)(tp, ISSET(msr, MSR_DCD));
   1133   1.1    itojun 	}
   1134   1.1    itojun 
   1135   1.1    itojun 	if (ISSET(delta, sc->sc_msr_cts)) {
   1136   1.1    itojun 		/* Block or unblock output according to flow control. */
   1137   1.1    itojun 		if (ISSET(msr, sc->sc_msr_cts)) {
   1138   1.1    itojun 			sc->sc_tx_stopped = 0;
   1139  1.13       eeh 			(*tp->t_linesw->l_start)(tp);
   1140   1.1    itojun 		} else {
   1141   1.1    itojun 			sc->sc_tx_stopped = 1;
   1142   1.1    itojun 		}
   1143   1.1    itojun 	}
   1144   1.1    itojun 
   1145   1.1    itojun #ifdef SCIF_DEBUG
   1146   1.1    itojun 	if (scif_debug)
   1147   1.1    itojun 		scifstatus(sc, "scif_stsoft");
   1148   1.1    itojun #endif
   1149   1.1    itojun }
   1150  1.53       uwe #endif /* 0 */
   1151   1.1    itojun 
   1152  1.53       uwe static void
   1153  1.20       uch scifsoft(void *arg)
   1154   1.1    itojun {
   1155   1.1    itojun 	struct scif_softc *sc = arg;
   1156   1.1    itojun 	struct tty *tp;
   1157   1.1    itojun 
   1158  1.56       uwe 	if (!device_is_active(sc->sc_dev))
   1159   1.1    itojun 		return;
   1160   1.1    itojun 
   1161  1.51        ad 	tp = sc->sc_tty;
   1162   1.1    itojun 
   1163  1.51        ad 	if (sc->sc_rx_ready) {
   1164  1.51        ad 		sc->sc_rx_ready = 0;
   1165  1.51        ad 		scif_rxsoft(sc, tp);
   1166  1.51        ad 	}
   1167   1.1    itojun 
   1168   1.1    itojun #if 0
   1169  1.51        ad 	if (sc->sc_st_check) {
   1170  1.51        ad 		sc->sc_st_check = 0;
   1171  1.51        ad 		scif_stsoft(sc, tp);
   1172  1.51        ad 	}
   1173   1.1    itojun #endif
   1174   1.1    itojun 
   1175  1.51        ad 	if (sc->sc_tx_done) {
   1176  1.51        ad 		sc->sc_tx_done = 0;
   1177  1.51        ad 		scif_txsoft(sc, tp);
   1178   1.1    itojun 	}
   1179   1.1    itojun }
   1180   1.1    itojun 
   1181  1.53       uwe static int
   1182  1.20       uch scifintr(void *arg)
   1183   1.1    itojun {
   1184   1.1    itojun 	struct scif_softc *sc = arg;
   1185   1.1    itojun 	u_char *put, *end;
   1186   1.1    itojun 	u_int cc;
   1187   1.1    itojun 	u_short ssr2;
   1188   1.1    itojun 	int count;
   1189   1.1    itojun 
   1190  1.56       uwe 	if (!device_is_active(sc->sc_dev))
   1191   1.1    itojun 		return (0);
   1192   1.1    itojun 
   1193   1.1    itojun 	end = sc->sc_ebuf;
   1194   1.1    itojun 	put = sc->sc_rbput;
   1195   1.1    itojun 	cc = sc->sc_rbavail;
   1196   1.1    itojun 
   1197  1.26   msaitoh 	do {
   1198  1.37       uwe 		ssr2 = scif_ssr_read();
   1199  1.26   msaitoh 		if (ISSET(ssr2, SCSSR2_BRK)) {
   1200  1.37       uwe 			scif_ssr_write(scif_ssr_read()
   1201  1.37       uwe 				& ~(SCSSR2_ER | SCSSR2_BRK | SCSSR2_DR));
   1202   1.1    itojun #ifdef DDB
   1203  1.26   msaitoh 			if (ISSET(sc->sc_hwflags, SCIF_HW_CONSOLE)) {
   1204  1.26   msaitoh 				console_debugger();
   1205  1.26   msaitoh 			}
   1206  1.22       uch #endif /* DDB */
   1207   1.1    itojun #ifdef KGDB
   1208  1.26   msaitoh 			if (ISSET(sc->sc_hwflags, SCIF_HW_KGDB)) {
   1209  1.26   msaitoh 				kgdb_connect(1);
   1210  1.26   msaitoh 			}
   1211  1.22       uch #endif /* KGDB */
   1212   1.1    itojun 		}
   1213  1.37       uwe 		count = scif_fdr_read() & SCFDR2_RECVCNT;
   1214  1.26   msaitoh 		if (count != 0) {
   1215  1.36       uwe 			for (;;) {
   1216  1.37       uwe 				u_char c = scif_frdr_read();
   1217  1.37       uwe 				u_char err = (u_char)(scif_ssr_read() & 0x00ff);
   1218   1.1    itojun 
   1219  1.37       uwe 				scif_ssr_write(scif_ssr_read()
   1220  1.37       uwe 				    & ~(SCSSR2_ER | SCSSR2_RDF | SCSSR2_DR));
   1221  1.26   msaitoh #ifdef SH4
   1222  1.26   msaitoh 				if (CPU_IS_SH4)
   1223  1.37       uwe 					scif_lsr_write(scif_lsr_read()
   1224  1.37       uwe 						       & ~SCLSR2_ORER);
   1225  1.26   msaitoh #endif
   1226  1.26   msaitoh 				if ((cc > 0) && (count > 0)) {
   1227  1.26   msaitoh 					put[0] = c;
   1228  1.26   msaitoh 					put[1] = err;
   1229  1.26   msaitoh 					put += 2;
   1230  1.26   msaitoh 					if (put >= end)
   1231  1.26   msaitoh 						put = sc->sc_rbuf;
   1232  1.26   msaitoh 					cc--;
   1233  1.26   msaitoh 					count--;
   1234  1.26   msaitoh 				} else
   1235  1.26   msaitoh 					break;
   1236  1.26   msaitoh 			}
   1237  1.26   msaitoh 
   1238  1.26   msaitoh 			/*
   1239  1.26   msaitoh 			 * Current string of incoming characters ended because
   1240  1.26   msaitoh 			 * no more data was available or we ran out of space.
   1241  1.26   msaitoh 			 * Schedule a receive event if any data was received.
   1242  1.26   msaitoh 			 * If we're out of space, turn off receive interrupts.
   1243  1.26   msaitoh 			 */
   1244  1.26   msaitoh 			sc->sc_rbput = put;
   1245  1.26   msaitoh 			sc->sc_rbavail = cc;
   1246  1.26   msaitoh 			if (!ISSET(sc->sc_rx_flags, RX_TTY_OVERFLOWED))
   1247  1.26   msaitoh 				sc->sc_rx_ready = 1;
   1248   1.1    itojun 
   1249  1.26   msaitoh 			/*
   1250  1.26   msaitoh 			 * See if we are in danger of overflowing a buffer. If
   1251  1.26   msaitoh 			 * so, use hardware flow control to ease the pressure.
   1252  1.26   msaitoh 			 */
   1253  1.26   msaitoh 			if (!ISSET(sc->sc_rx_flags, RX_IBUF_BLOCKED) &&
   1254  1.26   msaitoh 			    cc < sc->sc_r_hiwat) {
   1255  1.26   msaitoh 				SET(sc->sc_rx_flags, RX_IBUF_BLOCKED);
   1256   1.1    itojun #if 0
   1257  1.26   msaitoh 				scif_hwiflow(sc);
   1258   1.1    itojun #endif
   1259  1.26   msaitoh 			}
   1260   1.1    itojun 
   1261  1.26   msaitoh 			/*
   1262  1.26   msaitoh 			 * If we're out of space, disable receive interrupts
   1263  1.26   msaitoh 			 * until the queue has drained a bit.
   1264  1.26   msaitoh 			 */
   1265  1.26   msaitoh 			if (!cc) {
   1266  1.26   msaitoh 				SET(sc->sc_rx_flags, RX_IBUF_OVERFLOWED);
   1267  1.37       uwe 				scif_scr_write(scif_scr_read() & ~SCSCR2_RIE);
   1268  1.26   msaitoh 			}
   1269  1.26   msaitoh 		} else {
   1270  1.37       uwe 			if (scif_ssr_read() & (SCSSR2_RDF | SCSSR2_DR)) {
   1271  1.37       uwe 				scif_scr_write(scif_scr_read()
   1272  1.37       uwe 					       & ~(SCSCR2_TIE | SCSCR2_RIE));
   1273  1.26   msaitoh 				delay(10);
   1274  1.37       uwe 				scif_scr_write(scif_scr_read()
   1275  1.37       uwe 					       | SCSCR2_TIE | SCSCR2_RIE);
   1276  1.26   msaitoh 				continue;
   1277  1.26   msaitoh 			}
   1278   1.7   msaitoh 		}
   1279  1.37       uwe 	} while (scif_ssr_read() & (SCSSR2_RDF | SCSSR2_DR));
   1280   1.1    itojun 
   1281   1.1    itojun #if 0
   1282   1.7   msaitoh 	msr = bus_space_read_1(iot, ioh, scif_msr);
   1283   1.7   msaitoh 	delta = msr ^ sc->sc_msr;
   1284   1.7   msaitoh 	sc->sc_msr = msr;
   1285   1.7   msaitoh 	if (ISSET(delta, sc->sc_msr_mask)) {
   1286   1.7   msaitoh 		SET(sc->sc_msr_delta, delta);
   1287   1.1    itojun 
   1288   1.7   msaitoh 		/*
   1289   1.7   msaitoh 		 * Pulse-per-second clock signal on edge of DCD?
   1290   1.7   msaitoh 		 */
   1291   1.7   msaitoh 		if (ISSET(delta, sc->sc_ppsmask)) {
   1292   1.7   msaitoh 			struct timeval tv;
   1293   1.7   msaitoh 			if (ISSET(msr, sc->sc_ppsmask) ==
   1294   1.7   msaitoh 			    sc->sc_ppsassert) {
   1295   1.7   msaitoh 				/* XXX nanotime() */
   1296   1.7   msaitoh 				microtime(&tv);
   1297   1.7   msaitoh 				TIMEVAL_TO_TIMESPEC(&tv,
   1298   1.7   msaitoh 						    &sc->ppsinfo.assert_timestamp);
   1299   1.7   msaitoh 				if (sc->ppsparam.mode & PPS_OFFSETASSERT) {
   1300   1.7   msaitoh 					timespecadd(&sc->ppsinfo.assert_timestamp,
   1301   1.1    itojun 						    &sc->ppsparam.assert_offset,
   1302   1.1    itojun 						    &sc->ppsinfo.assert_timestamp);
   1303   1.7   msaitoh 					TIMESPEC_TO_TIMEVAL(&tv, &sc->ppsinfo.assert_timestamp);
   1304   1.7   msaitoh 				}
   1305   1.1    itojun 
   1306   1.1    itojun #ifdef PPS_SYNC
   1307   1.7   msaitoh 				if (sc->ppsparam.mode & PPS_HARDPPSONASSERT)
   1308   1.7   msaitoh 					hardpps(&tv, tv.tv_usec);
   1309   1.1    itojun #endif
   1310   1.7   msaitoh 				sc->ppsinfo.assert_sequence++;
   1311   1.7   msaitoh 				sc->ppsinfo.current_mode =
   1312   1.7   msaitoh 					sc->ppsparam.mode;
   1313   1.7   msaitoh 
   1314   1.7   msaitoh 			} else if (ISSET(msr, sc->sc_ppsmask) ==
   1315   1.7   msaitoh 				   sc->sc_ppsclear) {
   1316   1.7   msaitoh 				/* XXX nanotime() */
   1317   1.7   msaitoh 				microtime(&tv);
   1318   1.7   msaitoh 				TIMEVAL_TO_TIMESPEC(&tv,
   1319   1.7   msaitoh 						    &sc->ppsinfo.clear_timestamp);
   1320   1.7   msaitoh 				if (sc->ppsparam.mode & PPS_OFFSETCLEAR) {
   1321   1.7   msaitoh 					timespecadd(&sc->ppsinfo.clear_timestamp,
   1322   1.1    itojun 						    &sc->ppsparam.clear_offset,
   1323   1.1    itojun 						    &sc->ppsinfo.clear_timestamp);
   1324   1.7   msaitoh 					TIMESPEC_TO_TIMEVAL(&tv, &sc->ppsinfo.clear_timestamp);
   1325   1.7   msaitoh 				}
   1326   1.1    itojun 
   1327   1.1    itojun #ifdef PPS_SYNC
   1328   1.7   msaitoh 				if (sc->ppsparam.mode & PPS_HARDPPSONCLEAR)
   1329   1.7   msaitoh 					hardpps(&tv, tv.tv_usec);
   1330   1.1    itojun #endif
   1331   1.7   msaitoh 				sc->ppsinfo.clear_sequence++;
   1332   1.7   msaitoh 				sc->ppsinfo.current_mode =
   1333   1.7   msaitoh 					sc->ppsparam.mode;
   1334   1.1    itojun 			}
   1335   1.7   msaitoh 		}
   1336   1.1    itojun 
   1337   1.7   msaitoh 		/*
   1338   1.7   msaitoh 		 * Stop output immediately if we lose the output
   1339   1.7   msaitoh 		 * flow control signal or carrier detect.
   1340   1.7   msaitoh 		 */
   1341   1.7   msaitoh 		if (ISSET(~msr, sc->sc_msr_mask)) {
   1342   1.7   msaitoh 			sc->sc_tbc = 0;
   1343   1.7   msaitoh 			sc->sc_heldtbc = 0;
   1344   1.1    itojun #ifdef SCIF_DEBUG
   1345   1.7   msaitoh 			if (scif_debug)
   1346   1.7   msaitoh 				scifstatus(sc, "scifintr  ");
   1347   1.1    itojun #endif
   1348   1.7   msaitoh 		}
   1349   1.1    itojun 
   1350   1.7   msaitoh 		sc->sc_st_check = 1;
   1351   1.7   msaitoh 	}
   1352   1.1    itojun #endif
   1353   1.1    itojun 
   1354   1.1    itojun 	/*
   1355   1.1    itojun 	 * Done handling any receive interrupts. See if data can be
   1356   1.1    itojun 	 * transmitted as well. Schedule tx done event if no data left
   1357   1.1    itojun 	 * and tty was marked busy.
   1358   1.1    itojun 	 */
   1359  1.37       uwe 	if (((scif_fdr_read() & SCFDR2_TXCNT) >> 8) != 16) { /* XXX (msaitoh) */
   1360   1.1    itojun 		/*
   1361   1.1    itojun 		 * If we've delayed a parameter change, do it now, and restart
   1362   1.1    itojun 		 * output.
   1363   1.1    itojun 		 */
   1364   1.1    itojun 		if (sc->sc_heldchange) {
   1365   1.1    itojun 			sc->sc_heldchange = 0;
   1366   1.1    itojun 			sc->sc_tbc = sc->sc_heldtbc;
   1367   1.1    itojun 			sc->sc_heldtbc = 0;
   1368   1.1    itojun 		}
   1369   1.1    itojun 
   1370   1.1    itojun 		/* Output the next chunk of the contiguous buffer, if any. */
   1371   1.1    itojun 		if (sc->sc_tbc > 0) {
   1372   1.1    itojun 			int n;
   1373  1.39       uwe 			int maxchars;
   1374   1.1    itojun 			int i;
   1375   1.1    itojun 
   1376   1.1    itojun 			n = sc->sc_tbc;
   1377  1.39       uwe 			maxchars = sc->sc_fifolen -
   1378  1.37       uwe 				((scif_fdr_read() & SCFDR2_TXCNT) >> 8);
   1379  1.39       uwe 			if (n > maxchars)
   1380  1.39       uwe 				n = maxchars;
   1381   1.1    itojun 
   1382   1.1    itojun 			for (i = 0; i < n; i++) {
   1383  1.14   msaitoh 				scif_putc(*(sc->sc_tba));
   1384   1.1    itojun 				sc->sc_tba++;
   1385   1.1    itojun 			}
   1386   1.1    itojun 			sc->sc_tbc -= n;
   1387   1.1    itojun 		} else {
   1388   1.1    itojun 			/* Disable transmit completion interrupts if necessary. */
   1389   1.1    itojun #if 0
   1390   1.1    itojun 			if (ISSET(sc->sc_ier, IER_ETXRDY))
   1391   1.1    itojun #endif
   1392  1.37       uwe 				scif_scr_write(scif_scr_read() & ~SCSCR2_TIE);
   1393   1.1    itojun 
   1394   1.1    itojun 			if (sc->sc_tx_busy) {
   1395   1.1    itojun 				sc->sc_tx_busy = 0;
   1396   1.1    itojun 				sc->sc_tx_done = 1;
   1397   1.1    itojun 			}
   1398   1.1    itojun 		}
   1399   1.1    itojun 	}
   1400   1.1    itojun 
   1401   1.1    itojun 	/* Wake up the poller. */
   1402  1.55        ad 	softint_schedule(sc->sc_si);
   1403   1.1    itojun 
   1404   1.1    itojun #if NRND > 0 && defined(RND_SCIF)
   1405  1.36       uwe 	rnd_add_uint32(&sc->rnd_source, iir | lsr);
   1406   1.1    itojun #endif
   1407   1.1    itojun 
   1408   1.1    itojun 	return (1);
   1409   1.1    itojun }
   1410   1.1    itojun 
   1411   1.1    itojun void
   1412  1.20       uch scifcnprobe(struct consdev *cp)
   1413   1.1    itojun {
   1414   1.1    itojun 	int maj;
   1415   1.1    itojun 
   1416   1.1    itojun 	/* locate the major number */
   1417  1.28   gehenna 	maj = cdevsw_lookup_major(&scif_cdevsw);
   1418   1.1    itojun 
   1419   1.1    itojun 	/* Initialize required fields. */
   1420   1.1    itojun 	cp->cn_dev = makedev(maj, 0);
   1421   1.4   msaitoh #ifdef SCIFCONSOLE
   1422   1.4   msaitoh 	cp->cn_pri = CN_REMOTE;
   1423   1.4   msaitoh #else
   1424   1.1    itojun 	cp->cn_pri = CN_NORMAL;
   1425   1.1    itojun #endif
   1426   1.1    itojun }
   1427   1.1    itojun 
   1428   1.1    itojun void
   1429  1.20       uch scifcninit(struct consdev *cp)
   1430   1.1    itojun {
   1431   1.1    itojun 
   1432   1.7   msaitoh 	InitializeScif(scifcn_speed);
   1433   1.9   msaitoh 	scifisconsole = 1;
   1434   1.1    itojun }
   1435   1.1    itojun 
   1436   1.1    itojun int
   1437  1.20       uch scifcngetc(dev_t dev)
   1438   1.1    itojun {
   1439   1.1    itojun 	int c;
   1440   1.1    itojun 	int s;
   1441   1.1    itojun 
   1442   1.1    itojun 	s = splserial();
   1443   1.1    itojun 	c = scif_getc();
   1444   1.1    itojun 	splx(s);
   1445   1.1    itojun 
   1446   1.1    itojun 	return (c);
   1447   1.1    itojun }
   1448   1.1    itojun 
   1449   1.1    itojun void
   1450  1.20       uch scifcnputc(dev_t dev, int c)
   1451   1.1    itojun {
   1452   1.1    itojun 	int s;
   1453   1.1    itojun 
   1454   1.1    itojun 	s = splserial();
   1455  1.14   msaitoh 	scif_putc((u_char)c);
   1456   1.1    itojun 	splx(s);
   1457   1.1    itojun }
   1458  1.22       uch 
   1459  1.22       uch #ifdef KGDB
   1460  1.22       uch int
   1461  1.58    cegger scif_kgdb_init(void)
   1462  1.22       uch {
   1463  1.22       uch 
   1464  1.22       uch 	if (strcmp(kgdb_devname, "scif") != 0)
   1465  1.22       uch 		return (1);
   1466  1.22       uch 
   1467  1.22       uch 	if (scifisconsole)
   1468  1.22       uch 		return (1);	/* can't share with console */
   1469  1.22       uch 
   1470  1.22       uch 	InitializeScif(kgdb_rate);
   1471  1.22       uch 
   1472  1.22       uch 	kgdb_attach((int (*)(void *))scifcngetc,
   1473  1.22       uch 	    (void (*)(void *, int))scifcnputc, NULL);
   1474  1.22       uch 	kgdb_dev = 123; /* unneeded, only to satisfy some tests */
   1475  1.22       uch 	kgdb_attached = 1;
   1476  1.25       uch 
   1477  1.22       uch 	return (0);
   1478  1.22       uch }
   1479  1.22       uch #endif /* KGDB */
   1480