Home | History | Annotate | Line # | Download | only in include
cache_sh4.h revision 1.3.2.1
      1      1.3      uch /*	$NetBSD: cache_sh4.h,v 1.3.2.1 2002/02/28 04:11:37 nathanw Exp $	*/
      2      1.1      uch 
      3      1.1      uch /*-
      4      1.1      uch  * Copyright (c) 2002 The NetBSD Foundation, Inc.
      5      1.1      uch  * All rights reserved.
      6      1.1      uch  *
      7      1.1      uch  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1      uch  * by UCHIYAMA Yasushi.
      9      1.1      uch  *
     10      1.1      uch  * Redistribution and use in source and binary forms, with or without
     11      1.1      uch  * modification, are permitted provided that the following conditions
     12      1.1      uch  * are met:
     13      1.1      uch  * 1. Redistributions of source code must retain the above copyright
     14      1.1      uch  *    notice, this list of conditions and the following disclaimer.
     15      1.1      uch  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1      uch  *    notice, this list of conditions and the following disclaimer in the
     17      1.1      uch  *    documentation and/or other materials provided with the distribution.
     18      1.1      uch  * 3. All advertising materials mentioning features or use of this software
     19      1.1      uch  *    must display the following acknowledgement:
     20      1.1      uch  *        This product includes software developed by the NetBSD
     21      1.1      uch  *        Foundation, Inc. and its contributors.
     22      1.1      uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.1      uch  *    contributors may be used to endorse or promote products derived
     24      1.1      uch  *    from this software without specific prior written permission.
     25      1.1      uch  *
     26      1.1      uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.1      uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.1      uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.1      uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.1      uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.1      uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.1      uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.1      uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.1      uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.1      uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.1      uch  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1      uch  */
     38      1.1      uch 
     39      1.1      uch /*
     40      1.1      uch  * SH4: SH7750 SH7750S
     41      1.1      uch  */
     42      1.1      uch 
     43      1.1      uch #ifndef _CACHE_SH4_H_
     44      1.1      uch #define _CACHE_SH4_H_
     45      1.1      uch #ifdef _KERNEL
     46      1.1      uch 
     47      1.1      uch #define SH4_ICACHE_SIZE		8192
     48      1.1      uch #define SH4_DCACHE_SIZE		16384
     49      1.1      uch #define SH4_CACHE_LINESZ	32
     50      1.1      uch 
     51      1.2      uch #define SH4_CCR			0xff00001c
     52      1.2      uch #define   SH4_CCR_IIX		  0x00008000
     53      1.2      uch #define   SH4_CCR_ICI		  0x00000800
     54      1.2      uch #define   SH4_CCR_ICE		  0x00000100
     55      1.2      uch #define   SH4_CCR_OIX		  0x00000080
     56      1.2      uch #define   SH4_CCR_ORA		  0x00000020
     57      1.2      uch #define   SH4_CCR_OCI		  0x00000008
     58      1.2      uch #define   SH4_CCR_CB		  0x00000004
     59      1.2      uch #define   SH4_CCR_WT		  0x00000002
     60      1.2      uch #define   SH4_CCR_OCE		  0x00000001
     61      1.2      uch 
     62      1.2      uch #define SH4_QACR0		0xff000038
     63      1.2      uch #define SH4_QACR1		0xff00003c
     64      1.2      uch #define   SH4_QACR_AREA_SHIFT	  2
     65      1.2      uch #define   SH4_QACR_AREA_MASK	  0x0000001c
     66      1.1      uch 
     67      1.1      uch /* I-cache address/data array  */
     68      1.2      uch #define SH4_CCIA		0xf0000000
     69      1.1      uch /* address specification */
     70      1.2      uch #define   CCIA_A		  0x00000008	/* associate bit */
     71      1.2      uch #define   CCIA_ENTRY_SHIFT	  5		/* line size 32B */
     72      1.2      uch #define   CCIA_ENTRY_MASK	  0x00001fe0	/* [12:5] 256-entries */
     73      1.1      uch /* data specification */
     74      1.2      uch #define   CCIA_V		  0x00000001
     75      1.2      uch #define   CCIA_TAGADDR_MASK	  0xfffffc00	/* [31:10] */
     76      1.1      uch 
     77      1.2      uch #define SH4_CCID		0xf1000000
     78      1.1      uch /* address specification */
     79      1.2      uch #define   CCID_L_SHIFT		  2
     80      1.2      uch #define   CCID_L_MASK		  0x1c		/* line-size is 32B */
     81      1.2      uch #define   CCID_ENTRY_MASK	  0x00001fe0	/* [12:5] 128-entries */
     82      1.1      uch 
     83      1.1      uch /* D-cache address/data array  */
     84      1.2      uch #define SH4_CCDA		0xf4000000
     85      1.1      uch /* address specification */
     86      1.2      uch #define   CCDA_A		  0x00000008	/* associate bit */
     87      1.2      uch #define   CCDA_ENTRY_SHIFT	  5		/* line size 32B */
     88      1.2      uch #define   CCDA_ENTRY_MASK	  0x00003fe0	/* [13:5] 512-entries */
     89      1.1      uch /* data specification */
     90      1.2      uch #define   CCDA_V		  0x00000001
     91      1.2      uch #define   CCDA_U		  0x00000002
     92      1.2      uch #define   CCDA_TAGADDR_MASK	  0xfffffc00	/* [31:10] */
     93      1.1      uch 
     94      1.2      uch #define SH4_CCDD		0xf5000000
     95      1.1      uch 
     96      1.1      uch /* Store Queue */
     97      1.2      uch #define SH4_SQ			0xe0000000
     98      1.1      uch 
     99      1.1      uch /*
    100      1.1      uch  * cache flush macro for locore level code.
    101      1.1      uch  */
    102      1.1      uch #define SH4_CACHE_FLUSH()						\
    103      1.1      uch do {									\
    104      1.1      uch 	u_int32_t __e, __a;						\
    105      1.1      uch 									\
    106      1.1      uch 	/* D-cache */							\
    107      1.1      uch 	for (__e = 0; __e < (SH4_DCACHE_SIZE / SH4_CACHE_LINESZ); __e++) {\
    108      1.2      uch 		__a = SH4_CCDA | (__e << CCDA_ENTRY_SHIFT);		\
    109      1.1      uch 		(*(__volatile__ u_int32_t *)__a) &= ~(CCDA_U | CCDA_V);	\
    110      1.1      uch 	}								\
    111      1.1      uch 	/* I-cache */							\
    112      1.1      uch 	for (__e = 0; __e < (SH4_ICACHE_SIZE / SH4_CACHE_LINESZ); __e++) {\
    113      1.2      uch 		__a = SH4_CCIA | (__e << CCIA_ENTRY_SHIFT);		\
    114      1.1      uch 		(*(__volatile__ u_int32_t *)__a) &= ~(CCIA_V);		\
    115      1.1      uch 	}								\
    116      1.1      uch } while(/*CONSTCOND*/0)
    117      1.1      uch 
    118      1.1      uch #define SH7750_CACHE_FLUSH()		SH4_CACHE_FLUSH()
    119      1.1      uch #define SH7750S_CACHE_FLUSH()		SH4_CACHE_FLUSH()
    120      1.1      uch 
    121      1.1      uch #ifndef _LOCORE
    122      1.2      uch extern void sh4_cache_config(void);
    123      1.1      uch #endif
    124      1.1      uch #endif /* _KERNEL */
    125  1.3.2.1  nathanw #endif /* _CACHE_SH4_H_ */
    126