Home | History | Annotate | Line # | Download | only in include
cache_sh4.h revision 1.7.2.1
      1  1.7.2.1      yamt /*	$NetBSD: cache_sh4.h,v 1.7.2.1 2006/06/21 14:55:31 yamt Exp $	*/
      2      1.1       uch 
      3      1.1       uch /*-
      4      1.1       uch  * Copyright (c) 2002 The NetBSD Foundation, Inc.
      5      1.1       uch  * All rights reserved.
      6      1.1       uch  *
      7      1.1       uch  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1       uch  * by UCHIYAMA Yasushi.
      9      1.1       uch  *
     10      1.1       uch  * Redistribution and use in source and binary forms, with or without
     11      1.1       uch  * modification, are permitted provided that the following conditions
     12      1.1       uch  * are met:
     13      1.1       uch  * 1. Redistributions of source code must retain the above copyright
     14      1.1       uch  *    notice, this list of conditions and the following disclaimer.
     15      1.1       uch  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1       uch  *    notice, this list of conditions and the following disclaimer in the
     17      1.1       uch  *    documentation and/or other materials provided with the distribution.
     18      1.1       uch  * 3. All advertising materials mentioning features or use of this software
     19      1.1       uch  *    must display the following acknowledgement:
     20      1.1       uch  *        This product includes software developed by the NetBSD
     21      1.1       uch  *        Foundation, Inc. and its contributors.
     22      1.1       uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.1       uch  *    contributors may be used to endorse or promote products derived
     24      1.1       uch  *    from this software without specific prior written permission.
     25      1.1       uch  *
     26      1.1       uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.1       uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.1       uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.1       uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.1       uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.1       uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.1       uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.1       uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.1       uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.1       uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.1       uch  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1       uch  */
     38      1.1       uch 
     39      1.1       uch /*
     40      1.6  christos  * SH4: SH7750 SH7750S SH7750R SH7751 SH7751R
     41      1.1       uch  */
     42      1.1       uch 
     43      1.4       uch #ifndef _SH3_CACHE_SH4_H_
     44      1.5       uch #define	_SH3_CACHE_SH4_H_
     45      1.3       uch #include <sh3/devreg.h>
     46      1.1       uch #ifdef _KERNEL
     47      1.1       uch 
     48      1.5       uch #define	SH4_ICACHE_SIZE		8192
     49      1.5       uch #define	SH4_DCACHE_SIZE		16384
     50  1.7.2.1      yamt #define	SH4_EMODE_ICACHE_SIZE	16384
     51  1.7.2.1      yamt #define	SH4_EMODE_DCACHE_SIZE	32768
     52      1.5       uch #define	SH4_CACHE_LINESZ	32
     53      1.5       uch 
     54      1.5       uch #define	SH4_CCR			0xff00001c
     55      1.7    nonaka #define   SH4_CCR_EMODE		  0x80000000
     56      1.5       uch #define	  SH4_CCR_IIX		  0x00008000
     57      1.5       uch #define	  SH4_CCR_ICI		  0x00000800
     58      1.5       uch #define	  SH4_CCR_ICE		  0x00000100
     59      1.5       uch #define	  SH4_CCR_OIX		  0x00000080
     60      1.5       uch #define	  SH4_CCR_ORA		  0x00000020
     61      1.5       uch #define	  SH4_CCR_OCI		  0x00000008
     62      1.5       uch #define	  SH4_CCR_CB		  0x00000004
     63      1.5       uch #define	  SH4_CCR_WT		  0x00000002
     64      1.5       uch #define	  SH4_CCR_OCE		  0x00000001
     65      1.5       uch 
     66      1.5       uch #define	SH4_QACR0		0xff000038
     67      1.5       uch #define	SH4_QACR1		0xff00003c
     68      1.5       uch #define	  SH4_QACR_AREA_SHIFT	  2
     69      1.5       uch #define	  SH4_QACR_AREA_MASK	  0x0000001c
     70      1.1       uch 
     71      1.1       uch /* I-cache address/data array  */
     72      1.5       uch #define	SH4_CCIA		0xf0000000
     73      1.1       uch /* address specification */
     74      1.5       uch #define	  CCIA_A		  0x00000008	/* associate bit */
     75      1.5       uch #define	  CCIA_ENTRY_SHIFT	  5		/* line size 32B */
     76      1.5       uch #define	  CCIA_ENTRY_MASK	  0x00001fe0	/* [12:5] 256-entries */
     77  1.7.2.1      yamt #define	  CCIA_EMODE_ENTRY_MASK	  0x00003fe0	/* [13:5] 512-entries */
     78      1.1       uch /* data specification */
     79      1.5       uch #define	  CCIA_V		  0x00000001
     80      1.5       uch #define	  CCIA_TAGADDR_MASK	  0xfffffc00	/* [31:10] */
     81      1.1       uch 
     82      1.5       uch #define	SH4_CCID		0xf1000000
     83      1.1       uch /* address specification */
     84      1.5       uch #define	  CCID_L_SHIFT		  2
     85      1.5       uch #define	  CCID_L_MASK		  0x1c		/* line-size is 32B */
     86  1.7.2.1      yamt #define	  CCID_ENTRY_MASK	  0x00001fe0	/* [12:5] 256-entries */
     87      1.1       uch 
     88      1.1       uch /* D-cache address/data array  */
     89      1.5       uch #define	SH4_CCDA		0xf4000000
     90      1.1       uch /* address specification */
     91      1.5       uch #define	  CCDA_A		  0x00000008	/* associate bit */
     92      1.5       uch #define	  CCDA_ENTRY_SHIFT	  5		/* line size 32B */
     93  1.7.2.1      yamt #define	  CCDA_ENTRY_MASK	  0x00003fe0	/* [13:5] 512-entries */
     94      1.1       uch /* data specification */
     95      1.5       uch #define	  CCDA_V		  0x00000001
     96      1.5       uch #define	  CCDA_U		  0x00000002
     97      1.5       uch #define	  CCDA_TAGADDR_MASK	  0xfffffc00	/* [31:10] */
     98      1.1       uch 
     99      1.5       uch #define	SH4_CCDD		0xf5000000
    100      1.1       uch 
    101      1.1       uch /* Store Queue */
    102      1.5       uch #define	SH4_SQ			0xe0000000
    103      1.1       uch 
    104      1.1       uch /*
    105      1.1       uch  * cache flush macro for locore level code.
    106      1.1       uch  */
    107      1.5       uch #define	SH4_CACHE_FLUSH()						\
    108      1.1       uch do {									\
    109  1.7.2.1      yamt 	uint32_t __e, __a;						\
    110      1.1       uch 									\
    111      1.1       uch 	/* D-cache */							\
    112      1.7    nonaka 	for (__e = 0; __e < (SH4_DCACHE_SIZE / SH4_CACHE_LINESZ); __e++) {\
    113      1.2       uch 		__a = SH4_CCDA | (__e << CCDA_ENTRY_SHIFT);		\
    114  1.7.2.1      yamt 		(*(volatile uint32_t *)__a) &= ~(CCDA_U | CCDA_V);	\
    115      1.1       uch 	}								\
    116      1.1       uch 	/* I-cache */							\
    117      1.7    nonaka 	for (__e = 0; __e < (SH4_ICACHE_SIZE / SH4_CACHE_LINESZ); __e++) {\
    118      1.2       uch 		__a = SH4_CCIA | (__e << CCIA_ENTRY_SHIFT);		\
    119  1.7.2.1      yamt 		(*(volatile uint32_t *)__a) &= ~(CCIA_V);		\
    120  1.7.2.1      yamt 	}								\
    121  1.7.2.1      yamt } while(/*CONSTCOND*/0)
    122  1.7.2.1      yamt 
    123  1.7.2.1      yamt #define	SH4_EMODE_CACHE_FLUSH()						\
    124  1.7.2.1      yamt do {									\
    125  1.7.2.1      yamt 	uint32_t __e, __a;						\
    126  1.7.2.1      yamt 									\
    127  1.7.2.1      yamt 	/* D-cache */							\
    128  1.7.2.1      yamt 	for (__e = 0;__e < (SH4_EMODE_DCACHE_SIZE / SH4_CACHE_LINESZ);__e++) {\
    129  1.7.2.1      yamt 		__a = SH4_CCDA | (__e << CCDA_ENTRY_SHIFT);		\
    130  1.7.2.1      yamt 		(*(volatile uint32_t *)__a) &= ~(CCDA_U | CCDA_V);	\
    131  1.7.2.1      yamt 	}								\
    132  1.7.2.1      yamt 	/* I-cache */							\
    133  1.7.2.1      yamt 	for (__e = 0;__e < (SH4_EMODE_ICACHE_SIZE / SH4_CACHE_LINESZ);__e++) {\
    134  1.7.2.1      yamt 		__a = SH4_CCIA | (__e << CCIA_ENTRY_SHIFT);		\
    135  1.7.2.1      yamt 		(*(volatile uint32_t *)__a) &= ~(CCIA_V);		\
    136      1.1       uch 	}								\
    137      1.1       uch } while(/*CONSTCOND*/0)
    138      1.1       uch 
    139      1.5       uch #define	SH7750_CACHE_FLUSH()		SH4_CACHE_FLUSH()
    140      1.5       uch #define	SH7750S_CACHE_FLUSH()		SH4_CACHE_FLUSH()
    141      1.6  christos #define	SH7751_CACHE_FLUSH()		SH4_CACHE_FLUSH()
    142  1.7.2.1      yamt #if defined(SH4_CACHE_DISABLE_EMODE)
    143  1.7.2.1      yamt #define	SH7750R_CACHE_FLUSH()		SH4_CACHE_FLUSH()
    144      1.6  christos #define	SH7751R_CACHE_FLUSH()		SH4_CACHE_FLUSH()
    145  1.7.2.1      yamt #else
    146  1.7.2.1      yamt #define	SH7750R_CACHE_FLUSH()		SH4_EMODE_CACHE_FLUSH()
    147  1.7.2.1      yamt #define	SH7751R_CACHE_FLUSH()		SH4_EMODE_CACHE_FLUSH()
    148  1.7.2.1      yamt #endif
    149      1.6  christos 
    150      1.1       uch #ifndef _LOCORE
    151      1.2       uch extern void sh4_cache_config(void);
    152      1.1       uch #endif
    153      1.1       uch #endif /* _KERNEL */
    154      1.4       uch #endif /* !_SH3_CACHE_SH4_H_ */
    155