Home | History | Annotate | Line # | Download | only in include
exception.h revision 1.10.4.1
      1  1.10.4.1      yamt /*	$NetBSD: exception.h,v 1.10.4.1 2008/05/16 02:23:08 yamt Exp $	*/
      2       1.1       uch 
      3       1.1       uch /*-
      4       1.1       uch  * Copyright (c) 2002 The NetBSD Foundation, Inc.
      5       1.1       uch  * All rights reserved.
      6       1.1       uch  *
      7       1.1       uch  * Redistribution and use in source and binary forms, with or without
      8       1.1       uch  * modification, are permitted provided that the following conditions
      9       1.1       uch  * are met:
     10       1.1       uch  * 1. Redistributions of source code must retain the above copyright
     11       1.1       uch  *    notice, this list of conditions and the following disclaimer.
     12       1.1       uch  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1       uch  *    notice, this list of conditions and the following disclaimer in the
     14       1.1       uch  *    documentation and/or other materials provided with the distribution.
     15       1.1       uch  *
     16       1.1       uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     17       1.1       uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18       1.1       uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19       1.1       uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     20       1.1       uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21       1.1       uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22       1.1       uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23       1.1       uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24       1.1       uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25       1.1       uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26       1.1       uch  * POSSIBILITY OF SUCH DAMAGE.
     27       1.1       uch  */
     28       1.1       uch 
     29       1.1       uch #ifndef _SH3_EXCEPTION_H_
     30       1.1       uch #define	_SH3_EXCEPTION_H_
     31       1.3       uch /*
     32       1.3       uch  * SH3/SH4 Exception handling.
     33       1.3       uch  */
     34       1.1       uch #include <sh3/devreg.h>
     35       1.1       uch 
     36       1.3       uch #ifdef _KERNEL
     37       1.2       uch #define	SH3_TRA			0xffffffd0	/* 32bit */
     38       1.2       uch #define	SH3_EXPEVT		0xffffffd4	/* 32bit */
     39       1.2       uch #define	SH3_INTEVT		0xffffffd8	/* 32bit */
     40       1.2       uch #define	SH7709_INTEVT2		0xa4000000	/* 32bit */
     41       1.1       uch 
     42       1.2       uch #define	SH4_TRA			0xff000020	/* 32bit */
     43       1.2       uch #define	SH4_EXPEVT		0xff000024	/* 32bit */
     44       1.2       uch #define	SH4_INTEVT		0xff000028	/* 32bit */
     45       1.1       uch 
     46       1.3       uch /*
     47       1.3       uch  * EXPEVT
     48       1.3       uch  */
     49       1.3       uch /* Reset exception */
     50       1.3       uch #define	EXPEVT_RESET_POWER	0x000	/* Power-On reset */
     51       1.3       uch #define	EXPEVT_RESET_MANUAL	0x020	/* Manual reset */
     52       1.3       uch #define	EXPEVT_RESET_TLB_MULTI_HIT	0x140	/* SH4 only */
     53       1.3       uch 
     54       1.3       uch /* General exception */
     55       1.3       uch #define	EXPEVT_TLB_MISS_LD	0x040	/* TLB miss (load) */
     56       1.3       uch #define	EXPEVT_TLB_MISS_ST	0x060	/* TLB miss (store) */
     57       1.3       uch #define	EXPEVT_TLB_MOD		0x080	/* Initial page write */
     58       1.3       uch #define	EXPEVT_TLB_PROT_LD	0x0a0	/* Protection violation (load) */
     59       1.3       uch #define	EXPEVT_TLB_PROT_ST	0x0c0	/* Protection violation (store)*/
     60       1.3       uch #define	EXPEVT_ADDR_ERR_LD	0x0e0	/* Address error (load) */
     61       1.3       uch #define	EXPEVT_ADDR_ERR_ST	0x100	/* Address error (store) */
     62       1.3       uch #define	EXPEVT_FPU		0x120	/* FPU exception */
     63       1.3       uch #define	EXPEVT_TRAPA		0x160	/* Unconditional trap (TRAPA) */
     64       1.3       uch #define	EXPEVT_RES_INST		0x180	/* Illegal instruction */
     65       1.3       uch #define	EXPEVT_SLOT_INST	0x1a0	/* Illegal slot instruction */
     66       1.3       uch #define	EXPEVT_BREAK		0x1e0	/* User break */
     67       1.3       uch #define	EXPEVT_FPU_DISABLE	0x800	/* FPU disabled */
     68       1.3       uch #define	EXPEVT_FPU_SLOT_DISABLE	0x820	/* Slot FPU disabled */
     69       1.3       uch 
     70       1.3       uch /* Software bit */
     71       1.3       uch #define	EXP_USER		0x001	/* exception from user-mode */
     72       1.3       uch 
     73       1.3       uch #define	_SH_TRA_BREAK		0xc3	/* magic number for debugger */
     74       1.3       uch 
     75       1.3       uch /*
     76       1.3       uch  * INTEVT/INTEVT2
     77       1.3       uch  */
     78       1.3       uch /* External interrupt */
     79       1.1       uch #define	SH_INTEVT_NMI		0x1c0
     80       1.1       uch 
     81       1.1       uch #define	SH_INTEVT_TMU0_TUNI0	0x400
     82       1.1       uch #define	SH_INTEVT_TMU1_TUNI1	0x420
     83       1.1       uch #define	SH_INTEVT_TMU2_TUNI2	0x440
     84       1.1       uch #define	SH_INTEVT_TMU2_TICPI2	0x460
     85       1.1       uch 
     86       1.1       uch #define	SH_INTEVT_SCI_ERI	0x4e0
     87       1.1       uch #define	SH_INTEVT_SCI_RXI	0x500
     88       1.1       uch #define	SH_INTEVT_SCI_TXI	0x520
     89       1.1       uch #define	SH_INTEVT_SCI_TEI	0x540
     90       1.1       uch 
     91       1.1       uch #define	SH_INTEVT_WDT_ITI	0x560
     92       1.1       uch 
     93       1.1       uch #define	SH_INTEVT_IRL9		0x320
     94       1.1       uch #define	SH_INTEVT_IRL11		0x360
     95       1.1       uch #define	SH_INTEVT_IRL13		0x3a0
     96       1.1       uch 
     97       1.1       uch #define	SH4_INTEVT_SCIF_ERI	0x700
     98       1.1       uch #define	SH4_INTEVT_SCIF_RXI	0x720
     99       1.1       uch #define	SH4_INTEVT_SCIF_BRI	0x740
    100       1.1       uch #define	SH4_INTEVT_SCIF_TXI	0x760
    101       1.1       uch 
    102       1.4       uwe #define	SH7709_INTEVT2_IRQ0	0x600
    103       1.4       uwe #define	SH7709_INTEVT2_IRQ1	0x620
    104       1.4       uwe #define	SH7709_INTEVT2_IRQ2	0x640
    105       1.4       uwe #define	SH7709_INTEVT2_IRQ3	0x660
    106       1.4       uwe #define	SH7709_INTEVT2_IRQ4	0x680
    107       1.4       uwe #define	SH7709_INTEVT2_IRQ5	0x6a0
    108       1.4       uwe 
    109       1.4       uwe #define	SH7709_INTEVT2_PINT07	0x700
    110       1.4       uwe #define	SH7709_INTEVT2_PINT8F	0x720
    111       1.4       uwe 
    112       1.5       uwe #define SH7709_INTEVT2_DEI0	0x800
    113       1.5       uwe #define SH7709_INTEVT2_DEI1	0x820
    114       1.5       uwe #define SH7709_INTEVT2_DEI2	0x840
    115       1.5       uwe #define SH7709_INTEVT2_DEI3	0x860
    116       1.5       uwe 
    117       1.4       uwe #define	SH7709_INTEVT2_IRDA_ERI	0x880
    118       1.4       uwe #define	SH7709_INTEVT2_IRDA_RXI	0x8a0
    119       1.4       uwe #define	SH7709_INTEVT2_IRDA_BRI	0x8c0
    120       1.4       uwe #define	SH7709_INTEVT2_IRDA_TXI	0x8e0
    121       1.4       uwe 
    122       1.1       uch #define	SH7709_INTEVT2_SCIF_ERI	0x900
    123       1.1       uch #define	SH7709_INTEVT2_SCIF_RXI	0x920
    124       1.1       uch #define	SH7709_INTEVT2_SCIF_BRI	0x940
    125       1.1       uch #define	SH7709_INTEVT2_SCIF_TXI	0x960
    126       1.1       uch 
    127       1.4       uwe #define	SH7709_INTEVT2_ADC	0x980
    128       1.1       uch 
    129       1.6  christos /* SH7750R, SH7751, SH7751R */
    130       1.6  christos #define	SH4_INTEVT_IRL0		0x240
    131       1.6  christos #define	SH4_INTEVT_IRL1		0x2a0
    132       1.6  christos #define	SH4_INTEVT_IRL2		0x300
    133       1.6  christos #define	SH4_INTEVT_IRL3		0x360
    134       1.6  christos 
    135       1.6  christos #define	SH4_INTEVT_IRQ0		0x200
    136       1.6  christos #define	SH4_INTEVT_IRQ1		0x220
    137       1.6  christos #define	SH4_INTEVT_IRQ2		0x240
    138       1.6  christos #define	SH4_INTEVT_IRQ3		0x260
    139       1.6  christos #define	SH4_INTEVT_IRQ4		0x280
    140       1.6  christos #define	SH4_INTEVT_IRQ5		0x2a0
    141       1.6  christos #define	SH4_INTEVT_IRQ6		0x2c0
    142       1.6  christos #define	SH4_INTEVT_IRQ7		0x2e0
    143       1.6  christos #define	SH4_INTEVT_IRQ8		0x300
    144       1.6  christos #define	SH4_INTEVT_IRQ9		0x320
    145       1.6  christos #define	SH4_INTEVT_IRQ10	0x340
    146       1.6  christos #define	SH4_INTEVT_IRQ11	0x360
    147       1.6  christos #define	SH4_INTEVT_IRQ12	0x380
    148       1.6  christos #define	SH4_INTEVT_IRQ13	0x3a0
    149       1.6  christos #define	SH4_INTEVT_IRQ14	0x3c0
    150       1.6  christos #define	SH4_INTEVT_IRQ15	0x3e0
    151       1.6  christos 
    152      1.10       uwe #define	SH4_INTEVT_PCISERR	0xa00
    153      1.10       uwe #define	SH4_INTEVT_PCIDMA3	0xa20
    154      1.10       uwe #define	SH4_INTEVT_PCIDMA2	0xa40
    155      1.10       uwe #define	SH4_INTEVT_PCIDMA1	0xa60
    156      1.10       uwe #define	SH4_INTEVT_PCIDMA0	0xa80
    157      1.10       uwe #define	SH4_INTEVT_PCIPWON	0xaa0
    158      1.10       uwe #define	SH4_INTEVT_PCIPWDWN	0xac0
    159      1.10       uwe #define	SH4_INTEVT_PCIERR	0xae0
    160      1.10       uwe 
    161       1.6  christos #define	SH4_INTEVT_TMU3		0xb00
    162       1.6  christos #define	SH4_INTEVT_TMU4		0xb80
    163       1.6  christos 
    164       1.1       uch #ifndef _LOCORE
    165       1.9       uwe 
    166       1.1       uch #if defined(SH3) && defined(SH4)
    167       1.8       uwe extern uint32_t __sh_TRA;
    168       1.8       uwe extern uint32_t __sh_EXPEVT;
    169       1.8       uwe extern uint32_t __sh_INTEVT;
    170       1.1       uch #endif /* SH3 && SH4 */
    171       1.9       uwe 
    172       1.9       uwe extern const char * const exp_type[];
    173       1.9       uwe extern const int exp_types;
    174       1.9       uwe 
    175       1.1       uch #endif /* !_LOCORE */
    176       1.9       uwe 
    177       1.3       uch #endif /* _KERNEL */
    178       1.1       uch #endif /* !_SH3_EXCEPTION_H_ */
    179