Home | History | Annotate | Line # | Download | only in fpu
fpu_implode.c revision 1.3.30.1
      1  1.3.30.1    bouyer /*	$NetBSD: fpu_implode.c,v 1.3.30.1 2000/11/20 20:25:37 bouyer Exp $ */
      2       1.2   deraadt 
      3       1.1   deraadt /*
      4       1.1   deraadt  * Copyright (c) 1992, 1993
      5       1.1   deraadt  *	The Regents of the University of California.  All rights reserved.
      6       1.1   deraadt  *
      7       1.1   deraadt  * This software was developed by the Computer Systems Engineering group
      8       1.1   deraadt  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9       1.1   deraadt  * contributed to Berkeley.
     10       1.1   deraadt  *
     11       1.1   deraadt  * All advertising materials mentioning features or use of this software
     12       1.1   deraadt  * must display the following acknowledgement:
     13       1.1   deraadt  *	This product includes software developed by the University of
     14       1.1   deraadt  *	California, Lawrence Berkeley Laboratory.
     15       1.1   deraadt  *
     16       1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     17       1.1   deraadt  * modification, are permitted provided that the following conditions
     18       1.1   deraadt  * are met:
     19       1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     20       1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     21       1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     22       1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     23       1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     24       1.1   deraadt  * 3. All advertising materials mentioning features or use of this software
     25       1.1   deraadt  *    must display the following acknowledgement:
     26       1.1   deraadt  *	This product includes software developed by the University of
     27       1.1   deraadt  *	California, Berkeley and its contributors.
     28       1.1   deraadt  * 4. Neither the name of the University nor the names of its contributors
     29       1.1   deraadt  *    may be used to endorse or promote products derived from this software
     30       1.1   deraadt  *    without specific prior written permission.
     31       1.1   deraadt  *
     32       1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     33       1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     34       1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     35       1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     36       1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     37       1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     38       1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     39       1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     40       1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     41       1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     42       1.1   deraadt  * SUCH DAMAGE.
     43       1.1   deraadt  *
     44       1.1   deraadt  *	@(#)fpu_implode.c	8.1 (Berkeley) 6/11/93
     45       1.1   deraadt  */
     46       1.1   deraadt 
     47       1.1   deraadt /*
     48       1.1   deraadt  * FPU subroutines: `implode' internal format numbers into the machine's
     49       1.1   deraadt  * `packed binary' format.
     50       1.1   deraadt  */
     51       1.1   deraadt 
     52       1.1   deraadt #include <sys/types.h>
     53       1.3  christos #include <sys/systm.h>
     54       1.1   deraadt 
     55       1.1   deraadt #include <machine/ieee.h>
     56       1.1   deraadt #include <machine/instr.h>
     57       1.1   deraadt #include <machine/reg.h>
     58       1.1   deraadt 
     59       1.1   deraadt #include <sparc/fpu/fpu_arith.h>
     60       1.1   deraadt #include <sparc/fpu/fpu_emu.h>
     61       1.3  christos #include <sparc/fpu/fpu_extern.h>
     62       1.3  christos 
     63       1.3  christos static int round __P((register struct fpemu *, register struct fpn *));
     64       1.3  christos static int toinf __P((struct fpemu *, int));
     65       1.1   deraadt 
     66       1.1   deraadt /*
     67       1.1   deraadt  * Round a number (algorithm from Motorola MC68882 manual, modified for
     68       1.1   deraadt  * our internal format).  Set inexact exception if rounding is required.
     69       1.1   deraadt  * Return true iff we rounded up.
     70       1.1   deraadt  *
     71       1.1   deraadt  * After rounding, we discard the guard and round bits by shifting right
     72       1.1   deraadt  * 2 bits (a la fpu_shr(), but we do not bother with fp->fp_sticky).
     73       1.1   deraadt  * This saves effort later.
     74       1.1   deraadt  *
     75       1.1   deraadt  * Note that we may leave the value 2.0 in fp->fp_mant; it is the caller's
     76       1.1   deraadt  * responsibility to fix this if necessary.
     77       1.1   deraadt  */
     78       1.1   deraadt static int
     79       1.1   deraadt round(register struct fpemu *fe, register struct fpn *fp)
     80       1.1   deraadt {
     81       1.1   deraadt 	register u_int m0, m1, m2, m3;
     82       1.3  christos 	register int gr, s;
     83       1.1   deraadt 
     84       1.1   deraadt 	m0 = fp->fp_mant[0];
     85       1.1   deraadt 	m1 = fp->fp_mant[1];
     86       1.1   deraadt 	m2 = fp->fp_mant[2];
     87       1.1   deraadt 	m3 = fp->fp_mant[3];
     88       1.1   deraadt 	gr = m3 & 3;
     89       1.1   deraadt 	s = fp->fp_sticky;
     90       1.1   deraadt 
     91       1.1   deraadt 	/* mant >>= FP_NG */
     92       1.1   deraadt 	m3 = (m3 >> FP_NG) | (m2 << (32 - FP_NG));
     93       1.1   deraadt 	m2 = (m2 >> FP_NG) | (m1 << (32 - FP_NG));
     94       1.1   deraadt 	m1 = (m1 >> FP_NG) | (m0 << (32 - FP_NG));
     95       1.1   deraadt 	m0 >>= FP_NG;
     96       1.1   deraadt 
     97       1.1   deraadt 	if ((gr | s) == 0)	/* result is exact: no rounding needed */
     98       1.1   deraadt 		goto rounddown;
     99       1.1   deraadt 
    100       1.1   deraadt 	fe->fe_cx |= FSR_NX;	/* inexact */
    101       1.1   deraadt 
    102       1.1   deraadt 	/* Go to rounddown to round down; break to round up. */
    103       1.1   deraadt 	switch ((fe->fe_fsr >> FSR_RD_SHIFT) & FSR_RD_MASK) {
    104       1.1   deraadt 
    105       1.1   deraadt 	case FSR_RD_RN:
    106       1.1   deraadt 	default:
    107       1.1   deraadt 		/*
    108       1.1   deraadt 		 * Round only if guard is set (gr & 2).  If guard is set,
    109       1.1   deraadt 		 * but round & sticky both clear, then we want to round
    110       1.1   deraadt 		 * but have a tie, so round to even, i.e., add 1 iff odd.
    111       1.1   deraadt 		 */
    112       1.1   deraadt 		if ((gr & 2) == 0)
    113       1.1   deraadt 			goto rounddown;
    114       1.1   deraadt 		if ((gr & 1) || fp->fp_sticky || (m3 & 1))
    115       1.1   deraadt 			break;
    116       1.1   deraadt 		goto rounddown;
    117       1.1   deraadt 
    118       1.1   deraadt 	case FSR_RD_RZ:
    119       1.1   deraadt 		/* Round towards zero, i.e., down. */
    120       1.1   deraadt 		goto rounddown;
    121       1.1   deraadt 
    122       1.1   deraadt 	case FSR_RD_RM:
    123       1.1   deraadt 		/* Round towards -Inf: up if negative, down if positive. */
    124       1.1   deraadt 		if (fp->fp_sign)
    125       1.1   deraadt 			break;
    126       1.1   deraadt 		goto rounddown;
    127       1.1   deraadt 
    128       1.1   deraadt 	case FSR_RD_RP:
    129       1.1   deraadt 		/* Round towards +Inf: up if positive, down otherwise. */
    130       1.1   deraadt 		if (!fp->fp_sign)
    131       1.1   deraadt 			break;
    132       1.1   deraadt 		goto rounddown;
    133       1.1   deraadt 	}
    134       1.1   deraadt 
    135       1.1   deraadt 	/* Bump low bit of mantissa, with carry. */
    136       1.1   deraadt 	FPU_ADDS(m3, m3, 1);
    137       1.1   deraadt 	FPU_ADDCS(m2, m2, 0);
    138       1.1   deraadt 	FPU_ADDCS(m1, m1, 0);
    139       1.1   deraadt 	FPU_ADDC(m0, m0, 0);
    140       1.1   deraadt 	fp->fp_mant[0] = m0;
    141       1.1   deraadt 	fp->fp_mant[1] = m1;
    142       1.1   deraadt 	fp->fp_mant[2] = m2;
    143       1.1   deraadt 	fp->fp_mant[3] = m3;
    144       1.1   deraadt 	return (1);
    145       1.1   deraadt 
    146       1.1   deraadt rounddown:
    147       1.1   deraadt 	fp->fp_mant[0] = m0;
    148       1.1   deraadt 	fp->fp_mant[1] = m1;
    149       1.1   deraadt 	fp->fp_mant[2] = m2;
    150       1.1   deraadt 	fp->fp_mant[3] = m3;
    151       1.1   deraadt 	return (0);
    152       1.1   deraadt }
    153       1.1   deraadt 
    154       1.1   deraadt /*
    155       1.1   deraadt  * For overflow: return true if overflow is to go to +/-Inf, according
    156       1.1   deraadt  * to the sign of the overflowing result.  If false, overflow is to go
    157       1.1   deraadt  * to the largest magnitude value instead.
    158       1.1   deraadt  */
    159       1.1   deraadt static int
    160       1.1   deraadt toinf(struct fpemu *fe, int sign)
    161       1.1   deraadt {
    162       1.1   deraadt 	int inf;
    163       1.1   deraadt 
    164       1.1   deraadt 	/* look at rounding direction */
    165       1.1   deraadt 	switch ((fe->fe_fsr >> FSR_RD_SHIFT) & FSR_RD_MASK) {
    166       1.1   deraadt 
    167       1.1   deraadt 	default:
    168       1.1   deraadt 	case FSR_RD_RN:		/* the nearest value is always Inf */
    169       1.1   deraadt 		inf = 1;
    170       1.1   deraadt 		break;
    171       1.1   deraadt 
    172       1.1   deraadt 	case FSR_RD_RZ:		/* toward 0 => never towards Inf */
    173       1.1   deraadt 		inf = 0;
    174       1.1   deraadt 		break;
    175       1.1   deraadt 
    176       1.1   deraadt 	case FSR_RD_RP:		/* toward +Inf iff positive */
    177       1.1   deraadt 		inf = sign == 0;
    178       1.1   deraadt 		break;
    179       1.1   deraadt 
    180       1.1   deraadt 	case FSR_RD_RM:		/* toward -Inf iff negative */
    181       1.1   deraadt 		inf = sign;
    182       1.1   deraadt 		break;
    183       1.1   deraadt 	}
    184       1.1   deraadt 	return (inf);
    185       1.1   deraadt }
    186       1.1   deraadt 
    187       1.1   deraadt /*
    188       1.1   deraadt  * fpn -> int (int value returned as return value).
    189       1.1   deraadt  *
    190       1.1   deraadt  * N.B.: this conversion always rounds towards zero (this is a peculiarity
    191       1.1   deraadt  * of the SPARC instruction set).
    192       1.1   deraadt  */
    193       1.1   deraadt u_int
    194       1.1   deraadt fpu_ftoi(fe, fp)
    195       1.1   deraadt 	struct fpemu *fe;
    196       1.1   deraadt 	register struct fpn *fp;
    197       1.1   deraadt {
    198       1.1   deraadt 	register u_int i;
    199       1.1   deraadt 	register int sign, exp;
    200       1.1   deraadt 
    201       1.1   deraadt 	sign = fp->fp_sign;
    202       1.1   deraadt 	switch (fp->fp_class) {
    203       1.1   deraadt 
    204       1.1   deraadt 	case FPC_ZERO:
    205       1.1   deraadt 		return (0);
    206       1.1   deraadt 
    207       1.1   deraadt 	case FPC_NUM:
    208       1.1   deraadt 		/*
    209       1.1   deraadt 		 * If exp >= 2^32, overflow.  Otherwise shift value right
    210       1.1   deraadt 		 * into last mantissa word (this will not exceed 0xffffffff),
    211       1.1   deraadt 		 * shifting any guard and round bits out into the sticky
    212       1.1   deraadt 		 * bit.  Then ``round'' towards zero, i.e., just set an
    213       1.1   deraadt 		 * inexact exception if sticky is set (see round()).
    214       1.1   deraadt 		 * If the result is > 0x80000000, or is positive and equals
    215       1.1   deraadt 		 * 0x80000000, overflow; otherwise the last fraction word
    216       1.1   deraadt 		 * is the result.
    217       1.1   deraadt 		 */
    218       1.1   deraadt 		if ((exp = fp->fp_exp) >= 32)
    219       1.1   deraadt 			break;
    220       1.1   deraadt 		/* NB: the following includes exp < 0 cases */
    221       1.1   deraadt 		if (fpu_shr(fp, FP_NMANT - 1 - exp) != 0)
    222       1.1   deraadt 			fe->fe_cx |= FSR_NX;
    223       1.1   deraadt 		i = fp->fp_mant[3];
    224       1.1   deraadt 		if (i >= ((u_int)0x80000000 + sign))
    225       1.1   deraadt 			break;
    226       1.1   deraadt 		return (sign ? -i : i);
    227       1.1   deraadt 
    228       1.1   deraadt 	default:		/* Inf, qNaN, sNaN */
    229       1.1   deraadt 		break;
    230       1.1   deraadt 	}
    231       1.1   deraadt 	/* overflow: replace any inexact exception with invalid */
    232       1.1   deraadt 	fe->fe_cx = (fe->fe_cx & ~FSR_NX) | FSR_NV;
    233       1.1   deraadt 	return (0x7fffffff + sign);
    234       1.1   deraadt }
    235       1.1   deraadt 
    236  1.3.30.1    bouyer #ifdef SUN4U
    237  1.3.30.1    bouyer /*
    238  1.3.30.1    bouyer  * fpn -> extended int (high bits of int value returned as return value).
    239  1.3.30.1    bouyer  *
    240  1.3.30.1    bouyer  * N.B.: this conversion always rounds towards zero (this is a peculiarity
    241  1.3.30.1    bouyer  * of the SPARC instruction set).
    242  1.3.30.1    bouyer  */
    243  1.3.30.1    bouyer u_int
    244  1.3.30.1    bouyer fpu_ftox(fe, fp, res)
    245  1.3.30.1    bouyer 	struct fpemu *fe;
    246  1.3.30.1    bouyer 	register struct fpn *fp;
    247  1.3.30.1    bouyer 	u_int *res;
    248  1.3.30.1    bouyer {
    249  1.3.30.1    bouyer 	register u_int64_t i;
    250  1.3.30.1    bouyer 	register int sign, exp;
    251  1.3.30.1    bouyer 
    252  1.3.30.1    bouyer 	sign = fp->fp_sign;
    253  1.3.30.1    bouyer 	switch (fp->fp_class) {
    254  1.3.30.1    bouyer 
    255  1.3.30.1    bouyer 	case FPC_ZERO:
    256  1.3.30.1    bouyer 		res[1] = 0;
    257  1.3.30.1    bouyer 		return (0);
    258  1.3.30.1    bouyer 
    259  1.3.30.1    bouyer 	case FPC_NUM:
    260  1.3.30.1    bouyer 		/*
    261  1.3.30.1    bouyer 		 * If exp >= 2^64, overflow.  Otherwise shift value right
    262  1.3.30.1    bouyer 		 * into last mantissa word (this will not exceed 0xffffffffffffffff),
    263  1.3.30.1    bouyer 		 * shifting any guard and round bits out into the sticky
    264  1.3.30.1    bouyer 		 * bit.  Then ``round'' towards zero, i.e., just set an
    265  1.3.30.1    bouyer 		 * inexact exception if sticky is set (see round()).
    266  1.3.30.1    bouyer 		 * If the result is > 0x8000000000000000, or is positive and equals
    267  1.3.30.1    bouyer 		 * 0x8000000000000000, overflow; otherwise the last fraction word
    268  1.3.30.1    bouyer 		 * is the result.
    269  1.3.30.1    bouyer 		 */
    270  1.3.30.1    bouyer 		if ((exp = fp->fp_exp) >= 64)
    271  1.3.30.1    bouyer 			break;
    272  1.3.30.1    bouyer 		/* NB: the following includes exp < 0 cases */
    273  1.3.30.1    bouyer 		if (fpu_shr(fp, FP_NMANT - 1 - exp) != 0)
    274  1.3.30.1    bouyer 			fe->fe_cx |= FSR_NX;
    275  1.3.30.1    bouyer 		i = ((u_int64_t)fp->fp_mant[2]<<32)|fp->fp_mant[3];
    276  1.3.30.1    bouyer 		if (i >= ((u_int64_t)0x8000000000000000LL + sign))
    277  1.3.30.1    bouyer 			break;
    278  1.3.30.1    bouyer 		return (sign ? -i : i);
    279  1.3.30.1    bouyer 
    280  1.3.30.1    bouyer 	default:		/* Inf, qNaN, sNaN */
    281  1.3.30.1    bouyer 		break;
    282  1.3.30.1    bouyer 	}
    283  1.3.30.1    bouyer 	/* overflow: replace any inexact exception with invalid */
    284  1.3.30.1    bouyer 	fe->fe_cx = (fe->fe_cx & ~FSR_NX) | FSR_NV;
    285  1.3.30.1    bouyer 	return (0x7fffffffffffffffLL + sign);
    286  1.3.30.1    bouyer }
    287  1.3.30.1    bouyer #endif /* SUN4U */
    288  1.3.30.1    bouyer 
    289       1.1   deraadt /*
    290       1.1   deraadt  * fpn -> single (32 bit single returned as return value).
    291       1.1   deraadt  * We assume <= 29 bits in a single-precision fraction (1.f part).
    292       1.1   deraadt  */
    293       1.1   deraadt u_int
    294       1.1   deraadt fpu_ftos(fe, fp)
    295       1.1   deraadt 	struct fpemu *fe;
    296       1.1   deraadt 	register struct fpn *fp;
    297       1.1   deraadt {
    298       1.1   deraadt 	register u_int sign = fp->fp_sign << 31;
    299       1.1   deraadt 	register int exp;
    300       1.1   deraadt 
    301       1.1   deraadt #define	SNG_EXP(e)	((e) << SNG_FRACBITS)	/* makes e an exponent */
    302       1.1   deraadt #define	SNG_MASK	(SNG_EXP(1) - 1)	/* mask for fraction */
    303       1.1   deraadt 
    304       1.1   deraadt 	/* Take care of non-numbers first. */
    305       1.1   deraadt 	if (ISNAN(fp)) {
    306       1.1   deraadt 		/*
    307       1.1   deraadt 		 * Preserve upper bits of NaN, per SPARC V8 appendix N.
    308       1.1   deraadt 		 * Note that fp->fp_mant[0] has the quiet bit set,
    309       1.1   deraadt 		 * even if it is classified as a signalling NaN.
    310       1.1   deraadt 		 */
    311       1.1   deraadt 		(void) fpu_shr(fp, FP_NMANT - 1 - SNG_FRACBITS);
    312       1.1   deraadt 		exp = SNG_EXP_INFNAN;
    313       1.1   deraadt 		goto done;
    314       1.1   deraadt 	}
    315       1.1   deraadt 	if (ISINF(fp))
    316       1.1   deraadt 		return (sign | SNG_EXP(SNG_EXP_INFNAN));
    317       1.1   deraadt 	if (ISZERO(fp))
    318       1.1   deraadt 		return (sign);
    319       1.1   deraadt 
    320       1.1   deraadt 	/*
    321       1.1   deraadt 	 * Normals (including subnormals).  Drop all the fraction bits
    322       1.1   deraadt 	 * (including the explicit ``implied'' 1 bit) down into the
    323       1.1   deraadt 	 * single-precision range.  If the number is subnormal, move
    324       1.1   deraadt 	 * the ``implied'' 1 into the explicit range as well, and shift
    325       1.1   deraadt 	 * right to introduce leading zeroes.  Rounding then acts
    326       1.1   deraadt 	 * differently for normals and subnormals: the largest subnormal
    327       1.1   deraadt 	 * may round to the smallest normal (1.0 x 2^minexp), or may
    328       1.1   deraadt 	 * remain subnormal.  In the latter case, signal an underflow
    329       1.1   deraadt 	 * if the result was inexact or if underflow traps are enabled.
    330       1.1   deraadt 	 *
    331       1.1   deraadt 	 * Rounding a normal, on the other hand, always produces another
    332       1.1   deraadt 	 * normal (although either way the result might be too big for
    333       1.1   deraadt 	 * single precision, and cause an overflow).  If rounding a
    334       1.1   deraadt 	 * normal produces 2.0 in the fraction, we need not adjust that
    335       1.1   deraadt 	 * fraction at all, since both 1.0 and 2.0 are zero under the
    336       1.1   deraadt 	 * fraction mask.
    337       1.1   deraadt 	 *
    338       1.1   deraadt 	 * Note that the guard and round bits vanish from the number after
    339       1.1   deraadt 	 * rounding.
    340       1.1   deraadt 	 */
    341       1.1   deraadt 	if ((exp = fp->fp_exp + SNG_EXP_BIAS) <= 0) {	/* subnormal */
    342       1.1   deraadt 		/* -NG for g,r; -SNG_FRACBITS-exp for fraction */
    343       1.1   deraadt 		(void) fpu_shr(fp, FP_NMANT - FP_NG - SNG_FRACBITS - exp);
    344       1.1   deraadt 		if (round(fe, fp) && fp->fp_mant[3] == SNG_EXP(1))
    345       1.1   deraadt 			return (sign | SNG_EXP(1) | 0);
    346       1.1   deraadt 		if ((fe->fe_cx & FSR_NX) ||
    347       1.1   deraadt 		    (fe->fe_fsr & (FSR_UF << FSR_TEM_SHIFT)))
    348       1.1   deraadt 			fe->fe_cx |= FSR_UF;
    349       1.1   deraadt 		return (sign | SNG_EXP(0) | fp->fp_mant[3]);
    350       1.1   deraadt 	}
    351       1.1   deraadt 	/* -FP_NG for g,r; -1 for implied 1; -SNG_FRACBITS for fraction */
    352       1.1   deraadt 	(void) fpu_shr(fp, FP_NMANT - FP_NG - 1 - SNG_FRACBITS);
    353       1.1   deraadt #ifdef DIAGNOSTIC
    354       1.1   deraadt 	if ((fp->fp_mant[3] & SNG_EXP(1 << FP_NG)) == 0)
    355       1.1   deraadt 		panic("fpu_ftos");
    356       1.1   deraadt #endif
    357       1.1   deraadt 	if (round(fe, fp) && fp->fp_mant[3] == SNG_EXP(2))
    358       1.1   deraadt 		exp++;
    359       1.1   deraadt 	if (exp >= SNG_EXP_INFNAN) {
    360       1.1   deraadt 		/* overflow to inf or to max single */
    361       1.1   deraadt 		fe->fe_cx |= FSR_OF | FSR_NX;
    362       1.1   deraadt 		if (toinf(fe, sign))
    363       1.1   deraadt 			return (sign | SNG_EXP(SNG_EXP_INFNAN));
    364       1.1   deraadt 		return (sign | SNG_EXP(SNG_EXP_INFNAN - 1) | SNG_MASK);
    365       1.1   deraadt 	}
    366       1.1   deraadt done:
    367       1.1   deraadt 	/* phew, made it */
    368       1.1   deraadt 	return (sign | SNG_EXP(exp) | (fp->fp_mant[3] & SNG_MASK));
    369       1.1   deraadt }
    370       1.1   deraadt 
    371       1.1   deraadt /*
    372       1.1   deraadt  * fpn -> double (32 bit high-order result returned; 32-bit low order result
    373       1.1   deraadt  * left in res[1]).  Assumes <= 61 bits in double precision fraction.
    374       1.1   deraadt  *
    375       1.1   deraadt  * This code mimics fpu_ftos; see it for comments.
    376       1.1   deraadt  */
    377       1.1   deraadt u_int
    378       1.1   deraadt fpu_ftod(fe, fp, res)
    379       1.1   deraadt 	struct fpemu *fe;
    380       1.1   deraadt 	register struct fpn *fp;
    381       1.1   deraadt 	u_int *res;
    382       1.1   deraadt {
    383       1.1   deraadt 	register u_int sign = fp->fp_sign << 31;
    384       1.1   deraadt 	register int exp;
    385       1.1   deraadt 
    386       1.1   deraadt #define	DBL_EXP(e)	((e) << (DBL_FRACBITS & 31))
    387       1.1   deraadt #define	DBL_MASK	(DBL_EXP(1) - 1)
    388       1.1   deraadt 
    389       1.1   deraadt 	if (ISNAN(fp)) {
    390       1.1   deraadt 		(void) fpu_shr(fp, FP_NMANT - 1 - DBL_FRACBITS);
    391       1.1   deraadt 		exp = DBL_EXP_INFNAN;
    392       1.1   deraadt 		goto done;
    393       1.1   deraadt 	}
    394       1.1   deraadt 	if (ISINF(fp)) {
    395       1.1   deraadt 		sign |= DBL_EXP(DBL_EXP_INFNAN);
    396       1.1   deraadt 		goto zero;
    397       1.1   deraadt 	}
    398       1.1   deraadt 	if (ISZERO(fp)) {
    399       1.1   deraadt zero:		res[1] = 0;
    400       1.1   deraadt 		return (sign);
    401       1.1   deraadt 	}
    402       1.1   deraadt 
    403       1.1   deraadt 	if ((exp = fp->fp_exp + DBL_EXP_BIAS) <= 0) {
    404       1.1   deraadt 		(void) fpu_shr(fp, FP_NMANT - FP_NG - DBL_FRACBITS - exp);
    405       1.1   deraadt 		if (round(fe, fp) && fp->fp_mant[2] == DBL_EXP(1)) {
    406       1.1   deraadt 			res[1] = 0;
    407       1.1   deraadt 			return (sign | DBL_EXP(1) | 0);
    408       1.1   deraadt 		}
    409       1.1   deraadt 		if ((fe->fe_cx & FSR_NX) ||
    410       1.1   deraadt 		    (fe->fe_fsr & (FSR_UF << FSR_TEM_SHIFT)))
    411       1.1   deraadt 			fe->fe_cx |= FSR_UF;
    412       1.1   deraadt 		exp = 0;
    413       1.1   deraadt 		goto done;
    414       1.1   deraadt 	}
    415       1.1   deraadt 	(void) fpu_shr(fp, FP_NMANT - FP_NG - 1 - DBL_FRACBITS);
    416       1.1   deraadt 	if (round(fe, fp) && fp->fp_mant[2] == DBL_EXP(2))
    417       1.1   deraadt 		exp++;
    418       1.1   deraadt 	if (exp >= DBL_EXP_INFNAN) {
    419       1.1   deraadt 		fe->fe_cx |= FSR_OF | FSR_NX;
    420       1.1   deraadt 		if (toinf(fe, sign)) {
    421       1.1   deraadt 			res[1] = 0;
    422       1.1   deraadt 			return (sign | DBL_EXP(DBL_EXP_INFNAN) | 0);
    423       1.1   deraadt 		}
    424       1.1   deraadt 		res[1] = ~0;
    425       1.1   deraadt 		return (sign | DBL_EXP(DBL_EXP_INFNAN) | DBL_MASK);
    426       1.1   deraadt 	}
    427       1.1   deraadt done:
    428       1.1   deraadt 	res[1] = fp->fp_mant[3];
    429       1.1   deraadt 	return (sign | DBL_EXP(exp) | (fp->fp_mant[2] & DBL_MASK));
    430       1.1   deraadt }
    431       1.1   deraadt 
    432       1.1   deraadt /*
    433       1.1   deraadt  * fpn -> extended (32 bit high-order result returned; low-order fraction
    434       1.1   deraadt  * words left in res[1]..res[3]).  Like ftod, which is like ftos ... but
    435       1.1   deraadt  * our internal format *is* extended precision, plus 2 bits for guard/round,
    436       1.1   deraadt  * so we can avoid a small bit of work.
    437       1.1   deraadt  */
    438       1.1   deraadt u_int
    439  1.3.30.1    bouyer fpu_ftoq(fe, fp, res)
    440       1.1   deraadt 	struct fpemu *fe;
    441       1.1   deraadt 	register struct fpn *fp;
    442       1.1   deraadt 	u_int *res;
    443       1.1   deraadt {
    444       1.1   deraadt 	register u_int sign = fp->fp_sign << 31;
    445       1.1   deraadt 	register int exp;
    446       1.1   deraadt 
    447       1.1   deraadt #define	EXT_EXP(e)	((e) << (EXT_FRACBITS & 31))
    448       1.1   deraadt #define	EXT_MASK	(EXT_EXP(1) - 1)
    449       1.1   deraadt 
    450       1.1   deraadt 	if (ISNAN(fp)) {
    451       1.1   deraadt 		(void) fpu_shr(fp, 2);	/* since we are not rounding */
    452       1.1   deraadt 		exp = EXT_EXP_INFNAN;
    453       1.1   deraadt 		goto done;
    454       1.1   deraadt 	}
    455       1.1   deraadt 	if (ISINF(fp)) {
    456       1.1   deraadt 		sign |= EXT_EXP(EXT_EXP_INFNAN);
    457       1.1   deraadt 		goto zero;
    458       1.1   deraadt 	}
    459       1.1   deraadt 	if (ISZERO(fp)) {
    460       1.1   deraadt zero:		res[1] = res[2] = res[3] = 0;
    461       1.1   deraadt 		return (sign);
    462       1.1   deraadt 	}
    463       1.1   deraadt 
    464       1.1   deraadt 	if ((exp = fp->fp_exp + EXT_EXP_BIAS) <= 0) {
    465       1.1   deraadt 		(void) fpu_shr(fp, FP_NMANT - FP_NG - EXT_FRACBITS - exp);
    466       1.1   deraadt 		if (round(fe, fp) && fp->fp_mant[0] == EXT_EXP(1)) {
    467       1.1   deraadt 			res[1] = res[2] = res[3] = 0;
    468       1.1   deraadt 			return (sign | EXT_EXP(1) | 0);
    469       1.1   deraadt 		}
    470       1.1   deraadt 		if ((fe->fe_cx & FSR_NX) ||
    471       1.1   deraadt 		    (fe->fe_fsr & (FSR_UF << FSR_TEM_SHIFT)))
    472       1.1   deraadt 			fe->fe_cx |= FSR_UF;
    473       1.1   deraadt 		exp = 0;
    474       1.1   deraadt 		goto done;
    475       1.1   deraadt 	}
    476       1.1   deraadt 	/* Since internal == extended, no need to shift here. */
    477       1.1   deraadt 	if (round(fe, fp) && fp->fp_mant[0] == EXT_EXP(2))
    478       1.1   deraadt 		exp++;
    479       1.1   deraadt 	if (exp >= EXT_EXP_INFNAN) {
    480       1.1   deraadt 		fe->fe_cx |= FSR_OF | FSR_NX;
    481       1.1   deraadt 		if (toinf(fe, sign)) {
    482       1.1   deraadt 			res[1] = res[2] = res[3] = 0;
    483       1.1   deraadt 			return (sign | EXT_EXP(EXT_EXP_INFNAN) | 0);
    484       1.1   deraadt 		}
    485       1.1   deraadt 		res[1] = res[2] = res[3] = ~0;
    486       1.1   deraadt 		return (sign | EXT_EXP(EXT_EXP_INFNAN) | EXT_MASK);
    487       1.1   deraadt 	}
    488       1.1   deraadt done:
    489       1.1   deraadt 	res[1] = fp->fp_mant[1];
    490       1.1   deraadt 	res[2] = fp->fp_mant[2];
    491       1.1   deraadt 	res[3] = fp->fp_mant[3];
    492       1.1   deraadt 	return (sign | EXT_EXP(exp) | (fp->fp_mant[0] & EXT_MASK));
    493       1.1   deraadt }
    494       1.1   deraadt 
    495       1.1   deraadt /*
    496       1.1   deraadt  * Implode an fpn, writing the result into the given space.
    497       1.1   deraadt  */
    498       1.1   deraadt void
    499       1.1   deraadt fpu_implode(fe, fp, type, space)
    500       1.1   deraadt 	struct fpemu *fe;
    501       1.1   deraadt 	register struct fpn *fp;
    502       1.1   deraadt 	int type;
    503       1.1   deraadt 	register u_int *space;
    504       1.1   deraadt {
    505       1.1   deraadt 
    506       1.1   deraadt 	switch (type) {
    507       1.1   deraadt 
    508  1.3.30.1    bouyer #ifdef SUN4U
    509  1.3.30.1    bouyer 	case FTYPE_LNG:
    510  1.3.30.1    bouyer 		space[0] = fpu_ftox(fe, fp, space);
    511  1.3.30.1    bouyer 		break;
    512  1.3.30.1    bouyer #endif /* SUN4U */
    513  1.3.30.1    bouyer 
    514       1.1   deraadt 	case FTYPE_INT:
    515       1.1   deraadt 		space[0] = fpu_ftoi(fe, fp);
    516       1.1   deraadt 		break;
    517       1.1   deraadt 
    518       1.1   deraadt 	case FTYPE_SNG:
    519       1.1   deraadt 		space[0] = fpu_ftos(fe, fp);
    520       1.1   deraadt 		break;
    521       1.1   deraadt 
    522       1.1   deraadt 	case FTYPE_DBL:
    523       1.1   deraadt 		space[0] = fpu_ftod(fe, fp, space);
    524       1.1   deraadt 		break;
    525       1.1   deraadt 
    526       1.1   deraadt 	case FTYPE_EXT:
    527       1.1   deraadt 		/* funky rounding precision options ?? */
    528  1.3.30.1    bouyer 		space[0] = fpu_ftoq(fe, fp, space);
    529       1.1   deraadt 		break;
    530       1.1   deraadt 
    531       1.1   deraadt 	default:
    532       1.1   deraadt 		panic("fpu_implode");
    533       1.1   deraadt 	}
    534       1.1   deraadt }
    535