Home | History | Annotate | Line # | Download | only in fpu
fpu_implode.c revision 1.7.4.2
      1  1.7.4.2   thorpej /*	$NetBSD: fpu_implode.c,v 1.7.4.2 2002/01/10 19:48:49 thorpej Exp $ */
      2      1.2   deraadt 
      3      1.1   deraadt /*
      4      1.1   deraadt  * Copyright (c) 1992, 1993
      5      1.1   deraadt  *	The Regents of the University of California.  All rights reserved.
      6      1.1   deraadt  *
      7      1.1   deraadt  * This software was developed by the Computer Systems Engineering group
      8      1.1   deraadt  * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
      9      1.1   deraadt  * contributed to Berkeley.
     10      1.1   deraadt  *
     11      1.1   deraadt  * All advertising materials mentioning features or use of this software
     12      1.1   deraadt  * must display the following acknowledgement:
     13      1.1   deraadt  *	This product includes software developed by the University of
     14      1.1   deraadt  *	California, Lawrence Berkeley Laboratory.
     15      1.1   deraadt  *
     16      1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     17      1.1   deraadt  * modification, are permitted provided that the following conditions
     18      1.1   deraadt  * are met:
     19      1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     20      1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     21      1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     22      1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     23      1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     24      1.1   deraadt  * 3. All advertising materials mentioning features or use of this software
     25      1.1   deraadt  *    must display the following acknowledgement:
     26      1.1   deraadt  *	This product includes software developed by the University of
     27      1.1   deraadt  *	California, Berkeley and its contributors.
     28      1.1   deraadt  * 4. Neither the name of the University nor the names of its contributors
     29      1.1   deraadt  *    may be used to endorse or promote products derived from this software
     30      1.1   deraadt  *    without specific prior written permission.
     31      1.1   deraadt  *
     32      1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     33      1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     34      1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     35      1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     36      1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     37      1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     38      1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     39      1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     40      1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     41      1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     42      1.1   deraadt  * SUCH DAMAGE.
     43      1.1   deraadt  *
     44      1.1   deraadt  *	@(#)fpu_implode.c	8.1 (Berkeley) 6/11/93
     45      1.1   deraadt  */
     46      1.1   deraadt 
     47      1.1   deraadt /*
     48      1.1   deraadt  * FPU subroutines: `implode' internal format numbers into the machine's
     49      1.1   deraadt  * `packed binary' format.
     50      1.1   deraadt  */
     51  1.7.4.2   thorpej 
     52  1.7.4.2   thorpej #if defined(_KERNEL_OPT)
     53  1.7.4.2   thorpej #include "opt_sparc_arch.h"
     54  1.7.4.2   thorpej #endif
     55      1.1   deraadt 
     56      1.1   deraadt #include <sys/types.h>
     57      1.3  christos #include <sys/systm.h>
     58      1.1   deraadt 
     59      1.1   deraadt #include <machine/ieee.h>
     60      1.1   deraadt #include <machine/instr.h>
     61      1.1   deraadt #include <machine/reg.h>
     62      1.1   deraadt 
     63      1.1   deraadt #include <sparc/fpu/fpu_arith.h>
     64      1.1   deraadt #include <sparc/fpu/fpu_emu.h>
     65      1.3  christos #include <sparc/fpu/fpu_extern.h>
     66      1.3  christos 
     67      1.3  christos static int round __P((register struct fpemu *, register struct fpn *));
     68      1.3  christos static int toinf __P((struct fpemu *, int));
     69      1.1   deraadt 
     70      1.1   deraadt /*
     71      1.1   deraadt  * Round a number (algorithm from Motorola MC68882 manual, modified for
     72      1.1   deraadt  * our internal format).  Set inexact exception if rounding is required.
     73      1.1   deraadt  * Return true iff we rounded up.
     74      1.1   deraadt  *
     75      1.1   deraadt  * After rounding, we discard the guard and round bits by shifting right
     76      1.1   deraadt  * 2 bits (a la fpu_shr(), but we do not bother with fp->fp_sticky).
     77      1.1   deraadt  * This saves effort later.
     78      1.1   deraadt  *
     79      1.1   deraadt  * Note that we may leave the value 2.0 in fp->fp_mant; it is the caller's
     80      1.1   deraadt  * responsibility to fix this if necessary.
     81      1.1   deraadt  */
     82      1.1   deraadt static int
     83      1.1   deraadt round(register struct fpemu *fe, register struct fpn *fp)
     84      1.1   deraadt {
     85      1.1   deraadt 	register u_int m0, m1, m2, m3;
     86      1.3  christos 	register int gr, s;
     87      1.1   deraadt 
     88      1.1   deraadt 	m0 = fp->fp_mant[0];
     89      1.1   deraadt 	m1 = fp->fp_mant[1];
     90      1.1   deraadt 	m2 = fp->fp_mant[2];
     91      1.1   deraadt 	m3 = fp->fp_mant[3];
     92      1.1   deraadt 	gr = m3 & 3;
     93      1.1   deraadt 	s = fp->fp_sticky;
     94      1.1   deraadt 
     95      1.1   deraadt 	/* mant >>= FP_NG */
     96      1.1   deraadt 	m3 = (m3 >> FP_NG) | (m2 << (32 - FP_NG));
     97      1.1   deraadt 	m2 = (m2 >> FP_NG) | (m1 << (32 - FP_NG));
     98      1.1   deraadt 	m1 = (m1 >> FP_NG) | (m0 << (32 - FP_NG));
     99      1.1   deraadt 	m0 >>= FP_NG;
    100      1.1   deraadt 
    101      1.1   deraadt 	if ((gr | s) == 0)	/* result is exact: no rounding needed */
    102      1.1   deraadt 		goto rounddown;
    103      1.1   deraadt 
    104      1.1   deraadt 	fe->fe_cx |= FSR_NX;	/* inexact */
    105      1.1   deraadt 
    106      1.1   deraadt 	/* Go to rounddown to round down; break to round up. */
    107      1.1   deraadt 	switch ((fe->fe_fsr >> FSR_RD_SHIFT) & FSR_RD_MASK) {
    108      1.1   deraadt 
    109      1.1   deraadt 	case FSR_RD_RN:
    110      1.1   deraadt 	default:
    111      1.1   deraadt 		/*
    112      1.1   deraadt 		 * Round only if guard is set (gr & 2).  If guard is set,
    113      1.1   deraadt 		 * but round & sticky both clear, then we want to round
    114      1.1   deraadt 		 * but have a tie, so round to even, i.e., add 1 iff odd.
    115      1.1   deraadt 		 */
    116      1.1   deraadt 		if ((gr & 2) == 0)
    117      1.1   deraadt 			goto rounddown;
    118      1.1   deraadt 		if ((gr & 1) || fp->fp_sticky || (m3 & 1))
    119      1.1   deraadt 			break;
    120      1.1   deraadt 		goto rounddown;
    121      1.1   deraadt 
    122      1.1   deraadt 	case FSR_RD_RZ:
    123      1.1   deraadt 		/* Round towards zero, i.e., down. */
    124      1.1   deraadt 		goto rounddown;
    125      1.1   deraadt 
    126      1.1   deraadt 	case FSR_RD_RM:
    127      1.1   deraadt 		/* Round towards -Inf: up if negative, down if positive. */
    128      1.1   deraadt 		if (fp->fp_sign)
    129      1.1   deraadt 			break;
    130      1.1   deraadt 		goto rounddown;
    131      1.1   deraadt 
    132      1.1   deraadt 	case FSR_RD_RP:
    133      1.1   deraadt 		/* Round towards +Inf: up if positive, down otherwise. */
    134      1.1   deraadt 		if (!fp->fp_sign)
    135      1.1   deraadt 			break;
    136      1.1   deraadt 		goto rounddown;
    137      1.1   deraadt 	}
    138      1.1   deraadt 
    139      1.1   deraadt 	/* Bump low bit of mantissa, with carry. */
    140      1.1   deraadt 	FPU_ADDS(m3, m3, 1);
    141      1.1   deraadt 	FPU_ADDCS(m2, m2, 0);
    142      1.1   deraadt 	FPU_ADDCS(m1, m1, 0);
    143      1.1   deraadt 	FPU_ADDC(m0, m0, 0);
    144      1.1   deraadt 	fp->fp_mant[0] = m0;
    145      1.1   deraadt 	fp->fp_mant[1] = m1;
    146      1.1   deraadt 	fp->fp_mant[2] = m2;
    147      1.1   deraadt 	fp->fp_mant[3] = m3;
    148      1.1   deraadt 	return (1);
    149      1.1   deraadt 
    150      1.1   deraadt rounddown:
    151      1.1   deraadt 	fp->fp_mant[0] = m0;
    152      1.1   deraadt 	fp->fp_mant[1] = m1;
    153      1.1   deraadt 	fp->fp_mant[2] = m2;
    154      1.1   deraadt 	fp->fp_mant[3] = m3;
    155      1.1   deraadt 	return (0);
    156      1.1   deraadt }
    157      1.1   deraadt 
    158      1.1   deraadt /*
    159      1.1   deraadt  * For overflow: return true if overflow is to go to +/-Inf, according
    160      1.1   deraadt  * to the sign of the overflowing result.  If false, overflow is to go
    161      1.1   deraadt  * to the largest magnitude value instead.
    162      1.1   deraadt  */
    163      1.1   deraadt static int
    164      1.1   deraadt toinf(struct fpemu *fe, int sign)
    165      1.1   deraadt {
    166      1.1   deraadt 	int inf;
    167      1.1   deraadt 
    168      1.1   deraadt 	/* look at rounding direction */
    169      1.1   deraadt 	switch ((fe->fe_fsr >> FSR_RD_SHIFT) & FSR_RD_MASK) {
    170      1.1   deraadt 
    171      1.1   deraadt 	default:
    172      1.1   deraadt 	case FSR_RD_RN:		/* the nearest value is always Inf */
    173      1.1   deraadt 		inf = 1;
    174      1.1   deraadt 		break;
    175      1.1   deraadt 
    176      1.1   deraadt 	case FSR_RD_RZ:		/* toward 0 => never towards Inf */
    177      1.1   deraadt 		inf = 0;
    178      1.1   deraadt 		break;
    179      1.1   deraadt 
    180      1.1   deraadt 	case FSR_RD_RP:		/* toward +Inf iff positive */
    181      1.1   deraadt 		inf = sign == 0;
    182      1.1   deraadt 		break;
    183      1.1   deraadt 
    184      1.1   deraadt 	case FSR_RD_RM:		/* toward -Inf iff negative */
    185      1.1   deraadt 		inf = sign;
    186      1.1   deraadt 		break;
    187      1.1   deraadt 	}
    188      1.1   deraadt 	return (inf);
    189      1.1   deraadt }
    190      1.1   deraadt 
    191      1.1   deraadt /*
    192      1.1   deraadt  * fpn -> int (int value returned as return value).
    193      1.1   deraadt  *
    194      1.1   deraadt  * N.B.: this conversion always rounds towards zero (this is a peculiarity
    195      1.1   deraadt  * of the SPARC instruction set).
    196      1.1   deraadt  */
    197      1.1   deraadt u_int
    198      1.1   deraadt fpu_ftoi(fe, fp)
    199      1.1   deraadt 	struct fpemu *fe;
    200      1.1   deraadt 	register struct fpn *fp;
    201      1.1   deraadt {
    202      1.1   deraadt 	register u_int i;
    203      1.1   deraadt 	register int sign, exp;
    204      1.1   deraadt 
    205      1.1   deraadt 	sign = fp->fp_sign;
    206      1.1   deraadt 	switch (fp->fp_class) {
    207      1.1   deraadt 
    208      1.1   deraadt 	case FPC_ZERO:
    209      1.1   deraadt 		return (0);
    210      1.1   deraadt 
    211      1.1   deraadt 	case FPC_NUM:
    212      1.1   deraadt 		/*
    213      1.1   deraadt 		 * If exp >= 2^32, overflow.  Otherwise shift value right
    214      1.1   deraadt 		 * into last mantissa word (this will not exceed 0xffffffff),
    215      1.1   deraadt 		 * shifting any guard and round bits out into the sticky
    216      1.1   deraadt 		 * bit.  Then ``round'' towards zero, i.e., just set an
    217      1.1   deraadt 		 * inexact exception if sticky is set (see round()).
    218      1.1   deraadt 		 * If the result is > 0x80000000, or is positive and equals
    219      1.1   deraadt 		 * 0x80000000, overflow; otherwise the last fraction word
    220      1.1   deraadt 		 * is the result.
    221      1.1   deraadt 		 */
    222      1.1   deraadt 		if ((exp = fp->fp_exp) >= 32)
    223      1.1   deraadt 			break;
    224      1.1   deraadt 		/* NB: the following includes exp < 0 cases */
    225      1.1   deraadt 		if (fpu_shr(fp, FP_NMANT - 1 - exp) != 0)
    226      1.1   deraadt 			fe->fe_cx |= FSR_NX;
    227      1.1   deraadt 		i = fp->fp_mant[3];
    228      1.1   deraadt 		if (i >= ((u_int)0x80000000 + sign))
    229      1.1   deraadt 			break;
    230      1.1   deraadt 		return (sign ? -i : i);
    231      1.1   deraadt 
    232      1.1   deraadt 	default:		/* Inf, qNaN, sNaN */
    233      1.1   deraadt 		break;
    234      1.1   deraadt 	}
    235      1.1   deraadt 	/* overflow: replace any inexact exception with invalid */
    236      1.1   deraadt 	fe->fe_cx = (fe->fe_cx & ~FSR_NX) | FSR_NV;
    237      1.1   deraadt 	return (0x7fffffff + sign);
    238      1.1   deraadt }
    239      1.1   deraadt 
    240      1.5       mrg #ifdef SUN4U
    241      1.5       mrg /*
    242      1.5       mrg  * fpn -> extended int (high bits of int value returned as return value).
    243      1.5       mrg  *
    244      1.5       mrg  * N.B.: this conversion always rounds towards zero (this is a peculiarity
    245      1.5       mrg  * of the SPARC instruction set).
    246      1.5       mrg  */
    247      1.5       mrg u_int
    248      1.7       eeh fpu_ftox(fe, fp, res)
    249      1.5       mrg 	struct fpemu *fe;
    250      1.5       mrg 	register struct fpn *fp;
    251      1.5       mrg 	u_int *res;
    252      1.5       mrg {
    253      1.5       mrg 	register u_int64_t i;
    254      1.5       mrg 	register int sign, exp;
    255      1.5       mrg 
    256      1.5       mrg 	sign = fp->fp_sign;
    257      1.5       mrg 	switch (fp->fp_class) {
    258      1.5       mrg 
    259      1.5       mrg 	case FPC_ZERO:
    260      1.5       mrg 		res[1] = 0;
    261      1.5       mrg 		return (0);
    262      1.5       mrg 
    263      1.5       mrg 	case FPC_NUM:
    264      1.5       mrg 		/*
    265      1.5       mrg 		 * If exp >= 2^64, overflow.  Otherwise shift value right
    266      1.5       mrg 		 * into last mantissa word (this will not exceed 0xffffffffffffffff),
    267      1.5       mrg 		 * shifting any guard and round bits out into the sticky
    268      1.5       mrg 		 * bit.  Then ``round'' towards zero, i.e., just set an
    269      1.5       mrg 		 * inexact exception if sticky is set (see round()).
    270      1.5       mrg 		 * If the result is > 0x8000000000000000, or is positive and equals
    271      1.5       mrg 		 * 0x8000000000000000, overflow; otherwise the last fraction word
    272      1.5       mrg 		 * is the result.
    273      1.5       mrg 		 */
    274      1.5       mrg 		if ((exp = fp->fp_exp) >= 64)
    275      1.5       mrg 			break;
    276      1.5       mrg 		/* NB: the following includes exp < 0 cases */
    277      1.5       mrg 		if (fpu_shr(fp, FP_NMANT - 1 - exp) != 0)
    278      1.5       mrg 			fe->fe_cx |= FSR_NX;
    279      1.6   mycroft 		i = ((u_int64_t)fp->fp_mant[2]<<32)|fp->fp_mant[3];
    280      1.5       mrg 		if (i >= ((u_int64_t)0x8000000000000000LL + sign))
    281      1.5       mrg 			break;
    282      1.5       mrg 		return (sign ? -i : i);
    283      1.5       mrg 
    284      1.5       mrg 	default:		/* Inf, qNaN, sNaN */
    285      1.5       mrg 		break;
    286      1.5       mrg 	}
    287      1.5       mrg 	/* overflow: replace any inexact exception with invalid */
    288      1.5       mrg 	fe->fe_cx = (fe->fe_cx & ~FSR_NX) | FSR_NV;
    289      1.5       mrg 	return (0x7fffffffffffffffLL + sign);
    290      1.5       mrg }
    291      1.5       mrg #endif /* SUN4U */
    292      1.5       mrg 
    293      1.1   deraadt /*
    294      1.1   deraadt  * fpn -> single (32 bit single returned as return value).
    295      1.1   deraadt  * We assume <= 29 bits in a single-precision fraction (1.f part).
    296      1.1   deraadt  */
    297      1.1   deraadt u_int
    298      1.1   deraadt fpu_ftos(fe, fp)
    299      1.1   deraadt 	struct fpemu *fe;
    300      1.1   deraadt 	register struct fpn *fp;
    301      1.1   deraadt {
    302      1.1   deraadt 	register u_int sign = fp->fp_sign << 31;
    303      1.1   deraadt 	register int exp;
    304      1.1   deraadt 
    305      1.1   deraadt #define	SNG_EXP(e)	((e) << SNG_FRACBITS)	/* makes e an exponent */
    306      1.1   deraadt #define	SNG_MASK	(SNG_EXP(1) - 1)	/* mask for fraction */
    307      1.1   deraadt 
    308      1.1   deraadt 	/* Take care of non-numbers first. */
    309      1.1   deraadt 	if (ISNAN(fp)) {
    310      1.1   deraadt 		/*
    311      1.1   deraadt 		 * Preserve upper bits of NaN, per SPARC V8 appendix N.
    312      1.1   deraadt 		 * Note that fp->fp_mant[0] has the quiet bit set,
    313      1.1   deraadt 		 * even if it is classified as a signalling NaN.
    314      1.1   deraadt 		 */
    315      1.1   deraadt 		(void) fpu_shr(fp, FP_NMANT - 1 - SNG_FRACBITS);
    316      1.1   deraadt 		exp = SNG_EXP_INFNAN;
    317      1.1   deraadt 		goto done;
    318      1.1   deraadt 	}
    319      1.1   deraadt 	if (ISINF(fp))
    320      1.1   deraadt 		return (sign | SNG_EXP(SNG_EXP_INFNAN));
    321      1.1   deraadt 	if (ISZERO(fp))
    322      1.1   deraadt 		return (sign);
    323      1.1   deraadt 
    324      1.1   deraadt 	/*
    325      1.1   deraadt 	 * Normals (including subnormals).  Drop all the fraction bits
    326      1.1   deraadt 	 * (including the explicit ``implied'' 1 bit) down into the
    327      1.1   deraadt 	 * single-precision range.  If the number is subnormal, move
    328      1.1   deraadt 	 * the ``implied'' 1 into the explicit range as well, and shift
    329      1.1   deraadt 	 * right to introduce leading zeroes.  Rounding then acts
    330      1.1   deraadt 	 * differently for normals and subnormals: the largest subnormal
    331      1.1   deraadt 	 * may round to the smallest normal (1.0 x 2^minexp), or may
    332      1.1   deraadt 	 * remain subnormal.  In the latter case, signal an underflow
    333      1.1   deraadt 	 * if the result was inexact or if underflow traps are enabled.
    334      1.1   deraadt 	 *
    335      1.1   deraadt 	 * Rounding a normal, on the other hand, always produces another
    336      1.1   deraadt 	 * normal (although either way the result might be too big for
    337      1.1   deraadt 	 * single precision, and cause an overflow).  If rounding a
    338      1.1   deraadt 	 * normal produces 2.0 in the fraction, we need not adjust that
    339      1.1   deraadt 	 * fraction at all, since both 1.0 and 2.0 are zero under the
    340      1.1   deraadt 	 * fraction mask.
    341      1.1   deraadt 	 *
    342      1.1   deraadt 	 * Note that the guard and round bits vanish from the number after
    343      1.1   deraadt 	 * rounding.
    344      1.1   deraadt 	 */
    345      1.1   deraadt 	if ((exp = fp->fp_exp + SNG_EXP_BIAS) <= 0) {	/* subnormal */
    346      1.1   deraadt 		/* -NG for g,r; -SNG_FRACBITS-exp for fraction */
    347      1.1   deraadt 		(void) fpu_shr(fp, FP_NMANT - FP_NG - SNG_FRACBITS - exp);
    348      1.1   deraadt 		if (round(fe, fp) && fp->fp_mant[3] == SNG_EXP(1))
    349      1.1   deraadt 			return (sign | SNG_EXP(1) | 0);
    350      1.1   deraadt 		if ((fe->fe_cx & FSR_NX) ||
    351      1.1   deraadt 		    (fe->fe_fsr & (FSR_UF << FSR_TEM_SHIFT)))
    352      1.1   deraadt 			fe->fe_cx |= FSR_UF;
    353      1.1   deraadt 		return (sign | SNG_EXP(0) | fp->fp_mant[3]);
    354      1.1   deraadt 	}
    355      1.1   deraadt 	/* -FP_NG for g,r; -1 for implied 1; -SNG_FRACBITS for fraction */
    356      1.1   deraadt 	(void) fpu_shr(fp, FP_NMANT - FP_NG - 1 - SNG_FRACBITS);
    357      1.1   deraadt #ifdef DIAGNOSTIC
    358      1.1   deraadt 	if ((fp->fp_mant[3] & SNG_EXP(1 << FP_NG)) == 0)
    359      1.1   deraadt 		panic("fpu_ftos");
    360      1.1   deraadt #endif
    361      1.1   deraadt 	if (round(fe, fp) && fp->fp_mant[3] == SNG_EXP(2))
    362      1.1   deraadt 		exp++;
    363      1.1   deraadt 	if (exp >= SNG_EXP_INFNAN) {
    364      1.1   deraadt 		/* overflow to inf or to max single */
    365      1.1   deraadt 		fe->fe_cx |= FSR_OF | FSR_NX;
    366      1.1   deraadt 		if (toinf(fe, sign))
    367      1.1   deraadt 			return (sign | SNG_EXP(SNG_EXP_INFNAN));
    368      1.1   deraadt 		return (sign | SNG_EXP(SNG_EXP_INFNAN - 1) | SNG_MASK);
    369      1.1   deraadt 	}
    370      1.1   deraadt done:
    371      1.1   deraadt 	/* phew, made it */
    372      1.1   deraadt 	return (sign | SNG_EXP(exp) | (fp->fp_mant[3] & SNG_MASK));
    373      1.1   deraadt }
    374      1.1   deraadt 
    375      1.1   deraadt /*
    376      1.1   deraadt  * fpn -> double (32 bit high-order result returned; 32-bit low order result
    377      1.1   deraadt  * left in res[1]).  Assumes <= 61 bits in double precision fraction.
    378      1.1   deraadt  *
    379      1.1   deraadt  * This code mimics fpu_ftos; see it for comments.
    380      1.1   deraadt  */
    381      1.1   deraadt u_int
    382      1.1   deraadt fpu_ftod(fe, fp, res)
    383      1.1   deraadt 	struct fpemu *fe;
    384      1.1   deraadt 	register struct fpn *fp;
    385      1.1   deraadt 	u_int *res;
    386      1.1   deraadt {
    387      1.1   deraadt 	register u_int sign = fp->fp_sign << 31;
    388      1.1   deraadt 	register int exp;
    389      1.1   deraadt 
    390      1.1   deraadt #define	DBL_EXP(e)	((e) << (DBL_FRACBITS & 31))
    391      1.1   deraadt #define	DBL_MASK	(DBL_EXP(1) - 1)
    392      1.1   deraadt 
    393      1.1   deraadt 	if (ISNAN(fp)) {
    394      1.1   deraadt 		(void) fpu_shr(fp, FP_NMANT - 1 - DBL_FRACBITS);
    395      1.1   deraadt 		exp = DBL_EXP_INFNAN;
    396      1.1   deraadt 		goto done;
    397      1.1   deraadt 	}
    398      1.1   deraadt 	if (ISINF(fp)) {
    399      1.1   deraadt 		sign |= DBL_EXP(DBL_EXP_INFNAN);
    400      1.1   deraadt 		goto zero;
    401      1.1   deraadt 	}
    402      1.1   deraadt 	if (ISZERO(fp)) {
    403      1.1   deraadt zero:		res[1] = 0;
    404      1.1   deraadt 		return (sign);
    405      1.1   deraadt 	}
    406      1.1   deraadt 
    407      1.1   deraadt 	if ((exp = fp->fp_exp + DBL_EXP_BIAS) <= 0) {
    408      1.1   deraadt 		(void) fpu_shr(fp, FP_NMANT - FP_NG - DBL_FRACBITS - exp);
    409      1.1   deraadt 		if (round(fe, fp) && fp->fp_mant[2] == DBL_EXP(1)) {
    410      1.1   deraadt 			res[1] = 0;
    411      1.1   deraadt 			return (sign | DBL_EXP(1) | 0);
    412      1.1   deraadt 		}
    413      1.1   deraadt 		if ((fe->fe_cx & FSR_NX) ||
    414      1.1   deraadt 		    (fe->fe_fsr & (FSR_UF << FSR_TEM_SHIFT)))
    415      1.1   deraadt 			fe->fe_cx |= FSR_UF;
    416      1.1   deraadt 		exp = 0;
    417      1.1   deraadt 		goto done;
    418      1.1   deraadt 	}
    419      1.1   deraadt 	(void) fpu_shr(fp, FP_NMANT - FP_NG - 1 - DBL_FRACBITS);
    420      1.1   deraadt 	if (round(fe, fp) && fp->fp_mant[2] == DBL_EXP(2))
    421      1.1   deraadt 		exp++;
    422      1.1   deraadt 	if (exp >= DBL_EXP_INFNAN) {
    423      1.1   deraadt 		fe->fe_cx |= FSR_OF | FSR_NX;
    424      1.1   deraadt 		if (toinf(fe, sign)) {
    425      1.1   deraadt 			res[1] = 0;
    426      1.1   deraadt 			return (sign | DBL_EXP(DBL_EXP_INFNAN) | 0);
    427      1.1   deraadt 		}
    428      1.1   deraadt 		res[1] = ~0;
    429      1.1   deraadt 		return (sign | DBL_EXP(DBL_EXP_INFNAN) | DBL_MASK);
    430      1.1   deraadt 	}
    431      1.1   deraadt done:
    432      1.1   deraadt 	res[1] = fp->fp_mant[3];
    433      1.1   deraadt 	return (sign | DBL_EXP(exp) | (fp->fp_mant[2] & DBL_MASK));
    434      1.1   deraadt }
    435      1.1   deraadt 
    436      1.1   deraadt /*
    437      1.1   deraadt  * fpn -> extended (32 bit high-order result returned; low-order fraction
    438      1.1   deraadt  * words left in res[1]..res[3]).  Like ftod, which is like ftos ... but
    439      1.1   deraadt  * our internal format *is* extended precision, plus 2 bits for guard/round,
    440      1.1   deraadt  * so we can avoid a small bit of work.
    441      1.1   deraadt  */
    442      1.1   deraadt u_int
    443      1.7       eeh fpu_ftoq(fe, fp, res)
    444      1.1   deraadt 	struct fpemu *fe;
    445      1.1   deraadt 	register struct fpn *fp;
    446      1.1   deraadt 	u_int *res;
    447      1.1   deraadt {
    448      1.1   deraadt 	register u_int sign = fp->fp_sign << 31;
    449      1.1   deraadt 	register int exp;
    450      1.1   deraadt 
    451      1.1   deraadt #define	EXT_EXP(e)	((e) << (EXT_FRACBITS & 31))
    452      1.1   deraadt #define	EXT_MASK	(EXT_EXP(1) - 1)
    453      1.1   deraadt 
    454      1.1   deraadt 	if (ISNAN(fp)) {
    455      1.1   deraadt 		(void) fpu_shr(fp, 2);	/* since we are not rounding */
    456      1.1   deraadt 		exp = EXT_EXP_INFNAN;
    457      1.1   deraadt 		goto done;
    458      1.1   deraadt 	}
    459      1.1   deraadt 	if (ISINF(fp)) {
    460      1.1   deraadt 		sign |= EXT_EXP(EXT_EXP_INFNAN);
    461      1.1   deraadt 		goto zero;
    462      1.1   deraadt 	}
    463      1.1   deraadt 	if (ISZERO(fp)) {
    464      1.1   deraadt zero:		res[1] = res[2] = res[3] = 0;
    465      1.1   deraadt 		return (sign);
    466      1.1   deraadt 	}
    467      1.1   deraadt 
    468      1.1   deraadt 	if ((exp = fp->fp_exp + EXT_EXP_BIAS) <= 0) {
    469      1.1   deraadt 		(void) fpu_shr(fp, FP_NMANT - FP_NG - EXT_FRACBITS - exp);
    470      1.1   deraadt 		if (round(fe, fp) && fp->fp_mant[0] == EXT_EXP(1)) {
    471      1.1   deraadt 			res[1] = res[2] = res[3] = 0;
    472      1.1   deraadt 			return (sign | EXT_EXP(1) | 0);
    473      1.1   deraadt 		}
    474      1.1   deraadt 		if ((fe->fe_cx & FSR_NX) ||
    475      1.1   deraadt 		    (fe->fe_fsr & (FSR_UF << FSR_TEM_SHIFT)))
    476      1.1   deraadt 			fe->fe_cx |= FSR_UF;
    477      1.1   deraadt 		exp = 0;
    478      1.1   deraadt 		goto done;
    479      1.1   deraadt 	}
    480      1.1   deraadt 	/* Since internal == extended, no need to shift here. */
    481      1.1   deraadt 	if (round(fe, fp) && fp->fp_mant[0] == EXT_EXP(2))
    482      1.1   deraadt 		exp++;
    483      1.1   deraadt 	if (exp >= EXT_EXP_INFNAN) {
    484      1.1   deraadt 		fe->fe_cx |= FSR_OF | FSR_NX;
    485      1.1   deraadt 		if (toinf(fe, sign)) {
    486      1.1   deraadt 			res[1] = res[2] = res[3] = 0;
    487      1.1   deraadt 			return (sign | EXT_EXP(EXT_EXP_INFNAN) | 0);
    488      1.1   deraadt 		}
    489      1.1   deraadt 		res[1] = res[2] = res[3] = ~0;
    490      1.1   deraadt 		return (sign | EXT_EXP(EXT_EXP_INFNAN) | EXT_MASK);
    491      1.1   deraadt 	}
    492      1.1   deraadt done:
    493      1.1   deraadt 	res[1] = fp->fp_mant[1];
    494      1.1   deraadt 	res[2] = fp->fp_mant[2];
    495      1.1   deraadt 	res[3] = fp->fp_mant[3];
    496      1.1   deraadt 	return (sign | EXT_EXP(exp) | (fp->fp_mant[0] & EXT_MASK));
    497      1.1   deraadt }
    498      1.1   deraadt 
    499      1.1   deraadt /*
    500      1.1   deraadt  * Implode an fpn, writing the result into the given space.
    501      1.1   deraadt  */
    502      1.1   deraadt void
    503      1.1   deraadt fpu_implode(fe, fp, type, space)
    504      1.1   deraadt 	struct fpemu *fe;
    505      1.1   deraadt 	register struct fpn *fp;
    506      1.1   deraadt 	int type;
    507      1.1   deraadt 	register u_int *space;
    508      1.1   deraadt {
    509      1.1   deraadt 
    510      1.1   deraadt 	switch (type) {
    511      1.5       mrg 
    512      1.5       mrg #ifdef SUN4U
    513      1.5       mrg 	case FTYPE_LNG:
    514      1.7       eeh 		space[0] = fpu_ftox(fe, fp, space);
    515      1.5       mrg 		break;
    516      1.5       mrg #endif /* SUN4U */
    517      1.1   deraadt 
    518      1.1   deraadt 	case FTYPE_INT:
    519      1.1   deraadt 		space[0] = fpu_ftoi(fe, fp);
    520      1.1   deraadt 		break;
    521      1.1   deraadt 
    522      1.1   deraadt 	case FTYPE_SNG:
    523      1.1   deraadt 		space[0] = fpu_ftos(fe, fp);
    524      1.1   deraadt 		break;
    525      1.1   deraadt 
    526      1.1   deraadt 	case FTYPE_DBL:
    527      1.1   deraadt 		space[0] = fpu_ftod(fe, fp, space);
    528      1.1   deraadt 		break;
    529      1.1   deraadt 
    530      1.1   deraadt 	case FTYPE_EXT:
    531      1.1   deraadt 		/* funky rounding precision options ?? */
    532      1.7       eeh 		space[0] = fpu_ftoq(fe, fp, space);
    533      1.1   deraadt 		break;
    534      1.1   deraadt 
    535      1.1   deraadt 	default:
    536      1.1   deraadt 		panic("fpu_implode");
    537      1.1   deraadt 	}
    538  1.7.4.1   thorpej #ifdef SUN4U
    539  1.7.4.1   thorpej 	DPRINTF(FPE_REG, ("fpu_implode: %x %x %x %x\n",
    540  1.7.4.1   thorpej 		space[0], space[1], space[2], space[3]));
    541  1.7.4.1   thorpej #else
    542  1.7.4.1   thorpej 	DPRINTF(FPE_REG, ("fpu_implode: %x %x\n",
    543  1.7.4.1   thorpej 		space[0], space[1]));
    544  1.7.4.1   thorpej #endif
    545      1.1   deraadt }
    546