Home | History | Annotate | Line # | Download | only in sun3x
clock.c revision 1.18.4.1
      1  1.18.4.1  thorpej /*	$NetBSD: clock.c,v 1.18.4.1 2001/09/13 01:15:01 thorpej Exp $	*/
      2       1.1      gwr 
      3       1.1      gwr /*
      4       1.1      gwr  * Copyright (c) 1994 Gordon W. Ross
      5       1.1      gwr  * Copyright (c) 1993 Adam Glass
      6       1.1      gwr  * Copyright (c) 1988 University of Utah.
      7       1.1      gwr  * Copyright (c) 1982, 1990, 1993
      8       1.1      gwr  *	The Regents of the University of California.  All rights reserved.
      9       1.1      gwr  *
     10       1.1      gwr  * This code is derived from software contributed to Berkeley by
     11       1.1      gwr  * the Systems Programming Group of the University of Utah Computer
     12       1.1      gwr  * Science Department.
     13       1.1      gwr  *
     14       1.1      gwr  * Redistribution and use in source and binary forms, with or without
     15       1.1      gwr  * modification, are permitted provided that the following conditions
     16       1.1      gwr  * are met:
     17       1.1      gwr  * 1. Redistributions of source code must retain the above copyright
     18       1.1      gwr  *    notice, this list of conditions and the following disclaimer.
     19       1.1      gwr  * 2. Redistributions in binary form must reproduce the above copyright
     20       1.1      gwr  *    notice, this list of conditions and the following disclaimer in the
     21       1.1      gwr  *    documentation and/or other materials provided with the distribution.
     22       1.1      gwr  * 3. All advertising materials mentioning features or use of this software
     23       1.1      gwr  *    must display the following acknowledgement:
     24       1.1      gwr  *	This product includes software developed by the University of
     25       1.1      gwr  *	California, Berkeley and its contributors.
     26       1.1      gwr  * 4. Neither the name of the University nor the names of its contributors
     27       1.1      gwr  *    may be used to endorse or promote products derived from this software
     28       1.1      gwr  *    without specific prior written permission.
     29       1.1      gwr  *
     30       1.1      gwr  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     31       1.1      gwr  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     32       1.1      gwr  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     33       1.1      gwr  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     34       1.1      gwr  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     35       1.1      gwr  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     36       1.1      gwr  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     37       1.1      gwr  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     38       1.1      gwr  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     39       1.1      gwr  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     40       1.1      gwr  * SUCH DAMAGE.
     41       1.1      gwr  *
     42       1.1      gwr  *	from: Utah Hdr: clock.c 1.18 91/01/21$
     43       1.1      gwr  *	from: @(#)clock.c	8.2 (Berkeley) 1/12/94
     44       1.1      gwr  */
     45       1.1      gwr 
     46       1.1      gwr /*
     47      1.10      gwr  * Machine-dependent clock routines.  Sun3X machines may have
     48      1.10      gwr  * either the Mostek 48T02 or the Intersil 7170 clock.
     49      1.10      gwr  *
     50      1.10      gwr  * It is tricky to determine which you have, because there is
     51      1.10      gwr  * always something responding at the address where the Mostek
     52      1.10      gwr  * clock might be found: either a Mostek or plain-old EEPROM.
     53      1.10      gwr  * Therefore, we cheat.  If we find an Intersil clock, assume
     54      1.10      gwr  * that what responds at the end of the EEPROM space is just
     55      1.10      gwr  * plain-old EEPROM (not a Mostek clock).  Worse, there are
     56      1.10      gwr  * H/W problems with probing for an Intersil on the 3/80, so
     57      1.10      gwr  * on that machine we "know" there is a Mostek clock.
     58      1.10      gwr  *
     59      1.10      gwr  * Note that the probing algorithm described above requires
     60      1.10      gwr  * that we probe the intersil before we probe the mostek!
     61       1.1      gwr  */
     62       1.1      gwr 
     63       1.1      gwr #include <sys/param.h>
     64       1.1      gwr #include <sys/systm.h>
     65       1.1      gwr #include <sys/time.h>
     66       1.1      gwr #include <sys/kernel.h>
     67       1.1      gwr #include <sys/device.h>
     68       1.1      gwr 
     69       1.9      gwr #include <m68k/asm_single.h>
     70       1.9      gwr 
     71       1.1      gwr #include <machine/autoconf.h>
     72       1.1      gwr #include <machine/cpu.h>
     73      1.10      gwr #include <machine/idprom.h>
     74      1.10      gwr #include <machine/leds.h>
     75      1.10      gwr 
     76      1.15      gwr #include <dev/clock_subr.h>
     77      1.15      gwr #include <dev/ic/intersil7170.h>
     78      1.15      gwr 
     79      1.15      gwr #include <sun3/sun3/machdep.h>
     80      1.10      gwr #include <sun3/sun3/interreg.h>
     81       1.1      gwr 
     82      1.15      gwr #include <sun3/sun3x/mk48t02.h>
     83       1.8      gwr 
     84      1.10      gwr #define SUN3_470	Yes
     85       1.1      gwr 
     86       1.1      gwr #define	CLOCK_PRI	5
     87       1.9      gwr #define IREG_CLK_BITS	(IREG_CLOCK_ENAB_7 | IREG_CLOCK_ENAB_5)
     88       1.1      gwr 
     89      1.10      gwr /*
     90      1.10      gwr  * Only one of these two variables should be non-zero after
     91      1.10      gwr  * autoconfiguration determines which clock we have.
     92      1.10      gwr  */
     93      1.10      gwr static volatile void *intersil_va;
     94      1.10      gwr static volatile void *mostek_clk_va;
     95      1.10      gwr 
     96       1.1      gwr void _isr_clock __P((void));	/* in locore.s */
     97       1.1      gwr void clock_intr __P((struct clockframe));
     98       1.1      gwr 
     99       1.1      gwr 
    100       1.1      gwr static int  clock_match __P((struct device *, struct cfdata *, void *args));
    101       1.1      gwr static void clock_attach __P((struct device *, struct device *, void *));
    102       1.1      gwr 
    103       1.1      gwr struct cfattach clock_ca = {
    104       1.1      gwr 	sizeof(struct device), clock_match, clock_attach
    105       1.1      gwr };
    106       1.1      gwr 
    107      1.10      gwr #ifdef	SUN3_470
    108      1.10      gwr 
    109      1.10      gwr #define intersil_clock ((volatile struct intersil7170 *) intersil_va)
    110      1.10      gwr 
    111      1.10      gwr #define intersil_command(run, interrupt) \
    112      1.10      gwr 	(run | interrupt | INTERSIL_CMD_FREQ_32K | INTERSIL_CMD_24HR_MODE | \
    113      1.10      gwr 	 INTERSIL_CMD_NORMAL_MODE)
    114      1.10      gwr 
    115      1.10      gwr #define intersil_clear() (void)intersil_clock->clk_intr_reg
    116      1.10      gwr 
    117      1.10      gwr static int  oclock_match __P((struct device *, struct cfdata *, void *args));
    118      1.10      gwr static void oclock_attach __P((struct device *, struct device *, void *));
    119      1.10      gwr 
    120      1.10      gwr struct cfattach oclock_ca = {
    121      1.10      gwr 	sizeof(struct device), oclock_match, oclock_attach
    122      1.10      gwr };
    123      1.10      gwr 
    124       1.9      gwr /*
    125      1.10      gwr  * Is there an intersil clock?
    126       1.9      gwr  */
    127      1.10      gwr static int
    128      1.10      gwr oclock_match(parent, cf, args)
    129      1.10      gwr     struct device *parent;
    130      1.10      gwr 	struct cfdata *cf;
    131      1.10      gwr     void *args;
    132      1.10      gwr {
    133      1.10      gwr 	struct confargs *ca = args;
    134      1.10      gwr 
    135      1.10      gwr 	/* This driver only supports one unit. */
    136      1.18  tsutsui 	if (intersil_va)
    137      1.10      gwr 		return (0);
    138      1.10      gwr 
    139      1.10      gwr 	/*
    140      1.10      gwr 	 * The 3/80 can not probe the Intersil absent,
    141      1.10      gwr 	 * but it never has one, so "just say no."
    142      1.10      gwr 	 */
    143      1.10      gwr 	if (cpu_machine_id == SUN3X_MACH_80)
    144      1.10      gwr 		return (0);
    145      1.10      gwr 
    146      1.10      gwr 	/* OK, really probe for the Intersil. */
    147      1.10      gwr 	if (bus_peek(ca->ca_bustype, ca->ca_paddr, 1) == -1)
    148      1.10      gwr 		return (0);
    149      1.10      gwr 
    150      1.16      gwr 	/* Default interrupt priority. */
    151      1.16      gwr 	if (ca->ca_intpri == -1)
    152      1.16      gwr 		ca->ca_intpri = CLOCK_PRI;
    153      1.16      gwr 
    154      1.10      gwr 	return (1);
    155      1.10      gwr }
    156      1.10      gwr 
    157      1.10      gwr /*
    158      1.10      gwr  * Attach the intersil clock.
    159      1.10      gwr  */
    160      1.10      gwr static void
    161      1.10      gwr oclock_attach(parent, self, args)
    162      1.10      gwr 	struct device *parent;
    163      1.10      gwr 	struct device *self;
    164      1.10      gwr 	void *args;
    165       1.9      gwr {
    166      1.10      gwr 	struct confargs *ca = args;
    167      1.10      gwr 	caddr_t va;
    168      1.10      gwr 
    169      1.10      gwr 	printf("\n");
    170      1.10      gwr 
    171      1.10      gwr 	/* Get a mapping for it. */
    172      1.15      gwr 	va = bus_mapin(ca->ca_bustype,
    173      1.15      gwr 	    ca->ca_paddr, sizeof(struct intersil7170));
    174      1.10      gwr 	if (!va)
    175      1.10      gwr 		panic("oclock_attach");
    176      1.10      gwr 	intersil_va = va;
    177      1.10      gwr 
    178      1.10      gwr #ifdef	DIAGNOSTIC
    179      1.10      gwr 	/* Verify correct probe order... */
    180      1.10      gwr 	if (mostek_clk_va) {
    181      1.10      gwr 		mostek_clk_va = 0;
    182      1.10      gwr 		printf("%s: warning - mostek found also!\n",
    183      1.10      gwr 			   self->dv_xname);
    184       1.9      gwr 	}
    185      1.10      gwr #endif
    186      1.10      gwr 
    187      1.10      gwr 	/*
    188      1.10      gwr 	 * Set the clock to the correct interrupt rate, but
    189      1.10      gwr 	 * do not enable the interrupt until cpu_initclocks.
    190      1.10      gwr 	 * XXX: Actually, the interrupt_reg should be zero
    191      1.10      gwr 	 * at this point, so the clock interrupts should not
    192      1.10      gwr 	 * affect us, but we need to set the rate...
    193      1.10      gwr 	 */
    194      1.10      gwr 	intersil_clock->clk_cmd_reg =
    195      1.10      gwr 		intersil_command(INTERSIL_CMD_RUN, INTERSIL_CMD_IDISABLE);
    196      1.10      gwr 	intersil_clear();
    197      1.10      gwr 
    198      1.10      gwr 	/* Set the clock to 100 Hz, but do not enable it yet. */
    199      1.10      gwr 	intersil_clock->clk_intr_reg = INTERSIL_INTER_CSECONDS;
    200      1.10      gwr 
    201      1.10      gwr 	/*
    202      1.10      gwr 	 * Can not hook up the ISR until cpu_initclocks()
    203      1.10      gwr 	 * because hardclock is not ready until then.
    204      1.10      gwr 	 * For now, the handler is _isr_autovec(), which
    205      1.10      gwr 	 * will complain if it gets clock interrupts.
    206      1.10      gwr 	 */
    207       1.9      gwr }
    208      1.10      gwr #endif	/* SUN3_470 */
    209      1.10      gwr 
    210       1.9      gwr 
    211       1.1      gwr /*
    212      1.10      gwr  * Is there a Mostek clock?  Hard to tell...
    213      1.10      gwr  * (See comment at top of this file.)
    214       1.1      gwr  */
    215       1.1      gwr static int
    216       1.1      gwr clock_match(parent, cf, args)
    217       1.1      gwr     struct device *parent;
    218       1.1      gwr 	struct cfdata *cf;
    219       1.1      gwr     void *args;
    220       1.1      gwr {
    221      1.16      gwr 	struct confargs *ca = args;
    222       1.1      gwr 
    223       1.1      gwr 	/* This driver only supports one unit. */
    224      1.18  tsutsui 	if (mostek_clk_va)
    225      1.11      gwr 		return (0);
    226      1.11      gwr 
    227      1.10      gwr 	/* If intersil was found, use that. */
    228      1.10      gwr 	if (intersil_va)
    229       1.1      gwr 		return (0);
    230      1.16      gwr 	/* Else assume a Mostek is there... */
    231      1.16      gwr 
    232      1.16      gwr 	/* Default interrupt priority. */
    233      1.16      gwr 	if (ca->ca_intpri == -1)
    234      1.16      gwr 		ca->ca_intpri = CLOCK_PRI;
    235       1.1      gwr 
    236       1.1      gwr 	return (1);
    237       1.1      gwr }
    238       1.1      gwr 
    239      1.10      gwr /*
    240      1.10      gwr  * Attach the mostek clock.
    241      1.10      gwr  */
    242       1.1      gwr static void
    243       1.1      gwr clock_attach(parent, self, args)
    244       1.1      gwr 	struct device *parent;
    245       1.1      gwr 	struct device *self;
    246       1.1      gwr 	void *args;
    247       1.1      gwr {
    248      1.10      gwr 	struct confargs *ca = args;
    249      1.10      gwr 	caddr_t va;
    250       1.1      gwr 
    251       1.1      gwr 	printf("\n");
    252       1.1      gwr 
    253      1.10      gwr 	/* Get a mapping for it. */
    254      1.15      gwr 	va = bus_mapin(ca->ca_bustype,
    255      1.15      gwr 	    ca->ca_paddr, sizeof(struct mostek_clkreg));
    256      1.10      gwr 	if (!va)
    257      1.10      gwr 		panic("clock_attach");
    258      1.10      gwr 	mostek_clk_va = va;
    259      1.13      gwr 
    260       1.1      gwr 	/*
    261       1.1      gwr 	 * Can not hook up the ISR until cpu_initclocks()
    262       1.1      gwr 	 * because hardclock is not ready until then.
    263       1.1      gwr 	 * For now, the handler is _isr_autovec(), which
    264       1.1      gwr 	 * will complain if it gets clock interrupts.
    265       1.1      gwr 	 */
    266       1.1      gwr }
    267       1.1      gwr 
    268       1.1      gwr /*
    269       1.1      gwr  * Set and/or clear the desired clock bits in the interrupt
    270       1.1      gwr  * register.  We have to be extremely careful that we do it
    271       1.1      gwr  * in such a manner that we don't get ourselves lost.
    272       1.9      gwr  * XXX:  Watch out!  It's really easy to break this!
    273       1.1      gwr  */
    274       1.1      gwr void
    275       1.9      gwr set_clk_mode(on, off, enable_clk)
    276       1.1      gwr 	u_char on, off;
    277       1.9      gwr 	int enable_clk;
    278       1.1      gwr {
    279  1.18.4.1  thorpej 	u_char interreg;
    280       1.1      gwr 
    281       1.9      gwr 	/*
    282       1.9      gwr 	 * If we have not yet mapped the register,
    283       1.9      gwr 	 * then we do not want to do any of this...
    284       1.9      gwr 	 */
    285       1.5      gwr 	if (!interrupt_reg)
    286       1.4      gwr 		return;
    287       1.4      gwr 
    288       1.9      gwr #ifdef	DIAGNOSTIC
    289       1.9      gwr 	/* Assertion: were are at splhigh! */
    290       1.9      gwr 	if ((getsr() & PSL_IPL) < PSL_IPL7)
    291       1.9      gwr 		panic("set_clk_mode: bad ipl");
    292       1.9      gwr #endif
    293       1.1      gwr 
    294       1.1      gwr 	/*
    295       1.1      gwr 	 * make sure that we are only playing w/
    296       1.1      gwr 	 * clock interrupt register bits
    297       1.1      gwr 	 */
    298       1.9      gwr 	on  &= IREG_CLK_BITS;
    299       1.9      gwr 	off &= IREG_CLK_BITS;
    300       1.1      gwr 
    301       1.9      gwr 	/* First, turn off the "master" enable bit. */
    302       1.9      gwr 	single_inst_bclr_b(*interrupt_reg, IREG_ALL_ENAB);
    303       1.1      gwr 
    304       1.1      gwr 	/*
    305       1.9      gwr 	 * Save the current interrupt register clock bits,
    306       1.9      gwr 	 * and turn off/on the requested bits in the copy.
    307       1.1      gwr 	 */
    308       1.9      gwr 	interreg = *interrupt_reg & IREG_CLK_BITS;
    309       1.9      gwr 	interreg &= ~off;
    310       1.9      gwr 	interreg |= on;
    311       1.9      gwr 
    312       1.9      gwr 	/* Clear the CLK5 and CLK7 bits to clear the flip-flops. */
    313       1.9      gwr 	single_inst_bclr_b(*interrupt_reg, IREG_CLK_BITS);
    314       1.9      gwr 
    315       1.9      gwr #ifdef	SUN3_470
    316       1.9      gwr 	if (intersil_va) {
    317       1.9      gwr 		/*
    318       1.9      gwr 		 * Then disable clock interrupts, and read the clock's
    319       1.9      gwr 		 * interrupt register to clear any pending signals there.
    320       1.9      gwr 		 */
    321       1.9      gwr 		intersil_clock->clk_cmd_reg =
    322       1.9      gwr 			intersil_command(INTERSIL_CMD_RUN, INTERSIL_CMD_IDISABLE);
    323       1.9      gwr 		intersil_clear();
    324       1.9      gwr 	}
    325       1.9      gwr #endif	/* SUN3_470 */
    326       1.3      gwr 
    327       1.9      gwr 	/* Set the requested bits in the interrupt register. */
    328       1.9      gwr 	single_inst_bset_b(*interrupt_reg, interreg);
    329       1.1      gwr 
    330       1.9      gwr #ifdef	SUN3_470
    331       1.9      gwr 	/* Turn the clock back on (maybe) */
    332       1.9      gwr 	if (intersil_va && enable_clk)
    333       1.9      gwr 		intersil_clock->clk_cmd_reg =
    334       1.9      gwr 			intersil_command(INTERSIL_CMD_RUN, INTERSIL_CMD_IENABLE);
    335       1.9      gwr #endif	/* SUN3_470 */
    336       1.1      gwr 
    337       1.9      gwr 	/* Finally, turn the "master" enable back on. */
    338       1.9      gwr 	single_inst_bset_b(*interrupt_reg, IREG_ALL_ENAB);
    339       1.1      gwr }
    340       1.1      gwr 
    341       1.1      gwr /*
    342       1.1      gwr  * Set up the real-time clock (enable clock interrupts).
    343       1.1      gwr  * Leave stathz 0 since there is no secondary clock available.
    344       1.1      gwr  * Note that clock interrupts MUST STAY DISABLED until here.
    345       1.1      gwr  */
    346       1.1      gwr void
    347       1.1      gwr cpu_initclocks(void)
    348       1.1      gwr {
    349       1.1      gwr 	int s;
    350       1.1      gwr 
    351       1.1      gwr 	s = splhigh();
    352       1.1      gwr 
    353       1.1      gwr 	/* Install isr (in locore.s) that calls clock_intr(). */
    354      1.16      gwr 	isr_add_custom(CLOCK_PRI, (void*)_isr_clock);
    355       1.1      gwr 
    356       1.9      gwr 	/* Now enable the clock at level 5 in the interrupt reg. */
    357       1.9      gwr 	set_clk_mode(IREG_CLOCK_ENAB_5, 0, 1);
    358       1.3      gwr 
    359       1.1      gwr 	splx(s);
    360       1.1      gwr }
    361       1.1      gwr 
    362       1.1      gwr /*
    363       1.1      gwr  * This doesn't need to do anything, as we have only one timer and
    364       1.1      gwr  * profhz==stathz==hz.
    365       1.1      gwr  */
    366       1.1      gwr void
    367       1.1      gwr setstatclockrate(newhz)
    368       1.1      gwr 	int newhz;
    369       1.1      gwr {
    370       1.1      gwr 	/* nothing */
    371       1.1      gwr }
    372       1.1      gwr 
    373       1.1      gwr /*
    374      1.10      gwr  * Clock interrupt handler (for both Intersil and Mostek).
    375      1.10      gwr  * XXX - Is it worth the trouble to save a few cycles here
    376      1.10      gwr  * by making two separate interrupt handlers?
    377      1.10      gwr  *
    378       1.3      gwr  * This is is called by the "custom" interrupt handler.
    379       1.9      gwr  * Note that we can get ZS interrupts while this runs,
    380       1.9      gwr  * and zshard may touch the interrupt_reg, so we must
    381       1.9      gwr  * be careful to use the single_inst_* macros to modify
    382       1.9      gwr  * the interrupt register atomically.
    383       1.1      gwr  */
    384       1.1      gwr void
    385       1.1      gwr clock_intr(cf)
    386       1.1      gwr 	struct clockframe cf;
    387       1.1      gwr {
    388      1.10      gwr 	extern char _Idle[];	/* locore.s */
    389      1.10      gwr 
    390      1.10      gwr #ifdef	SUN3_470
    391      1.10      gwr 	if (intersil_va) {
    392      1.10      gwr 		/* Read the clock interrupt register. */
    393      1.10      gwr 		intersil_clear();
    394      1.10      gwr 	}
    395      1.10      gwr #endif	/* SUN3_470 */
    396       1.1      gwr 
    397       1.1      gwr 	/* Pulse the clock intr. enable low. */
    398       1.9      gwr 	single_inst_bclr_b(*interrupt_reg, IREG_CLOCK_ENAB_5);
    399       1.9      gwr 	single_inst_bset_b(*interrupt_reg, IREG_CLOCK_ENAB_5);
    400       1.1      gwr 
    401      1.10      gwr #ifdef	SUN3_470
    402      1.10      gwr 	if (intersil_va) {
    403      1.10      gwr 		/* Read the clock intr. reg. AGAIN! */
    404      1.10      gwr 		intersil_clear();
    405      1.10      gwr 	}
    406      1.10      gwr #endif	/* SUN3_470 */
    407      1.13      gwr 
    408      1.13      gwr 	/* Entertainment! */
    409      1.13      gwr 	if (cf.cf_pc == (long)_Idle)
    410      1.13      gwr 		leds_intr();
    411      1.10      gwr 
    412       1.9      gwr 	/* Call common clock interrupt handler. */
    413       1.1      gwr 	hardclock(&cf);
    414       1.1      gwr }
    415       1.9      gwr 
    416       1.1      gwr 
    417       1.1      gwr /*
    418       1.1      gwr  * Return the best possible estimate of the time in the timeval
    419       1.1      gwr  * to which tvp points.  We do this by returning the current time
    420       1.1      gwr  * plus the amount of time since the last clock interrupt.
    421       1.1      gwr  *
    422       1.1      gwr  * Check that this time is no less than any previously-reported time,
    423       1.1      gwr  * which could happen around the time of a clock adjustment.  Just for
    424       1.1      gwr  * fun, we guarantee that the time will be greater than the value
    425       1.1      gwr  * obtained by a previous call.
    426       1.1      gwr  */
    427       1.1      gwr void
    428       1.1      gwr microtime(tvp)
    429  1.18.4.1  thorpej 	struct timeval *tvp;
    430       1.1      gwr {
    431       1.1      gwr 	int s = splhigh();
    432       1.1      gwr 	static struct timeval lasttime;
    433       1.1      gwr 
    434       1.1      gwr 	*tvp = time;
    435       1.1      gwr 	tvp->tv_usec++; 	/* XXX */
    436      1.17  msaitoh 	while (tvp->tv_usec >= 1000000) {
    437       1.1      gwr 		tvp->tv_sec++;
    438       1.1      gwr 		tvp->tv_usec -= 1000000;
    439       1.1      gwr 	}
    440       1.1      gwr 	if (tvp->tv_sec == lasttime.tv_sec &&
    441       1.1      gwr 		tvp->tv_usec <= lasttime.tv_usec &&
    442      1.17  msaitoh 		(tvp->tv_usec = lasttime.tv_usec + 1) >= 1000000)
    443       1.1      gwr 	{
    444       1.1      gwr 		tvp->tv_sec++;
    445       1.1      gwr 		tvp->tv_usec -= 1000000;
    446       1.1      gwr 	}
    447       1.1      gwr 	lasttime = *tvp;
    448       1.1      gwr 	splx(s);
    449       1.1      gwr }
    450       1.1      gwr 
    451       1.1      gwr 
    452       1.1      gwr /*
    453       1.1      gwr  * Machine-dependent clock routines.
    454       1.1      gwr  *
    455       1.1      gwr  * Inittodr initializes the time of day hardware which provides
    456       1.1      gwr  * date functions.
    457       1.1      gwr  *
    458       1.1      gwr  * Resettodr restores the time of day hardware after a time change.
    459       1.1      gwr  */
    460       1.1      gwr 
    461      1.10      gwr static long clk_get_secs __P((void));
    462      1.10      gwr static void clk_set_secs __P((long));
    463       1.1      gwr 
    464       1.1      gwr /*
    465       1.1      gwr  * Initialize the time of day register, based on the time base
    466       1.1      gwr  * which is, e.g. from a filesystem.
    467       1.1      gwr  */
    468       1.1      gwr void inittodr(fs_time)
    469       1.1      gwr 	time_t fs_time;
    470       1.1      gwr {
    471       1.1      gwr 	long diff, clk_time;
    472       1.1      gwr 	long long_ago = (5 * SECYR);
    473       1.1      gwr 	int clk_bad = 0;
    474       1.1      gwr 
    475       1.1      gwr 	/*
    476       1.1      gwr 	 * Sanity check time from file system.
    477       1.1      gwr 	 * If it is zero,assume filesystem time is just unknown
    478       1.1      gwr 	 * instead of preposterous.  Don't bark.
    479       1.1      gwr 	 */
    480       1.1      gwr 	if (fs_time < long_ago) {
    481       1.1      gwr 		/*
    482       1.1      gwr 		 * If fs_time is zero, assume filesystem time is just
    483       1.1      gwr 		 * unknown instead of preposterous.  Don't bark.
    484       1.1      gwr 		 */
    485       1.1      gwr 		if (fs_time != 0)
    486       1.1      gwr 			printf("WARNING: preposterous time in file system\n");
    487       1.1      gwr 		/* 1991/07/01  12:00:00 */
    488       1.1      gwr 		fs_time = 21*SECYR + 186*SECDAY + SECDAY/2;
    489       1.1      gwr 	}
    490       1.1      gwr 
    491       1.1      gwr 	clk_time = clk_get_secs();
    492       1.1      gwr 
    493       1.1      gwr 	/* Sanity check time from clock. */
    494       1.1      gwr 	if (clk_time < long_ago) {
    495       1.1      gwr 		printf("WARNING: bad date in battery clock");
    496       1.1      gwr 		clk_bad = 1;
    497       1.1      gwr 		clk_time = fs_time;
    498       1.1      gwr 	} else {
    499       1.1      gwr 		/* Does the clock time jive with the file system? */
    500       1.1      gwr 		diff = clk_time - fs_time;
    501       1.1      gwr 		if (diff < 0)
    502       1.1      gwr 			diff = -diff;
    503       1.1      gwr 		if (diff >= (SECDAY*2)) {
    504       1.1      gwr 			printf("WARNING: clock %s %d days",
    505       1.1      gwr 				   (clk_time < fs_time) ? "lost" : "gained",
    506       1.1      gwr 				   (int) (diff / SECDAY));
    507       1.1      gwr 			clk_bad = 1;
    508       1.1      gwr 		}
    509       1.1      gwr 	}
    510       1.1      gwr 	if (clk_bad)
    511       1.1      gwr 		printf(" -- CHECK AND RESET THE DATE!\n");
    512       1.1      gwr 	time.tv_sec = clk_time;
    513       1.1      gwr }
    514       1.1      gwr 
    515       1.1      gwr /*
    516       1.1      gwr  * Resettodr restores the time of day hardware after a time change.
    517       1.1      gwr  */
    518       1.1      gwr void resettodr()
    519       1.1      gwr {
    520       1.1      gwr 	clk_set_secs(time.tv_sec);
    521       1.1      gwr }
    522       1.1      gwr 
    523       1.1      gwr 
    524       1.1      gwr /*
    525      1.10      gwr  * Now routines to get and set clock as POSIX time.
    526      1.10      gwr  * Our clock keeps "years since 1/1/1968".
    527      1.10      gwr  */
    528      1.10      gwr #define	CLOCK_BASE_YEAR 1968
    529      1.10      gwr #ifdef	SUN3_470
    530      1.10      gwr static void intersil_get_dt __P((struct clock_ymdhms *));
    531      1.10      gwr static void intersil_set_dt __P((struct clock_ymdhms *));
    532      1.10      gwr #endif /* SUN3_470 */
    533      1.10      gwr static void mostek_get_dt __P((struct clock_ymdhms *));
    534      1.10      gwr static void mostek_set_dt __P((struct clock_ymdhms *));
    535      1.10      gwr 
    536      1.10      gwr static long
    537      1.10      gwr clk_get_secs()
    538      1.10      gwr {
    539      1.10      gwr 	struct clock_ymdhms dt;
    540      1.10      gwr 	long secs;
    541      1.10      gwr 
    542  1.18.4.1  thorpej 	memset(&dt, 0, sizeof(dt));
    543      1.10      gwr 
    544      1.10      gwr #ifdef	SUN3_470
    545      1.10      gwr 	if (intersil_va)
    546      1.10      gwr 		intersil_get_dt(&dt);
    547      1.10      gwr #endif	/* SUN3_470 */
    548      1.10      gwr 	if (mostek_clk_va) {
    549      1.10      gwr 		/* Read the Mostek. */
    550      1.10      gwr 		mostek_get_dt(&dt);
    551      1.10      gwr 		/* Convert BCD values to binary. */
    552      1.10      gwr 		dt.dt_sec  = FROMBCD(dt.dt_sec);
    553      1.10      gwr 		dt.dt_min  = FROMBCD(dt.dt_min);
    554      1.10      gwr 		dt.dt_hour = FROMBCD(dt.dt_hour);
    555      1.10      gwr 		dt.dt_day  = FROMBCD(dt.dt_day);
    556      1.10      gwr 		dt.dt_mon  = FROMBCD(dt.dt_mon);
    557      1.10      gwr 		dt.dt_year = FROMBCD(dt.dt_year);
    558      1.10      gwr 	}
    559      1.10      gwr 
    560      1.10      gwr 	if ((dt.dt_hour > 24) ||
    561      1.10      gwr 		(dt.dt_day  > 31) ||
    562      1.10      gwr 		(dt.dt_mon  > 12))
    563      1.10      gwr 		return (0);
    564      1.10      gwr 
    565      1.10      gwr 	dt.dt_year += CLOCK_BASE_YEAR;
    566      1.10      gwr 	secs = clock_ymdhms_to_secs(&dt);
    567      1.10      gwr 	return (secs);
    568      1.10      gwr }
    569      1.10      gwr 
    570      1.10      gwr static void
    571      1.10      gwr clk_set_secs(secs)
    572      1.10      gwr 	long secs;
    573      1.10      gwr {
    574      1.10      gwr 	struct clock_ymdhms dt;
    575      1.10      gwr 
    576      1.10      gwr 	clock_secs_to_ymdhms(secs, &dt);
    577      1.10      gwr 	dt.dt_year -= CLOCK_BASE_YEAR;
    578      1.10      gwr 
    579      1.10      gwr #ifdef	SUN3_470
    580      1.10      gwr 	if (intersil_va)
    581      1.10      gwr 		intersil_set_dt(&dt);
    582      1.10      gwr #endif	/* SUN3_470 */
    583      1.10      gwr 
    584      1.10      gwr 	if (mostek_clk_va) {
    585      1.10      gwr 		/* Convert binary values to BCD. */
    586      1.10      gwr 		dt.dt_sec  = TOBCD(dt.dt_sec);
    587      1.10      gwr 		dt.dt_min  = TOBCD(dt.dt_min);
    588      1.10      gwr 		dt.dt_hour = TOBCD(dt.dt_hour);
    589      1.10      gwr 		dt.dt_day  = TOBCD(dt.dt_day);
    590      1.10      gwr 		dt.dt_mon  = TOBCD(dt.dt_mon);
    591      1.10      gwr 		dt.dt_year = TOBCD(dt.dt_year);
    592      1.10      gwr 		/* Write the Mostek. */
    593      1.10      gwr 		mostek_set_dt(&dt);
    594      1.10      gwr 	}
    595      1.10      gwr }
    596      1.10      gwr 
    597      1.10      gwr #ifdef	SUN3_470
    598      1.10      gwr 
    599      1.10      gwr /*
    600      1.10      gwr  * Routines to copy state into and out of the clock.
    601      1.10      gwr  * The intersil registers have to be read or written
    602      1.10      gwr  * in sequential order (or so it appears). -gwr
    603      1.10      gwr  */
    604      1.10      gwr static void
    605      1.10      gwr intersil_get_dt(struct clock_ymdhms *dt)
    606      1.10      gwr {
    607      1.10      gwr 	volatile struct intersil_dt *isdt;
    608      1.10      gwr 	int s;
    609      1.10      gwr 
    610      1.10      gwr 	isdt = &intersil_clock->counters;
    611      1.10      gwr 	s = splhigh();
    612      1.10      gwr 
    613      1.10      gwr 	/* Enable read (stop time) */
    614      1.10      gwr 	intersil_clock->clk_cmd_reg =
    615      1.10      gwr 		intersil_command(INTERSIL_CMD_STOP, INTERSIL_CMD_IENABLE);
    616      1.10      gwr 
    617      1.10      gwr 	/* Copy the info.  Careful about the order! */
    618      1.10      gwr 	dt->dt_sec  = isdt->dt_csec;  /* throw-away */
    619      1.10      gwr 	dt->dt_hour = isdt->dt_hour;
    620      1.10      gwr 	dt->dt_min  = isdt->dt_min;
    621      1.10      gwr 	dt->dt_sec  = isdt->dt_sec;
    622      1.10      gwr 	dt->dt_mon  = isdt->dt_month;
    623      1.10      gwr 	dt->dt_day  = isdt->dt_day;
    624      1.10      gwr 	dt->dt_year = isdt->dt_year;
    625      1.10      gwr 	dt->dt_wday = isdt->dt_dow;
    626      1.10      gwr 
    627      1.10      gwr 	/* Done reading (time wears on) */
    628      1.10      gwr 	intersil_clock->clk_cmd_reg =
    629      1.10      gwr 		intersil_command(INTERSIL_CMD_RUN, INTERSIL_CMD_IENABLE);
    630      1.10      gwr 	splx(s);
    631      1.10      gwr }
    632      1.10      gwr 
    633      1.10      gwr static void
    634      1.10      gwr intersil_set_dt(struct clock_ymdhms *dt)
    635      1.10      gwr {
    636      1.10      gwr 	volatile struct intersil_dt *isdt;
    637      1.10      gwr 	int s;
    638      1.10      gwr 
    639      1.10      gwr 	isdt = &intersil_clock->counters;
    640      1.10      gwr 	s = splhigh();
    641      1.10      gwr 
    642      1.10      gwr 	/* Enable write (stop time) */
    643      1.10      gwr 	intersil_clock->clk_cmd_reg =
    644      1.10      gwr 		intersil_command(INTERSIL_CMD_STOP, INTERSIL_CMD_IENABLE);
    645      1.10      gwr 
    646      1.10      gwr 	/* Copy the info.  Careful about the order! */
    647      1.10      gwr 	isdt->dt_csec = 0;
    648      1.10      gwr 	isdt->dt_hour = dt->dt_hour;
    649      1.10      gwr 	isdt->dt_min  = dt->dt_min;
    650      1.10      gwr 	isdt->dt_sec  = dt->dt_sec;
    651      1.10      gwr 	isdt->dt_month= dt->dt_mon;
    652      1.10      gwr 	isdt->dt_day  = dt->dt_day;
    653      1.10      gwr 	isdt->dt_year = dt->dt_year;
    654      1.10      gwr 	isdt->dt_dow  = dt->dt_wday;
    655      1.10      gwr 
    656      1.10      gwr 	/* Done writing (time wears on) */
    657      1.10      gwr 	intersil_clock->clk_cmd_reg =
    658      1.10      gwr 		intersil_command(INTERSIL_CMD_RUN, INTERSIL_CMD_IENABLE);
    659      1.10      gwr 	splx(s);
    660      1.10      gwr }
    661      1.10      gwr 
    662      1.10      gwr #endif /* SUN3_470 */
    663      1.10      gwr 
    664      1.10      gwr 
    665      1.10      gwr /*
    666       1.3      gwr  * Routines to copy state into and out of the clock.
    667       1.3      gwr  * The clock CSR has to be set for read or write.
    668       1.1      gwr  */
    669       1.3      gwr static void
    670      1.10      gwr mostek_get_dt(struct clock_ymdhms *dt)
    671       1.1      gwr {
    672      1.10      gwr 	volatile struct mostek_clkreg *cl = mostek_clk_va;
    673       1.1      gwr 	int s;
    674       1.1      gwr 
    675       1.1      gwr 	s = splhigh();
    676       1.7      gwr 
    677       1.3      gwr 	/* enable read (stop time) */
    678       1.3      gwr 	cl->cl_csr |= CLK_READ;
    679       1.1      gwr 
    680       1.3      gwr 	/* Copy the info */
    681       1.3      gwr 	dt->dt_sec  = cl->cl_sec;
    682       1.3      gwr 	dt->dt_min  = cl->cl_min;
    683       1.3      gwr 	dt->dt_hour = cl->cl_hour;
    684       1.3      gwr 	dt->dt_wday = cl->cl_wday;
    685       1.3      gwr 	dt->dt_day  = cl->cl_mday;
    686       1.3      gwr 	dt->dt_mon  = cl->cl_month;
    687       1.3      gwr 	dt->dt_year = cl->cl_year;
    688       1.1      gwr 
    689       1.3      gwr 	/* Done reading (time wears on) */
    690       1.3      gwr 	cl->cl_csr &= ~CLK_READ;
    691       1.1      gwr 	splx(s);
    692       1.1      gwr }
    693       1.1      gwr 
    694       1.3      gwr static void
    695      1.10      gwr mostek_set_dt(struct clock_ymdhms *dt)
    696       1.1      gwr {
    697      1.10      gwr 	volatile struct mostek_clkreg *cl = mostek_clk_va;
    698       1.1      gwr 	int s;
    699       1.1      gwr 
    700       1.1      gwr 	s = splhigh();
    701       1.3      gwr 	/* enable write */
    702       1.3      gwr 	cl->cl_csr |= CLK_WRITE;
    703       1.1      gwr 
    704       1.3      gwr 	/* Copy the info */
    705       1.3      gwr 	cl->cl_sec = dt->dt_sec;
    706       1.3      gwr 	cl->cl_min = dt->dt_min;
    707       1.3      gwr 	cl->cl_hour = dt->dt_hour;
    708       1.3      gwr 	cl->cl_wday = dt->dt_wday;
    709       1.3      gwr 	cl->cl_mday = dt->dt_day;
    710       1.3      gwr 	cl->cl_month = dt->dt_mon;
    711       1.3      gwr 	cl->cl_year = dt->dt_year;
    712       1.1      gwr 
    713       1.3      gwr 	/* load them up */
    714       1.3      gwr 	cl->cl_csr &= ~CLK_WRITE;
    715       1.1      gwr 	splx(s);
    716       1.1      gwr }
    717       1.1      gwr 
    718