clock.c revision 1.25 1 1.25 agc /* $NetBSD: clock.c,v 1.25 2003/08/07 16:29:58 agc Exp $ */
2 1.25 agc
3 1.25 agc /*
4 1.25 agc * Copyright (c) 1982, 1990, 1993
5 1.25 agc * The Regents of the University of California. All rights reserved.
6 1.25 agc *
7 1.25 agc * This code is derived from software contributed to Berkeley by
8 1.25 agc * the Systems Programming Group of the University of Utah Computer
9 1.25 agc * Science Department.
10 1.25 agc *
11 1.25 agc * Redistribution and use in source and binary forms, with or without
12 1.25 agc * modification, are permitted provided that the following conditions
13 1.25 agc * are met:
14 1.25 agc * 1. Redistributions of source code must retain the above copyright
15 1.25 agc * notice, this list of conditions and the following disclaimer.
16 1.25 agc * 2. Redistributions in binary form must reproduce the above copyright
17 1.25 agc * notice, this list of conditions and the following disclaimer in the
18 1.25 agc * documentation and/or other materials provided with the distribution.
19 1.25 agc * 3. Neither the name of the University nor the names of its contributors
20 1.25 agc * may be used to endorse or promote products derived from this software
21 1.25 agc * without specific prior written permission.
22 1.25 agc *
23 1.25 agc * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 1.25 agc * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.25 agc * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.25 agc * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 1.25 agc * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.25 agc * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.25 agc * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.25 agc * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.25 agc * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.25 agc * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.25 agc * SUCH DAMAGE.
34 1.25 agc *
35 1.25 agc * from: Utah Hdr: clock.c 1.18 91/01/21$
36 1.25 agc * from: @(#)clock.c 8.2 (Berkeley) 1/12/94
37 1.25 agc */
38 1.1 gwr
39 1.1 gwr /*
40 1.1 gwr * Copyright (c) 1994 Gordon W. Ross
41 1.1 gwr * Copyright (c) 1993 Adam Glass
42 1.1 gwr * Copyright (c) 1988 University of Utah.
43 1.1 gwr *
44 1.1 gwr * This code is derived from software contributed to Berkeley by
45 1.1 gwr * the Systems Programming Group of the University of Utah Computer
46 1.1 gwr * Science Department.
47 1.1 gwr *
48 1.1 gwr * Redistribution and use in source and binary forms, with or without
49 1.1 gwr * modification, are permitted provided that the following conditions
50 1.1 gwr * are met:
51 1.1 gwr * 1. Redistributions of source code must retain the above copyright
52 1.1 gwr * notice, this list of conditions and the following disclaimer.
53 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
54 1.1 gwr * notice, this list of conditions and the following disclaimer in the
55 1.1 gwr * documentation and/or other materials provided with the distribution.
56 1.1 gwr * 3. All advertising materials mentioning features or use of this software
57 1.1 gwr * must display the following acknowledgement:
58 1.1 gwr * This product includes software developed by the University of
59 1.1 gwr * California, Berkeley and its contributors.
60 1.1 gwr * 4. Neither the name of the University nor the names of its contributors
61 1.1 gwr * may be used to endorse or promote products derived from this software
62 1.1 gwr * without specific prior written permission.
63 1.1 gwr *
64 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
65 1.1 gwr * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
66 1.1 gwr * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
67 1.1 gwr * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
68 1.1 gwr * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
69 1.1 gwr * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
70 1.1 gwr * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
71 1.1 gwr * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
72 1.1 gwr * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
73 1.1 gwr * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
74 1.1 gwr * SUCH DAMAGE.
75 1.1 gwr *
76 1.1 gwr * from: Utah Hdr: clock.c 1.18 91/01/21$
77 1.1 gwr * from: @(#)clock.c 8.2 (Berkeley) 1/12/94
78 1.1 gwr */
79 1.1 gwr
80 1.1 gwr /*
81 1.10 gwr * Machine-dependent clock routines. Sun3X machines may have
82 1.10 gwr * either the Mostek 48T02 or the Intersil 7170 clock.
83 1.10 gwr *
84 1.10 gwr * It is tricky to determine which you have, because there is
85 1.10 gwr * always something responding at the address where the Mostek
86 1.10 gwr * clock might be found: either a Mostek or plain-old EEPROM.
87 1.10 gwr * Therefore, we cheat. If we find an Intersil clock, assume
88 1.10 gwr * that what responds at the end of the EEPROM space is just
89 1.10 gwr * plain-old EEPROM (not a Mostek clock). Worse, there are
90 1.10 gwr * H/W problems with probing for an Intersil on the 3/80, so
91 1.10 gwr * on that machine we "know" there is a Mostek clock.
92 1.10 gwr *
93 1.10 gwr * Note that the probing algorithm described above requires
94 1.10 gwr * that we probe the intersil before we probe the mostek!
95 1.1 gwr */
96 1.24 lukem
97 1.24 lukem #include <sys/cdefs.h>
98 1.25 agc __KERNEL_RCSID(0, "$NetBSD: clock.c,v 1.25 2003/08/07 16:29:58 agc Exp $");
99 1.1 gwr
100 1.1 gwr #include <sys/param.h>
101 1.1 gwr #include <sys/systm.h>
102 1.1 gwr #include <sys/time.h>
103 1.1 gwr #include <sys/kernel.h>
104 1.1 gwr #include <sys/device.h>
105 1.1 gwr
106 1.9 gwr #include <m68k/asm_single.h>
107 1.9 gwr
108 1.1 gwr #include <machine/autoconf.h>
109 1.1 gwr #include <machine/cpu.h>
110 1.10 gwr #include <machine/idprom.h>
111 1.10 gwr #include <machine/leds.h>
112 1.10 gwr
113 1.15 gwr #include <dev/clock_subr.h>
114 1.15 gwr #include <dev/ic/intersil7170.h>
115 1.15 gwr
116 1.15 gwr #include <sun3/sun3/machdep.h>
117 1.10 gwr #include <sun3/sun3/interreg.h>
118 1.1 gwr
119 1.15 gwr #include <sun3/sun3x/mk48t02.h>
120 1.8 gwr
121 1.10 gwr #define SUN3_470 Yes
122 1.1 gwr
123 1.1 gwr #define CLOCK_PRI 5
124 1.9 gwr #define IREG_CLK_BITS (IREG_CLOCK_ENAB_7 | IREG_CLOCK_ENAB_5)
125 1.1 gwr
126 1.10 gwr /*
127 1.10 gwr * Only one of these two variables should be non-zero after
128 1.10 gwr * autoconfiguration determines which clock we have.
129 1.10 gwr */
130 1.10 gwr static volatile void *intersil_va;
131 1.10 gwr static volatile void *mostek_clk_va;
132 1.10 gwr
133 1.1 gwr void _isr_clock __P((void)); /* in locore.s */
134 1.1 gwr void clock_intr __P((struct clockframe));
135 1.1 gwr
136 1.1 gwr
137 1.1 gwr static int clock_match __P((struct device *, struct cfdata *, void *args));
138 1.1 gwr static void clock_attach __P((struct device *, struct device *, void *));
139 1.1 gwr
140 1.22 thorpej CFATTACH_DECL(clock, sizeof(struct device),
141 1.23 thorpej clock_match, clock_attach, NULL, NULL);
142 1.1 gwr
143 1.10 gwr #ifdef SUN3_470
144 1.10 gwr
145 1.10 gwr #define intersil_clock ((volatile struct intersil7170 *) intersil_va)
146 1.10 gwr
147 1.10 gwr #define intersil_command(run, interrupt) \
148 1.10 gwr (run | interrupt | INTERSIL_CMD_FREQ_32K | INTERSIL_CMD_24HR_MODE | \
149 1.10 gwr INTERSIL_CMD_NORMAL_MODE)
150 1.10 gwr
151 1.10 gwr #define intersil_clear() (void)intersil_clock->clk_intr_reg
152 1.10 gwr
153 1.10 gwr static int oclock_match __P((struct device *, struct cfdata *, void *args));
154 1.10 gwr static void oclock_attach __P((struct device *, struct device *, void *));
155 1.10 gwr
156 1.22 thorpej CFATTACH_DECL(oclock, sizeof(struct device),
157 1.23 thorpej oclock_match, oclock_attach, NULL, NULL);
158 1.10 gwr
159 1.9 gwr /*
160 1.10 gwr * Is there an intersil clock?
161 1.9 gwr */
162 1.10 gwr static int
163 1.10 gwr oclock_match(parent, cf, args)
164 1.10 gwr struct device *parent;
165 1.10 gwr struct cfdata *cf;
166 1.10 gwr void *args;
167 1.10 gwr {
168 1.10 gwr struct confargs *ca = args;
169 1.10 gwr
170 1.10 gwr /* This driver only supports one unit. */
171 1.18 tsutsui if (intersil_va)
172 1.10 gwr return (0);
173 1.10 gwr
174 1.10 gwr /*
175 1.10 gwr * The 3/80 can not probe the Intersil absent,
176 1.10 gwr * but it never has one, so "just say no."
177 1.10 gwr */
178 1.10 gwr if (cpu_machine_id == SUN3X_MACH_80)
179 1.10 gwr return (0);
180 1.10 gwr
181 1.10 gwr /* OK, really probe for the Intersil. */
182 1.10 gwr if (bus_peek(ca->ca_bustype, ca->ca_paddr, 1) == -1)
183 1.10 gwr return (0);
184 1.10 gwr
185 1.16 gwr /* Default interrupt priority. */
186 1.16 gwr if (ca->ca_intpri == -1)
187 1.16 gwr ca->ca_intpri = CLOCK_PRI;
188 1.16 gwr
189 1.10 gwr return (1);
190 1.10 gwr }
191 1.10 gwr
192 1.10 gwr /*
193 1.10 gwr * Attach the intersil clock.
194 1.10 gwr */
195 1.10 gwr static void
196 1.10 gwr oclock_attach(parent, self, args)
197 1.10 gwr struct device *parent;
198 1.10 gwr struct device *self;
199 1.10 gwr void *args;
200 1.9 gwr {
201 1.10 gwr struct confargs *ca = args;
202 1.10 gwr caddr_t va;
203 1.10 gwr
204 1.10 gwr printf("\n");
205 1.10 gwr
206 1.10 gwr /* Get a mapping for it. */
207 1.15 gwr va = bus_mapin(ca->ca_bustype,
208 1.15 gwr ca->ca_paddr, sizeof(struct intersil7170));
209 1.10 gwr if (!va)
210 1.10 gwr panic("oclock_attach");
211 1.10 gwr intersil_va = va;
212 1.10 gwr
213 1.10 gwr #ifdef DIAGNOSTIC
214 1.10 gwr /* Verify correct probe order... */
215 1.10 gwr if (mostek_clk_va) {
216 1.10 gwr mostek_clk_va = 0;
217 1.10 gwr printf("%s: warning - mostek found also!\n",
218 1.10 gwr self->dv_xname);
219 1.9 gwr }
220 1.10 gwr #endif
221 1.10 gwr
222 1.10 gwr /*
223 1.10 gwr * Set the clock to the correct interrupt rate, but
224 1.10 gwr * do not enable the interrupt until cpu_initclocks.
225 1.10 gwr * XXX: Actually, the interrupt_reg should be zero
226 1.10 gwr * at this point, so the clock interrupts should not
227 1.10 gwr * affect us, but we need to set the rate...
228 1.10 gwr */
229 1.10 gwr intersil_clock->clk_cmd_reg =
230 1.10 gwr intersil_command(INTERSIL_CMD_RUN, INTERSIL_CMD_IDISABLE);
231 1.10 gwr intersil_clear();
232 1.10 gwr
233 1.10 gwr /* Set the clock to 100 Hz, but do not enable it yet. */
234 1.10 gwr intersil_clock->clk_intr_reg = INTERSIL_INTER_CSECONDS;
235 1.10 gwr
236 1.10 gwr /*
237 1.10 gwr * Can not hook up the ISR until cpu_initclocks()
238 1.10 gwr * because hardclock is not ready until then.
239 1.10 gwr * For now, the handler is _isr_autovec(), which
240 1.10 gwr * will complain if it gets clock interrupts.
241 1.10 gwr */
242 1.9 gwr }
243 1.10 gwr #endif /* SUN3_470 */
244 1.10 gwr
245 1.9 gwr
246 1.1 gwr /*
247 1.10 gwr * Is there a Mostek clock? Hard to tell...
248 1.10 gwr * (See comment at top of this file.)
249 1.1 gwr */
250 1.1 gwr static int
251 1.1 gwr clock_match(parent, cf, args)
252 1.1 gwr struct device *parent;
253 1.1 gwr struct cfdata *cf;
254 1.1 gwr void *args;
255 1.1 gwr {
256 1.16 gwr struct confargs *ca = args;
257 1.1 gwr
258 1.1 gwr /* This driver only supports one unit. */
259 1.18 tsutsui if (mostek_clk_va)
260 1.11 gwr return (0);
261 1.11 gwr
262 1.10 gwr /* If intersil was found, use that. */
263 1.10 gwr if (intersil_va)
264 1.1 gwr return (0);
265 1.16 gwr /* Else assume a Mostek is there... */
266 1.16 gwr
267 1.16 gwr /* Default interrupt priority. */
268 1.16 gwr if (ca->ca_intpri == -1)
269 1.16 gwr ca->ca_intpri = CLOCK_PRI;
270 1.1 gwr
271 1.1 gwr return (1);
272 1.1 gwr }
273 1.1 gwr
274 1.10 gwr /*
275 1.10 gwr * Attach the mostek clock.
276 1.10 gwr */
277 1.1 gwr static void
278 1.1 gwr clock_attach(parent, self, args)
279 1.1 gwr struct device *parent;
280 1.1 gwr struct device *self;
281 1.1 gwr void *args;
282 1.1 gwr {
283 1.10 gwr struct confargs *ca = args;
284 1.10 gwr caddr_t va;
285 1.1 gwr
286 1.1 gwr printf("\n");
287 1.1 gwr
288 1.10 gwr /* Get a mapping for it. */
289 1.15 gwr va = bus_mapin(ca->ca_bustype,
290 1.15 gwr ca->ca_paddr, sizeof(struct mostek_clkreg));
291 1.10 gwr if (!va)
292 1.10 gwr panic("clock_attach");
293 1.10 gwr mostek_clk_va = va;
294 1.13 gwr
295 1.1 gwr /*
296 1.1 gwr * Can not hook up the ISR until cpu_initclocks()
297 1.1 gwr * because hardclock is not ready until then.
298 1.1 gwr * For now, the handler is _isr_autovec(), which
299 1.1 gwr * will complain if it gets clock interrupts.
300 1.1 gwr */
301 1.1 gwr }
302 1.1 gwr
303 1.1 gwr /*
304 1.1 gwr * Set and/or clear the desired clock bits in the interrupt
305 1.1 gwr * register. We have to be extremely careful that we do it
306 1.1 gwr * in such a manner that we don't get ourselves lost.
307 1.9 gwr * XXX: Watch out! It's really easy to break this!
308 1.1 gwr */
309 1.1 gwr void
310 1.9 gwr set_clk_mode(on, off, enable_clk)
311 1.1 gwr u_char on, off;
312 1.9 gwr int enable_clk;
313 1.1 gwr {
314 1.19 tsutsui u_char interreg;
315 1.1 gwr
316 1.9 gwr /*
317 1.9 gwr * If we have not yet mapped the register,
318 1.9 gwr * then we do not want to do any of this...
319 1.9 gwr */
320 1.5 gwr if (!interrupt_reg)
321 1.4 gwr return;
322 1.4 gwr
323 1.9 gwr #ifdef DIAGNOSTIC
324 1.9 gwr /* Assertion: were are at splhigh! */
325 1.9 gwr if ((getsr() & PSL_IPL) < PSL_IPL7)
326 1.9 gwr panic("set_clk_mode: bad ipl");
327 1.9 gwr #endif
328 1.1 gwr
329 1.1 gwr /*
330 1.1 gwr * make sure that we are only playing w/
331 1.1 gwr * clock interrupt register bits
332 1.1 gwr */
333 1.9 gwr on &= IREG_CLK_BITS;
334 1.9 gwr off &= IREG_CLK_BITS;
335 1.1 gwr
336 1.9 gwr /* First, turn off the "master" enable bit. */
337 1.9 gwr single_inst_bclr_b(*interrupt_reg, IREG_ALL_ENAB);
338 1.1 gwr
339 1.1 gwr /*
340 1.9 gwr * Save the current interrupt register clock bits,
341 1.9 gwr * and turn off/on the requested bits in the copy.
342 1.1 gwr */
343 1.9 gwr interreg = *interrupt_reg & IREG_CLK_BITS;
344 1.9 gwr interreg &= ~off;
345 1.9 gwr interreg |= on;
346 1.9 gwr
347 1.9 gwr /* Clear the CLK5 and CLK7 bits to clear the flip-flops. */
348 1.9 gwr single_inst_bclr_b(*interrupt_reg, IREG_CLK_BITS);
349 1.9 gwr
350 1.9 gwr #ifdef SUN3_470
351 1.9 gwr if (intersil_va) {
352 1.9 gwr /*
353 1.9 gwr * Then disable clock interrupts, and read the clock's
354 1.9 gwr * interrupt register to clear any pending signals there.
355 1.9 gwr */
356 1.9 gwr intersil_clock->clk_cmd_reg =
357 1.9 gwr intersil_command(INTERSIL_CMD_RUN, INTERSIL_CMD_IDISABLE);
358 1.9 gwr intersil_clear();
359 1.9 gwr }
360 1.9 gwr #endif /* SUN3_470 */
361 1.3 gwr
362 1.9 gwr /* Set the requested bits in the interrupt register. */
363 1.9 gwr single_inst_bset_b(*interrupt_reg, interreg);
364 1.1 gwr
365 1.9 gwr #ifdef SUN3_470
366 1.9 gwr /* Turn the clock back on (maybe) */
367 1.9 gwr if (intersil_va && enable_clk)
368 1.9 gwr intersil_clock->clk_cmd_reg =
369 1.9 gwr intersil_command(INTERSIL_CMD_RUN, INTERSIL_CMD_IENABLE);
370 1.9 gwr #endif /* SUN3_470 */
371 1.1 gwr
372 1.9 gwr /* Finally, turn the "master" enable back on. */
373 1.9 gwr single_inst_bset_b(*interrupt_reg, IREG_ALL_ENAB);
374 1.1 gwr }
375 1.1 gwr
376 1.1 gwr /*
377 1.1 gwr * Set up the real-time clock (enable clock interrupts).
378 1.1 gwr * Leave stathz 0 since there is no secondary clock available.
379 1.1 gwr * Note that clock interrupts MUST STAY DISABLED until here.
380 1.1 gwr */
381 1.1 gwr void
382 1.1 gwr cpu_initclocks(void)
383 1.1 gwr {
384 1.1 gwr int s;
385 1.1 gwr
386 1.1 gwr s = splhigh();
387 1.1 gwr
388 1.1 gwr /* Install isr (in locore.s) that calls clock_intr(). */
389 1.16 gwr isr_add_custom(CLOCK_PRI, (void*)_isr_clock);
390 1.1 gwr
391 1.9 gwr /* Now enable the clock at level 5 in the interrupt reg. */
392 1.9 gwr set_clk_mode(IREG_CLOCK_ENAB_5, 0, 1);
393 1.3 gwr
394 1.1 gwr splx(s);
395 1.1 gwr }
396 1.1 gwr
397 1.1 gwr /*
398 1.1 gwr * This doesn't need to do anything, as we have only one timer and
399 1.1 gwr * profhz==stathz==hz.
400 1.1 gwr */
401 1.1 gwr void
402 1.1 gwr setstatclockrate(newhz)
403 1.1 gwr int newhz;
404 1.1 gwr {
405 1.1 gwr /* nothing */
406 1.1 gwr }
407 1.1 gwr
408 1.1 gwr /*
409 1.10 gwr * Clock interrupt handler (for both Intersil and Mostek).
410 1.10 gwr * XXX - Is it worth the trouble to save a few cycles here
411 1.10 gwr * by making two separate interrupt handlers?
412 1.10 gwr *
413 1.3 gwr * This is is called by the "custom" interrupt handler.
414 1.9 gwr * Note that we can get ZS interrupts while this runs,
415 1.9 gwr * and zshard may touch the interrupt_reg, so we must
416 1.9 gwr * be careful to use the single_inst_* macros to modify
417 1.9 gwr * the interrupt register atomically.
418 1.1 gwr */
419 1.1 gwr void
420 1.1 gwr clock_intr(cf)
421 1.1 gwr struct clockframe cf;
422 1.1 gwr {
423 1.10 gwr extern char _Idle[]; /* locore.s */
424 1.10 gwr
425 1.10 gwr #ifdef SUN3_470
426 1.10 gwr if (intersil_va) {
427 1.10 gwr /* Read the clock interrupt register. */
428 1.10 gwr intersil_clear();
429 1.10 gwr }
430 1.10 gwr #endif /* SUN3_470 */
431 1.1 gwr
432 1.1 gwr /* Pulse the clock intr. enable low. */
433 1.9 gwr single_inst_bclr_b(*interrupt_reg, IREG_CLOCK_ENAB_5);
434 1.9 gwr single_inst_bset_b(*interrupt_reg, IREG_CLOCK_ENAB_5);
435 1.1 gwr
436 1.10 gwr #ifdef SUN3_470
437 1.10 gwr if (intersil_va) {
438 1.10 gwr /* Read the clock intr. reg. AGAIN! */
439 1.10 gwr intersil_clear();
440 1.10 gwr }
441 1.10 gwr #endif /* SUN3_470 */
442 1.13 gwr
443 1.13 gwr /* Entertainment! */
444 1.13 gwr if (cf.cf_pc == (long)_Idle)
445 1.13 gwr leds_intr();
446 1.10 gwr
447 1.9 gwr /* Call common clock interrupt handler. */
448 1.1 gwr hardclock(&cf);
449 1.1 gwr }
450 1.9 gwr
451 1.1 gwr
452 1.1 gwr /*
453 1.1 gwr * Return the best possible estimate of the time in the timeval
454 1.1 gwr * to which tvp points. We do this by returning the current time
455 1.1 gwr * plus the amount of time since the last clock interrupt.
456 1.1 gwr *
457 1.1 gwr * Check that this time is no less than any previously-reported time,
458 1.1 gwr * which could happen around the time of a clock adjustment. Just for
459 1.1 gwr * fun, we guarantee that the time will be greater than the value
460 1.1 gwr * obtained by a previous call.
461 1.1 gwr */
462 1.1 gwr void
463 1.1 gwr microtime(tvp)
464 1.19 tsutsui struct timeval *tvp;
465 1.1 gwr {
466 1.1 gwr int s = splhigh();
467 1.1 gwr static struct timeval lasttime;
468 1.1 gwr
469 1.1 gwr *tvp = time;
470 1.1 gwr tvp->tv_usec++; /* XXX */
471 1.17 msaitoh while (tvp->tv_usec >= 1000000) {
472 1.1 gwr tvp->tv_sec++;
473 1.1 gwr tvp->tv_usec -= 1000000;
474 1.1 gwr }
475 1.1 gwr if (tvp->tv_sec == lasttime.tv_sec &&
476 1.1 gwr tvp->tv_usec <= lasttime.tv_usec &&
477 1.17 msaitoh (tvp->tv_usec = lasttime.tv_usec + 1) >= 1000000)
478 1.1 gwr {
479 1.1 gwr tvp->tv_sec++;
480 1.1 gwr tvp->tv_usec -= 1000000;
481 1.1 gwr }
482 1.1 gwr lasttime = *tvp;
483 1.1 gwr splx(s);
484 1.1 gwr }
485 1.1 gwr
486 1.1 gwr
487 1.1 gwr /*
488 1.1 gwr * Machine-dependent clock routines.
489 1.1 gwr *
490 1.1 gwr * Inittodr initializes the time of day hardware which provides
491 1.1 gwr * date functions.
492 1.1 gwr *
493 1.1 gwr * Resettodr restores the time of day hardware after a time change.
494 1.1 gwr */
495 1.1 gwr
496 1.10 gwr static long clk_get_secs __P((void));
497 1.10 gwr static void clk_set_secs __P((long));
498 1.1 gwr
499 1.1 gwr /*
500 1.1 gwr * Initialize the time of day register, based on the time base
501 1.1 gwr * which is, e.g. from a filesystem.
502 1.1 gwr */
503 1.1 gwr void inittodr(fs_time)
504 1.1 gwr time_t fs_time;
505 1.1 gwr {
506 1.1 gwr long diff, clk_time;
507 1.1 gwr long long_ago = (5 * SECYR);
508 1.1 gwr int clk_bad = 0;
509 1.1 gwr
510 1.1 gwr /*
511 1.1 gwr * Sanity check time from file system.
512 1.1 gwr * If it is zero,assume filesystem time is just unknown
513 1.1 gwr * instead of preposterous. Don't bark.
514 1.1 gwr */
515 1.1 gwr if (fs_time < long_ago) {
516 1.1 gwr /*
517 1.1 gwr * If fs_time is zero, assume filesystem time is just
518 1.1 gwr * unknown instead of preposterous. Don't bark.
519 1.1 gwr */
520 1.1 gwr if (fs_time != 0)
521 1.1 gwr printf("WARNING: preposterous time in file system\n");
522 1.1 gwr /* 1991/07/01 12:00:00 */
523 1.1 gwr fs_time = 21*SECYR + 186*SECDAY + SECDAY/2;
524 1.1 gwr }
525 1.1 gwr
526 1.1 gwr clk_time = clk_get_secs();
527 1.1 gwr
528 1.1 gwr /* Sanity check time from clock. */
529 1.1 gwr if (clk_time < long_ago) {
530 1.1 gwr printf("WARNING: bad date in battery clock");
531 1.1 gwr clk_bad = 1;
532 1.1 gwr clk_time = fs_time;
533 1.1 gwr } else {
534 1.1 gwr /* Does the clock time jive with the file system? */
535 1.1 gwr diff = clk_time - fs_time;
536 1.1 gwr if (diff < 0)
537 1.1 gwr diff = -diff;
538 1.1 gwr if (diff >= (SECDAY*2)) {
539 1.1 gwr printf("WARNING: clock %s %d days",
540 1.1 gwr (clk_time < fs_time) ? "lost" : "gained",
541 1.1 gwr (int) (diff / SECDAY));
542 1.1 gwr clk_bad = 1;
543 1.1 gwr }
544 1.1 gwr }
545 1.1 gwr if (clk_bad)
546 1.1 gwr printf(" -- CHECK AND RESET THE DATE!\n");
547 1.1 gwr time.tv_sec = clk_time;
548 1.1 gwr }
549 1.1 gwr
550 1.1 gwr /*
551 1.1 gwr * Resettodr restores the time of day hardware after a time change.
552 1.1 gwr */
553 1.1 gwr void resettodr()
554 1.1 gwr {
555 1.1 gwr clk_set_secs(time.tv_sec);
556 1.1 gwr }
557 1.1 gwr
558 1.1 gwr
559 1.1 gwr /*
560 1.10 gwr * Now routines to get and set clock as POSIX time.
561 1.10 gwr * Our clock keeps "years since 1/1/1968".
562 1.10 gwr */
563 1.10 gwr #define CLOCK_BASE_YEAR 1968
564 1.10 gwr #ifdef SUN3_470
565 1.10 gwr static void intersil_get_dt __P((struct clock_ymdhms *));
566 1.10 gwr static void intersil_set_dt __P((struct clock_ymdhms *));
567 1.10 gwr #endif /* SUN3_470 */
568 1.10 gwr static void mostek_get_dt __P((struct clock_ymdhms *));
569 1.10 gwr static void mostek_set_dt __P((struct clock_ymdhms *));
570 1.10 gwr
571 1.10 gwr static long
572 1.10 gwr clk_get_secs()
573 1.10 gwr {
574 1.10 gwr struct clock_ymdhms dt;
575 1.10 gwr long secs;
576 1.10 gwr
577 1.20 tsutsui memset(&dt, 0, sizeof(dt));
578 1.10 gwr
579 1.10 gwr #ifdef SUN3_470
580 1.10 gwr if (intersil_va)
581 1.10 gwr intersil_get_dt(&dt);
582 1.10 gwr #endif /* SUN3_470 */
583 1.10 gwr if (mostek_clk_va) {
584 1.10 gwr /* Read the Mostek. */
585 1.10 gwr mostek_get_dt(&dt);
586 1.10 gwr /* Convert BCD values to binary. */
587 1.10 gwr dt.dt_sec = FROMBCD(dt.dt_sec);
588 1.10 gwr dt.dt_min = FROMBCD(dt.dt_min);
589 1.10 gwr dt.dt_hour = FROMBCD(dt.dt_hour);
590 1.10 gwr dt.dt_day = FROMBCD(dt.dt_day);
591 1.10 gwr dt.dt_mon = FROMBCD(dt.dt_mon);
592 1.10 gwr dt.dt_year = FROMBCD(dt.dt_year);
593 1.10 gwr }
594 1.10 gwr
595 1.10 gwr if ((dt.dt_hour > 24) ||
596 1.10 gwr (dt.dt_day > 31) ||
597 1.10 gwr (dt.dt_mon > 12))
598 1.10 gwr return (0);
599 1.10 gwr
600 1.10 gwr dt.dt_year += CLOCK_BASE_YEAR;
601 1.10 gwr secs = clock_ymdhms_to_secs(&dt);
602 1.10 gwr return (secs);
603 1.10 gwr }
604 1.10 gwr
605 1.10 gwr static void
606 1.10 gwr clk_set_secs(secs)
607 1.10 gwr long secs;
608 1.10 gwr {
609 1.10 gwr struct clock_ymdhms dt;
610 1.10 gwr
611 1.10 gwr clock_secs_to_ymdhms(secs, &dt);
612 1.10 gwr dt.dt_year -= CLOCK_BASE_YEAR;
613 1.10 gwr
614 1.10 gwr #ifdef SUN3_470
615 1.10 gwr if (intersil_va)
616 1.10 gwr intersil_set_dt(&dt);
617 1.10 gwr #endif /* SUN3_470 */
618 1.10 gwr
619 1.10 gwr if (mostek_clk_va) {
620 1.10 gwr /* Convert binary values to BCD. */
621 1.10 gwr dt.dt_sec = TOBCD(dt.dt_sec);
622 1.10 gwr dt.dt_min = TOBCD(dt.dt_min);
623 1.10 gwr dt.dt_hour = TOBCD(dt.dt_hour);
624 1.10 gwr dt.dt_day = TOBCD(dt.dt_day);
625 1.10 gwr dt.dt_mon = TOBCD(dt.dt_mon);
626 1.10 gwr dt.dt_year = TOBCD(dt.dt_year);
627 1.10 gwr /* Write the Mostek. */
628 1.10 gwr mostek_set_dt(&dt);
629 1.10 gwr }
630 1.10 gwr }
631 1.10 gwr
632 1.10 gwr #ifdef SUN3_470
633 1.10 gwr
634 1.10 gwr /*
635 1.10 gwr * Routines to copy state into and out of the clock.
636 1.10 gwr * The intersil registers have to be read or written
637 1.10 gwr * in sequential order (or so it appears). -gwr
638 1.10 gwr */
639 1.10 gwr static void
640 1.10 gwr intersil_get_dt(struct clock_ymdhms *dt)
641 1.10 gwr {
642 1.10 gwr volatile struct intersil_dt *isdt;
643 1.10 gwr int s;
644 1.10 gwr
645 1.10 gwr isdt = &intersil_clock->counters;
646 1.10 gwr s = splhigh();
647 1.10 gwr
648 1.10 gwr /* Enable read (stop time) */
649 1.10 gwr intersil_clock->clk_cmd_reg =
650 1.10 gwr intersil_command(INTERSIL_CMD_STOP, INTERSIL_CMD_IENABLE);
651 1.10 gwr
652 1.10 gwr /* Copy the info. Careful about the order! */
653 1.10 gwr dt->dt_sec = isdt->dt_csec; /* throw-away */
654 1.10 gwr dt->dt_hour = isdt->dt_hour;
655 1.10 gwr dt->dt_min = isdt->dt_min;
656 1.10 gwr dt->dt_sec = isdt->dt_sec;
657 1.10 gwr dt->dt_mon = isdt->dt_month;
658 1.10 gwr dt->dt_day = isdt->dt_day;
659 1.10 gwr dt->dt_year = isdt->dt_year;
660 1.10 gwr dt->dt_wday = isdt->dt_dow;
661 1.10 gwr
662 1.10 gwr /* Done reading (time wears on) */
663 1.10 gwr intersil_clock->clk_cmd_reg =
664 1.10 gwr intersil_command(INTERSIL_CMD_RUN, INTERSIL_CMD_IENABLE);
665 1.10 gwr splx(s);
666 1.10 gwr }
667 1.10 gwr
668 1.10 gwr static void
669 1.10 gwr intersil_set_dt(struct clock_ymdhms *dt)
670 1.10 gwr {
671 1.10 gwr volatile struct intersil_dt *isdt;
672 1.10 gwr int s;
673 1.10 gwr
674 1.10 gwr isdt = &intersil_clock->counters;
675 1.10 gwr s = splhigh();
676 1.10 gwr
677 1.10 gwr /* Enable write (stop time) */
678 1.10 gwr intersil_clock->clk_cmd_reg =
679 1.10 gwr intersil_command(INTERSIL_CMD_STOP, INTERSIL_CMD_IENABLE);
680 1.10 gwr
681 1.10 gwr /* Copy the info. Careful about the order! */
682 1.10 gwr isdt->dt_csec = 0;
683 1.10 gwr isdt->dt_hour = dt->dt_hour;
684 1.10 gwr isdt->dt_min = dt->dt_min;
685 1.10 gwr isdt->dt_sec = dt->dt_sec;
686 1.10 gwr isdt->dt_month= dt->dt_mon;
687 1.10 gwr isdt->dt_day = dt->dt_day;
688 1.10 gwr isdt->dt_year = dt->dt_year;
689 1.10 gwr isdt->dt_dow = dt->dt_wday;
690 1.10 gwr
691 1.10 gwr /* Done writing (time wears on) */
692 1.10 gwr intersil_clock->clk_cmd_reg =
693 1.10 gwr intersil_command(INTERSIL_CMD_RUN, INTERSIL_CMD_IENABLE);
694 1.10 gwr splx(s);
695 1.10 gwr }
696 1.10 gwr
697 1.10 gwr #endif /* SUN3_470 */
698 1.10 gwr
699 1.10 gwr
700 1.10 gwr /*
701 1.3 gwr * Routines to copy state into and out of the clock.
702 1.3 gwr * The clock CSR has to be set for read or write.
703 1.1 gwr */
704 1.3 gwr static void
705 1.10 gwr mostek_get_dt(struct clock_ymdhms *dt)
706 1.1 gwr {
707 1.10 gwr volatile struct mostek_clkreg *cl = mostek_clk_va;
708 1.1 gwr int s;
709 1.1 gwr
710 1.1 gwr s = splhigh();
711 1.7 gwr
712 1.3 gwr /* enable read (stop time) */
713 1.3 gwr cl->cl_csr |= CLK_READ;
714 1.1 gwr
715 1.3 gwr /* Copy the info */
716 1.3 gwr dt->dt_sec = cl->cl_sec;
717 1.3 gwr dt->dt_min = cl->cl_min;
718 1.3 gwr dt->dt_hour = cl->cl_hour;
719 1.3 gwr dt->dt_wday = cl->cl_wday;
720 1.3 gwr dt->dt_day = cl->cl_mday;
721 1.3 gwr dt->dt_mon = cl->cl_month;
722 1.3 gwr dt->dt_year = cl->cl_year;
723 1.1 gwr
724 1.3 gwr /* Done reading (time wears on) */
725 1.3 gwr cl->cl_csr &= ~CLK_READ;
726 1.1 gwr splx(s);
727 1.1 gwr }
728 1.1 gwr
729 1.3 gwr static void
730 1.10 gwr mostek_set_dt(struct clock_ymdhms *dt)
731 1.1 gwr {
732 1.10 gwr volatile struct mostek_clkreg *cl = mostek_clk_va;
733 1.1 gwr int s;
734 1.1 gwr
735 1.1 gwr s = splhigh();
736 1.3 gwr /* enable write */
737 1.3 gwr cl->cl_csr |= CLK_WRITE;
738 1.1 gwr
739 1.3 gwr /* Copy the info */
740 1.3 gwr cl->cl_sec = dt->dt_sec;
741 1.3 gwr cl->cl_min = dt->dt_min;
742 1.3 gwr cl->cl_hour = dt->dt_hour;
743 1.3 gwr cl->cl_wday = dt->dt_wday;
744 1.3 gwr cl->cl_mday = dt->dt_day;
745 1.3 gwr cl->cl_month = dt->dt_mon;
746 1.3 gwr cl->cl_year = dt->dt_year;
747 1.1 gwr
748 1.3 gwr /* load them up */
749 1.3 gwr cl->cl_csr &= ~CLK_WRITE;
750 1.1 gwr splx(s);
751 1.1 gwr }
752 1.1 gwr
753