ka43.c revision 1.12 1 1.12 ragge /* $NetBSD: ka43.c,v 1.12 1999/01/06 14:54:45 ragge Exp $ */
2 1.1 ragge /*
3 1.1 ragge * Copyright (c) 1996 Ludd, University of Lule}, Sweden.
4 1.1 ragge * All rights reserved.
5 1.1 ragge *
6 1.1 ragge * This code is derived from software contributed to Ludd by Bertram Barth.
7 1.1 ragge *
8 1.1 ragge * Redistribution and use in source and binary forms, with or without
9 1.1 ragge * modification, are permitted provided that the following conditions
10 1.1 ragge * are met:
11 1.1 ragge * 1. Redistributions of source code must retain the above copyright
12 1.1 ragge * notice, this list of conditions and the following disclaimer.
13 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 ragge * notice, this list of conditions and the following disclaimer in the
15 1.1 ragge * documentation and/or other materials provided with the distribution.
16 1.1 ragge * 3. All advertising materials mentioning features or use of this software
17 1.1 ragge * must display the following acknowledgement:
18 1.4 ragge * This product includes software developed at Ludd, University of
19 1.4 ragge * Lule}, Sweden and its contributors.
20 1.1 ragge * 4. The name of the author may not be used to endorse or promote products
21 1.1 ragge * derived from this software without specific prior written permission
22 1.1 ragge *
23 1.1 ragge * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 ragge * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 ragge * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 ragge * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 ragge * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 ragge * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 ragge * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 ragge * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 ragge * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 ragge * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 ragge */
34 1.1 ragge
35 1.1 ragge #include <sys/param.h>
36 1.1 ragge #include <sys/types.h>
37 1.1 ragge #include <sys/device.h>
38 1.1 ragge #include <sys/kernel.h>
39 1.6 ragge #include <sys/systm.h>
40 1.1 ragge
41 1.1 ragge #include <vm/vm.h>
42 1.1 ragge #include <vm/vm_kern.h>
43 1.1 ragge
44 1.1 ragge #include <machine/pte.h>
45 1.4 ragge #include <machine/cpu.h>
46 1.1 ragge #include <machine/mtpr.h>
47 1.1 ragge #include <machine/sid.h>
48 1.1 ragge #include <machine/pmap.h>
49 1.1 ragge #include <machine/nexus.h>
50 1.1 ragge #include <machine/uvax.h>
51 1.6 ragge #include <machine/vsbus.h>
52 1.1 ragge #include <machine/ka43.h>
53 1.1 ragge #include <machine/clock.h>
54 1.1 ragge
55 1.9 ragge #include "smg.h"
56 1.12 ragge #include "ncr.h"
57 1.9 ragge
58 1.1 ragge void ka43_conf __P((struct device*, struct device*, void*));
59 1.1 ragge void ka43_steal_pages __P((void));
60 1.1 ragge
61 1.5 ragge int ka43_mchk __P((caddr_t));
62 1.1 ragge void ka43_memerr __P((void));
63 1.1 ragge
64 1.6 ragge void ka43_clear_errors __P((void));
65 1.1 ragge
66 1.5 ragge int ka43_cache_init __P((void)); /* "int mapen" as argument? */
67 1.5 ragge int ka43_cache_reset __P((void));
68 1.5 ragge int ka43_cache_enable __P((void));
69 1.5 ragge int ka43_cache_disable __P((void));
70 1.5 ragge int ka43_cache_invalidate __P((void));
71 1.1 ragge
72 1.4 ragge struct cpu_dep ka43_calls = {
73 1.4 ragge ka43_steal_pages,
74 1.4 ragge no_nicr_clock,
75 1.4 ragge ka43_mchk,
76 1.4 ragge ka43_memerr,
77 1.4 ragge ka43_conf,
78 1.5 ragge chip_clkread,
79 1.5 ragge chip_clkwrite,
80 1.5 ragge 7, /* 7.6 VUP */
81 1.4 ragge };
82 1.4 ragge
83 1.5 ragge /*
84 1.5 ragge * ka43_steal_pages() is called with MMU disabled, after that call MMU gets
85 1.5 ragge * enabled. Thus we initialize these four pointers with physical addresses,
86 1.5 ragge * but before leving ka43_steal_pages() we reset them to virtual addresses.
87 1.5 ragge */
88 1.5 ragge struct ka43_cpu *ka43_cpu = (void*)KA43_CPU_BASE;
89 1.1 ragge
90 1.5 ragge u_int *ka43_creg = (void*)KA43_CH2_CREG;
91 1.5 ragge u_int *ka43_ctag = (void*)KA43_CT2_BASE;
92 1.1 ragge
93 1.5 ragge #define KA43_MC_RESTART 0x00008000 /* Restart possible*/
94 1.5 ragge #define KA43_PSL_FPDONE 0x00010000 /* First Part Done */
95 1.1 ragge
96 1.5 ragge struct ka43_mcframe { /* Format of RigelMAX machine check frame: */
97 1.5 ragge int mc43_bcnt; /* byte count, always 24 (0x18) */
98 1.5 ragge int mc43_code; /* machine check type code and restart bit */
99 1.5 ragge int mc43_addr; /* most recent (faulting?) virtual address */
100 1.5 ragge int mc43_viba; /* contents of VIBA register */
101 1.5 ragge int mc43_sisr; /* ICCS bit 6 and SISR bits 15:0 */
102 1.5 ragge int mc43_istate; /* internal state */
103 1.5 ragge int mc43_sc; /* shift count register */
104 1.5 ragge int mc43_pc; /* trapped PC */
105 1.5 ragge int mc43_psl; /* trapped PSL */
106 1.5 ragge };
107 1.1 ragge
108 1.5 ragge static char *ka43_mctype[] = {
109 1.5 ragge "no error (0)", /* Code 0: No error */
110 1.5 ragge "FPA: protocol error", /* Code 1-5: FPA errors */
111 1.5 ragge "FPA: illegal opcode",
112 1.5 ragge "FPA: operand parity error",
113 1.5 ragge "FPA: unknown status",
114 1.5 ragge "FPA: result parity error",
115 1.5 ragge "unused (6)", /* Code 6-7: Unused */
116 1.1 ragge "unused (7)",
117 1.5 ragge "MMU error (TLB miss)", /* Code 8-9: MMU errors */
118 1.1 ragge "MMU error (TLB hit)",
119 1.5 ragge "HW interrupt at unused IPL", /* Code 10: Interrupt error */
120 1.5 ragge "MOVCx impossible state", /* Code 11-13: Microcode errors */
121 1.1 ragge "undefined trap code (i-box)",
122 1.1 ragge "undefined control store address",
123 1.5 ragge "unused (14)", /* Code 14-15: Unused */
124 1.1 ragge "unused (15)",
125 1.5 ragge "PC tag or data parity error", /* Code 16: Cache error */
126 1.5 ragge "data bus parity error", /* Code 17: Read error */
127 1.5 ragge "data bus error (NXM)", /* Code 18: Write error */
128 1.5 ragge "undefined data bus state", /* Code 19: Bus error */
129 1.1 ragge };
130 1.5 ragge #define MC43_MAX 19
131 1.5 ragge
132 1.5 ragge static int ka43_error_count = 0;
133 1.1 ragge
134 1.1 ragge int
135 1.1 ragge ka43_mchk(addr)
136 1.1 ragge caddr_t addr;
137 1.1 ragge {
138 1.5 ragge register struct ka43_mcframe *mcf = (void*)addr;
139 1.5 ragge
140 1.5 ragge mtpr(0x00, PR_MCESR); /* Acknowledge the machine check */
141 1.5 ragge printf("machine check %d (0x%x)\n", mcf->mc43_code, mcf->mc43_code);
142 1.5 ragge printf("reason: %s\n", ka43_mctype[mcf->mc43_code & 0xff]);
143 1.5 ragge if (++ka43_error_count > 10) {
144 1.5 ragge printf("error_count exceeded: %d\n", ka43_error_count);
145 1.5 ragge return (-1);
146 1.5 ragge }
147 1.1 ragge
148 1.5 ragge /*
149 1.5 ragge * If either the Restart flag is set or the First-Part-Done flag
150 1.5 ragge * is set, and the TRAP2 (double error) bit is not set, the the
151 1.5 ragge * error is recoverable.
152 1.5 ragge */
153 1.5 ragge if (mfpr(PR_PCSTS) & KA43_PCS_TRAP2) {
154 1.5 ragge printf("TRAP2 (double error) in ka43_mchk.\n");
155 1.5 ragge panic("unrecoverable state in ka43_mchk.\n");
156 1.5 ragge return (-1);
157 1.5 ragge }
158 1.5 ragge if ((mcf->mc43_code & KA43_MC_RESTART) ||
159 1.5 ragge (mcf->mc43_psl & KA43_PSL_FPDONE)) {
160 1.5 ragge printf("ka43_mchk: recovering from machine-check.\n");
161 1.5 ragge ka43_cache_reset(); /* reset caches */
162 1.5 ragge return (0); /* go on; */
163 1.5 ragge }
164 1.5 ragge
165 1.5 ragge /*
166 1.5 ragge * Unknown error state, panic/halt the machine!
167 1.5 ragge */
168 1.5 ragge printf("ka43_mchk: unknown error state!\n");
169 1.1 ragge return (-1);
170 1.1 ragge }
171 1.1 ragge
172 1.5 ragge void
173 1.5 ragge ka43_memerr()
174 1.5 ragge {
175 1.5 ragge /*
176 1.5 ragge * Don\'t know what to do here. So just print some messages
177 1.5 ragge * and try to go on...
178 1.5 ragge */
179 1.5 ragge printf("memory error!\n");
180 1.5 ragge printf("primary cache status: %b\n", mfpr(PR_PCSTS), KA43_PCSTS_BITS);
181 1.5 ragge printf("secondary cache status: %b\n", *ka43_creg, KA43_SESR_BITS);
182 1.5 ragge }
183 1.5 ragge
184 1.1 ragge int
185 1.5 ragge ka43_cache_init()
186 1.1 ragge {
187 1.5 ragge return (ka43_cache_reset());
188 1.5 ragge }
189 1.1 ragge
190 1.6 ragge void
191 1.5 ragge ka43_clear_errors()
192 1.5 ragge {
193 1.5 ragge int val = *ka43_creg;
194 1.5 ragge val |= KA43_SESR_SERR | KA43_SESR_LERR | KA43_SESR_CERR;
195 1.5 ragge *ka43_creg = val;
196 1.1 ragge }
197 1.1 ragge
198 1.5 ragge int
199 1.5 ragge ka43_cache_reset()
200 1.1 ragge {
201 1.5 ragge /*
202 1.5 ragge * resetting primary and secondary caches is done in three steps:
203 1.5 ragge * 1. disable both caches
204 1.5 ragge * 2. manually clear secondary cache
205 1.5 ragge * 3. enable both caches
206 1.5 ragge */
207 1.5 ragge ka43_cache_disable();
208 1.5 ragge ka43_cache_invalidate();
209 1.5 ragge ka43_cache_enable();
210 1.5 ragge
211 1.5 ragge printf("primary cache status: %b\n", mfpr(PR_PCSTS), KA43_PCSTS_BITS);
212 1.5 ragge printf("secondary cache status: %b\n", *ka43_creg, KA43_SESR_BITS);
213 1.1 ragge
214 1.1 ragge return (0);
215 1.5 ragge }
216 1.5 ragge
217 1.5 ragge int
218 1.5 ragge ka43_cache_disable()
219 1.5 ragge {
220 1.6 ragge int val;
221 1.1 ragge
222 1.1 ragge /*
223 1.5 ragge * first disable primary cache and clear error flags
224 1.1 ragge */
225 1.5 ragge mtpr(KA43_PCS_REFRESH, PR_PCSTS); /* disable primary cache */
226 1.5 ragge val = mfpr(PR_PCSTS);
227 1.5 ragge mtpr(val, PR_PCSTS); /* clear error flags */
228 1.5 ragge
229 1.1 ragge /*
230 1.5 ragge * now disable secondary cache and clear error flags
231 1.1 ragge */
232 1.5 ragge val = *ka43_creg & ~KA43_SESR_CENB; /* BICL !!! */
233 1.5 ragge *ka43_creg = val; /* disable secondary cache */
234 1.5 ragge val = KA43_SESR_SERR | KA43_SESR_LERR | KA43_SESR_CERR;
235 1.5 ragge *ka43_creg = val; /* clear error flags */
236 1.5 ragge
237 1.5 ragge return (0);
238 1.5 ragge }
239 1.5 ragge
240 1.5 ragge int
241 1.5 ragge ka43_cache_invalidate()
242 1.5 ragge {
243 1.5 ragge int i, val;
244 1.5 ragge
245 1.5 ragge val = KA43_PCTAG_PARITY; /* clear valid flag, set parity bit */
246 1.5 ragge for (i = 0; i < 256; i++) { /* 256 Quadword entries */
247 1.5 ragge mtpr(i*8, PR_PCIDX); /* write index of tag */
248 1.5 ragge mtpr(val, PR_PCTAG); /* write value into tag */
249 1.5 ragge }
250 1.5 ragge val = KA43_PCS_FLUSH | KA43_PCS_REFRESH;
251 1.5 ragge mtpr(val, PR_PCSTS); /* flush primary cache */
252 1.5 ragge
253 1.5 ragge /*
254 1.5 ragge * Rigel\'s secondary cache doesn\'t implement a valid-flag.
255 1.5 ragge * Thus we initialize all entries with out-of-range/dummy
256 1.5 ragge * addresses which will never be referenced (ie. never hit).
257 1.5 ragge * After enabling cache we also access 128K of memory starting
258 1.5 ragge * at 0x00 so that secondary cache will be filled with these
259 1.5 ragge * valid addresses...
260 1.5 ragge */
261 1.5 ragge val = 0xff;
262 1.5 ragge /* if (memory > 28 MB) val = 0x55; */
263 1.5 ragge for (i = 0; i < KA43_CT2_SIZE; i+= 4) { /* Quadword entries ?? */
264 1.5 ragge ka43_ctag[i/4] = val; /* reset upper and lower */
265 1.1 ragge }
266 1.5 ragge
267 1.5 ragge return (0);
268 1.1 ragge }
269 1.1 ragge
270 1.5 ragge
271 1.5 ragge int
272 1.5 ragge ka43_cache_enable()
273 1.1 ragge {
274 1.5 ragge volatile char *membase = (void*)0x80000000; /* physical 0x00 */
275 1.5 ragge int i, val;
276 1.5 ragge
277 1.5 ragge val = KA43_PCS_FLUSH | KA43_PCS_REFRESH;
278 1.5 ragge mtpr(val, PR_PCSTS); /* flush primary cache */
279 1.1 ragge
280 1.1 ragge /*
281 1.5 ragge * now we enable secondary cache and access first 128K of memory
282 1.5 ragge * so that secondary cache gets really initialized and holds
283 1.5 ragge * valid addresses/data...
284 1.1 ragge */
285 1.5 ragge *ka43_creg = KA43_SESR_CENB; /* enable secondary cache */
286 1.5 ragge for (i=0; i<128*1024; i++) {
287 1.5 ragge val += membase[i]; /* some dummy operation... */
288 1.1 ragge }
289 1.1 ragge
290 1.5 ragge val = KA43_PCS_ENABLE | KA43_PCS_REFRESH;
291 1.5 ragge mtpr(val, PR_PCSTS); /* enable primary cache */
292 1.5 ragge
293 1.5 ragge return (0);
294 1.1 ragge }
295 1.1 ragge
296 1.1 ragge void
297 1.1 ragge ka43_conf(parent, self, aux)
298 1.1 ragge struct device *parent, *self;
299 1.1 ragge void *aux;
300 1.1 ragge {
301 1.1 ragge
302 1.7 ragge printf(": KA43\n");
303 1.5 ragge /*
304 1.5 ragge * ka43_conf() gets called with MMU enabled, now it's save to
305 1.5 ragge * init/reset the caches.
306 1.5 ragge */
307 1.5 ragge ka43_cache_init();
308 1.1 ragge }
309 1.1 ragge
310 1.1 ragge
311 1.1 ragge /*
312 1.5 ragge * The interface for communication with the LANCE ethernet controller
313 1.5 ragge * is setup in the xxx_steal_pages() routine. We decrease highest
314 1.5 ragge * available address by 64K and use this area as communication buffer.
315 1.1 ragge */
316 1.1 ragge
317 1.1 ragge void
318 1.1 ragge ka43_steal_pages()
319 1.1 ragge {
320 1.6 ragge extern vm_offset_t avail_start, virtual_avail;
321 1.5 ragge extern short *clk_page;
322 1.5 ragge extern int clk_adrshift, clk_tweak;
323 1.5 ragge int junk, val;
324 1.1 ragge
325 1.10 ragge /* Interrupt vector number in interrupt mask table */
326 1.10 ragge inr_ni = VS3100_NI;
327 1.10 ragge inr_sr = VS3100_SR;
328 1.10 ragge inr_st = VS3100_ST;
329 1.10 ragge inr_vf = VS3100_VF;
330 1.1 ragge /*
331 1.1 ragge * SCB is already copied/initialized at addr avail_start
332 1.1 ragge * by pmap_bootstrap(), but it's not yet mapped. Thus we use
333 1.1 ragge * the MAPPHYS() macro to reserve these two pages and to
334 1.1 ragge * perform the mapping. The mapped address is assigned to junk.
335 1.1 ragge */
336 1.1 ragge MAPPHYS(junk, 2, VM_PROT_READ|VM_PROT_WRITE);
337 1.1 ragge
338 1.5 ragge clk_adrshift = 1; /* Addressed at long's... */
339 1.5 ragge clk_tweak = 2; /* ...and shift two */
340 1.5 ragge MAPVIRT(clk_page, 2);
341 1.5 ragge pmap_map((vm_offset_t)clk_page, (vm_offset_t)KA43_WAT_BASE,
342 1.11 ragge (vm_offset_t)KA43_WAT_BASE + VAX_NBPG, VM_PROT_READ|VM_PROT_WRITE);
343 1.5 ragge
344 1.6 ragge /* LANCE CSR */
345 1.6 ragge MAPVIRT(lance_csr, 1);
346 1.6 ragge pmap_map((vm_offset_t)lance_csr, (vm_offset_t)NI_BASE,
347 1.11 ragge (vm_offset_t)NI_BASE + VAX_NBPG, VM_PROT_READ|VM_PROT_WRITE);
348 1.6 ragge
349 1.6 ragge MAPVIRT(vs_cpu, 1);
350 1.6 ragge pmap_map((vm_offset_t)vs_cpu, (vm_offset_t)VS_REGS,
351 1.11 ragge (vm_offset_t)VS_REGS + VAX_NBPG, VM_PROT_READ|VM_PROT_WRITE);
352 1.6 ragge
353 1.6 ragge MAPVIRT(dz_regs, 2);
354 1.6 ragge pmap_map((vm_offset_t)dz_regs, (vm_offset_t)DZ_CSR,
355 1.11 ragge (vm_offset_t)DZ_CSR + VAX_NBPG, VM_PROT_READ|VM_PROT_WRITE);
356 1.6 ragge
357 1.6 ragge MAPVIRT(lance_addr, 1);
358 1.6 ragge pmap_map((vm_offset_t)lance_addr, (vm_offset_t)NI_ADDR,
359 1.11 ragge (vm_offset_t)NI_ADDR + VAX_NBPG, VM_PROT_READ|VM_PROT_WRITE);
360 1.6 ragge
361 1.6 ragge /* 2nd level CCR */
362 1.6 ragge MAPVIRT(ka43_creg, 1);
363 1.6 ragge pmap_map((vm_offset_t)ka43_creg, (vm_offset_t)KA43_CH2_CREG,
364 1.11 ragge (vm_offset_t)KA43_CH2_CREG + VAX_NBPG, VM_PROT_READ|VM_PROT_WRITE);
365 1.6 ragge
366 1.6 ragge /* 2nd level CTA */
367 1.11 ragge MAPVIRT(ka43_ctag, KA43_CT2_SIZE/VAX_NBPG);
368 1.6 ragge pmap_map((vm_offset_t)ka43_ctag, (vm_offset_t)KA43_CT2_BASE,
369 1.8 ragge (vm_offset_t)KA43_CT2_BASE + KA43_CT2_SIZE,
370 1.8 ragge VM_PROT_READ|VM_PROT_WRITE);
371 1.1 ragge
372 1.12 ragge #if NNCR > 0
373 1.12 ragge /* SCSI controller */
374 1.12 ragge MAPVIRT(sca_regs, (KA43_SCS_SIZE / VAX_NBPG));
375 1.12 ragge pmap_map((vm_offset_t)sca_regs, (vm_offset_t)KA43_SCS_BASE,
376 1.12 ragge (vm_offset_t)KA43_SCS_BASE + KA43_SCS_SIZE,
377 1.12 ragge VM_PROT_READ|VM_PROT_WRITE);
378 1.12 ragge
379 1.12 ragge /* SCSI DMA. Not used right now, untested. */
380 1.12 ragge MAPVIRT(dma_area, (KA43_DMA_SIZE / VAX_NBPG));
381 1.12 ragge pmap_map((vm_offset_t)dma_area, (vm_offset_t)KA43_DMA_BASE,
382 1.12 ragge (vm_offset_t)KA43_DMA_BASE + KA43_DMA_SIZE,
383 1.12 ragge VM_PROT_READ|VM_PROT_WRITE);
384 1.12 ragge #endif
385 1.5 ragge /*
386 1.5 ragge * Oh holy shit! It took me over one year(!) to find out that
387 1.5 ragge * the 3100/76 has to use diag-mem instead of physical memory
388 1.5 ragge * for communication with LANCE (using phys-mem results in
389 1.5 ragge * parity errors and mchk exceptions with code 17 (0x11)).
390 1.5 ragge *
391 1.5 ragge * Many thanks to Matt Thomas, without his help it could have
392 1.5 ragge * been some more years... ;-)
393 1.5 ragge */
394 1.6 ragge #define LEMEM (((int)le_iomem & ~KERNBASE)|KA43_DIAGMEM)
395 1.11 ragge MAPPHYS(le_iomem, (NI_IOSIZE/VAX_NBPG), VM_PROT_READ|VM_PROT_WRITE);
396 1.6 ragge pmap_map((vm_offset_t)le_iomem, LEMEM, LEMEM + NI_IOSIZE,
397 1.6 ragge VM_PROT_READ|VM_PROT_WRITE);
398 1.9 ragge
399 1.9 ragge #if NSMG > 0
400 1.9 ragge if ((vax_confdata & 0x80) == 0) {
401 1.11 ragge MAPVIRT(sm_addr, (SMSIZE / VAX_NBPG));
402 1.9 ragge pmap_map((vm_offset_t)sm_addr, (vm_offset_t)SMADDR,
403 1.9 ragge (vm_offset_t)SMADDR + SMSIZE, VM_PROT_READ|VM_PROT_WRITE);
404 1.9 ragge ((struct vs_cpu *)VS_REGS)->vc_vdcorg = 0;
405 1.9 ragge }
406 1.9 ragge #endif
407 1.1 ragge
408 1.5 ragge /*
409 1.5 ragge * if LANCE\'s io-buffer is above 16 MB, then the appropriate flag
410 1.5 ragge * in the parity control register has to be set (it works as an
411 1.5 ragge * additional address bit). In any case, don\'t enable CPEN and
412 1.5 ragge * DPEN in the PARCTL register, somewhow they are internally managed
413 1.5 ragge * by the RIGEL chip itself!?!
414 1.5 ragge */
415 1.5 ragge val = ka43_cpu->parctl & 0x03; /* read the old value */
416 1.7 ragge if (((int)le_iomem & ~KERNBASE) > 0xffffff)
417 1.7 ragge val |= KA43_PCTL_DMA;
418 1.5 ragge ka43_cpu->parctl = val; /* and write new value */
419 1.1 ragge
420 1.1 ragge /*
421 1.1 ragge * Clear restart and boot in progress flags in the CPMBX.
422 1.1 ragge */
423 1.5 ragge ((struct ka43_clock *)KA43_WAT_BASE)->cpmbx =
424 1.5 ragge ((struct ka43_clock *)KA43_WAT_BASE)->cpmbx & 0xF0;
425 1.1 ragge
426 1.5 ragge #if 0
427 1.1 ragge /*
428 1.5 ragge * Clear all error flags, not really neccessary here, this will
429 1.5 ragge * be done by ka43_cache_init() anyway...
430 1.1 ragge */
431 1.5 ragge ka43_clear_errors();
432 1.5 ragge #endif
433 1.1 ragge
434 1.1 ragge /*
435 1.1 ragge * MM is not yet enabled, thus we still used the physical addresses,
436 1.1 ragge * but before leaving this routine, we need to reset them to virtual.
437 1.1 ragge */
438 1.6 ragge ka43_cpu = (void *)vs_cpu;
439 1.1 ragge }
440