ka43.c revision 1.27 1 1.27 ragge /* $NetBSD: ka43.c,v 1.27 2005/01/14 11:47:43 ragge Exp $ */
2 1.1 ragge /*
3 1.1 ragge * Copyright (c) 1996 Ludd, University of Lule}, Sweden.
4 1.1 ragge * All rights reserved.
5 1.1 ragge *
6 1.1 ragge * This code is derived from software contributed to Ludd by Bertram Barth.
7 1.1 ragge *
8 1.1 ragge * Redistribution and use in source and binary forms, with or without
9 1.1 ragge * modification, are permitted provided that the following conditions
10 1.1 ragge * are met:
11 1.1 ragge * 1. Redistributions of source code must retain the above copyright
12 1.1 ragge * notice, this list of conditions and the following disclaimer.
13 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 ragge * notice, this list of conditions and the following disclaimer in the
15 1.1 ragge * documentation and/or other materials provided with the distribution.
16 1.1 ragge * 3. All advertising materials mentioning features or use of this software
17 1.1 ragge * must display the following acknowledgement:
18 1.4 ragge * This product includes software developed at Ludd, University of
19 1.4 ragge * Lule}, Sweden and its contributors.
20 1.1 ragge * 4. The name of the author may not be used to endorse or promote products
21 1.1 ragge * derived from this software without specific prior written permission
22 1.1 ragge *
23 1.1 ragge * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
24 1.1 ragge * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.1 ragge * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 ragge * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.1 ragge * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 1.1 ragge * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
29 1.1 ragge * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.1 ragge * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.1 ragge * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.1 ragge * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 ragge */
34 1.26 lukem
35 1.26 lukem #include <sys/cdefs.h>
36 1.27 ragge __KERNEL_RCSID(0, "$NetBSD: ka43.c,v 1.27 2005/01/14 11:47:43 ragge Exp $");
37 1.1 ragge
38 1.1 ragge #include <sys/param.h>
39 1.1 ragge #include <sys/types.h>
40 1.1 ragge #include <sys/device.h>
41 1.1 ragge #include <sys/kernel.h>
42 1.6 ragge #include <sys/systm.h>
43 1.1 ragge
44 1.23 mrg #include <uvm/uvm_extern.h>
45 1.1 ragge
46 1.1 ragge #include <machine/pte.h>
47 1.4 ragge #include <machine/cpu.h>
48 1.1 ragge #include <machine/mtpr.h>
49 1.1 ragge #include <machine/sid.h>
50 1.1 ragge #include <machine/pmap.h>
51 1.1 ragge #include <machine/nexus.h>
52 1.1 ragge #include <machine/uvax.h>
53 1.6 ragge #include <machine/vsbus.h>
54 1.1 ragge #include <machine/ka43.h>
55 1.1 ragge #include <machine/clock.h>
56 1.1 ragge
57 1.18 ragge static void ka43_conf __P((void));
58 1.14 ragge static void ka43_steal_pages __P((void));
59 1.9 ragge
60 1.14 ragge static int ka43_mchk __P((caddr_t));
61 1.14 ragge static void ka43_memerr __P((void));
62 1.14 ragge #if 0
63 1.14 ragge static void ka43_clear_errors __P((void));
64 1.14 ragge #endif
65 1.14 ragge static int ka43_cache_init __P((void)); /* "int mapen" as argument? */
66 1.14 ragge static int ka43_cache_reset __P((void));
67 1.14 ragge static int ka43_cache_enable __P((void));
68 1.14 ragge static int ka43_cache_disable __P((void));
69 1.14 ragge static int ka43_cache_invalidate __P((void));
70 1.14 ragge static void ka43_halt __P((void));
71 1.14 ragge static void ka43_reboot __P((int));
72 1.14 ragge static void ka43_clrf __P((void));
73 1.1 ragge
74 1.1 ragge
75 1.4 ragge struct cpu_dep ka43_calls = {
76 1.4 ragge ka43_steal_pages,
77 1.4 ragge ka43_mchk,
78 1.4 ragge ka43_memerr,
79 1.4 ragge ka43_conf,
80 1.5 ragge chip_clkread,
81 1.5 ragge chip_clkwrite,
82 1.5 ragge 7, /* 7.6 VUP */
83 1.13 ragge 2, /* SCB pages */
84 1.14 ragge ka43_halt,
85 1.14 ragge ka43_reboot,
86 1.14 ragge ka43_clrf,
87 1.21 ragge NULL,
88 1.21 ragge CPU_RAISEIPL,
89 1.4 ragge };
90 1.4 ragge
91 1.5 ragge /*
92 1.5 ragge * ka43_steal_pages() is called with MMU disabled, after that call MMU gets
93 1.5 ragge * enabled. Thus we initialize these four pointers with physical addresses,
94 1.5 ragge * but before leving ka43_steal_pages() we reset them to virtual addresses.
95 1.5 ragge */
96 1.16 ragge static volatile struct ka43_cpu *ka43_cpu = (void*)KA43_CPU_BASE;
97 1.16 ragge static volatile u_int *ka43_creg = (void*)KA43_CH2_CREG;
98 1.16 ragge static volatile u_int *ka43_ctag = (void*)KA43_CT2_BASE;
99 1.1 ragge
100 1.5 ragge #define KA43_MC_RESTART 0x00008000 /* Restart possible*/
101 1.5 ragge #define KA43_PSL_FPDONE 0x00010000 /* First Part Done */
102 1.1 ragge
103 1.5 ragge struct ka43_mcframe { /* Format of RigelMAX machine check frame: */
104 1.5 ragge int mc43_bcnt; /* byte count, always 24 (0x18) */
105 1.5 ragge int mc43_code; /* machine check type code and restart bit */
106 1.5 ragge int mc43_addr; /* most recent (faulting?) virtual address */
107 1.5 ragge int mc43_viba; /* contents of VIBA register */
108 1.5 ragge int mc43_sisr; /* ICCS bit 6 and SISR bits 15:0 */
109 1.5 ragge int mc43_istate; /* internal state */
110 1.5 ragge int mc43_sc; /* shift count register */
111 1.5 ragge int mc43_pc; /* trapped PC */
112 1.5 ragge int mc43_psl; /* trapped PSL */
113 1.5 ragge };
114 1.1 ragge
115 1.5 ragge static char *ka43_mctype[] = {
116 1.5 ragge "no error (0)", /* Code 0: No error */
117 1.5 ragge "FPA: protocol error", /* Code 1-5: FPA errors */
118 1.5 ragge "FPA: illegal opcode",
119 1.5 ragge "FPA: operand parity error",
120 1.5 ragge "FPA: unknown status",
121 1.5 ragge "FPA: result parity error",
122 1.5 ragge "unused (6)", /* Code 6-7: Unused */
123 1.1 ragge "unused (7)",
124 1.5 ragge "MMU error (TLB miss)", /* Code 8-9: MMU errors */
125 1.1 ragge "MMU error (TLB hit)",
126 1.5 ragge "HW interrupt at unused IPL", /* Code 10: Interrupt error */
127 1.5 ragge "MOVCx impossible state", /* Code 11-13: Microcode errors */
128 1.1 ragge "undefined trap code (i-box)",
129 1.1 ragge "undefined control store address",
130 1.5 ragge "unused (14)", /* Code 14-15: Unused */
131 1.1 ragge "unused (15)",
132 1.5 ragge "PC tag or data parity error", /* Code 16: Cache error */
133 1.5 ragge "data bus parity error", /* Code 17: Read error */
134 1.5 ragge "data bus error (NXM)", /* Code 18: Write error */
135 1.5 ragge "undefined data bus state", /* Code 19: Bus error */
136 1.1 ragge };
137 1.5 ragge #define MC43_MAX 19
138 1.5 ragge
139 1.5 ragge static int ka43_error_count = 0;
140 1.1 ragge
141 1.1 ragge int
142 1.1 ragge ka43_mchk(addr)
143 1.1 ragge caddr_t addr;
144 1.1 ragge {
145 1.5 ragge register struct ka43_mcframe *mcf = (void*)addr;
146 1.5 ragge
147 1.5 ragge mtpr(0x00, PR_MCESR); /* Acknowledge the machine check */
148 1.5 ragge printf("machine check %d (0x%x)\n", mcf->mc43_code, mcf->mc43_code);
149 1.5 ragge printf("reason: %s\n", ka43_mctype[mcf->mc43_code & 0xff]);
150 1.5 ragge if (++ka43_error_count > 10) {
151 1.5 ragge printf("error_count exceeded: %d\n", ka43_error_count);
152 1.5 ragge return (-1);
153 1.5 ragge }
154 1.1 ragge
155 1.5 ragge /*
156 1.5 ragge * If either the Restart flag is set or the First-Part-Done flag
157 1.20 soren * is set, and the TRAP2 (double error) bit is not set, then the
158 1.5 ragge * error is recoverable.
159 1.5 ragge */
160 1.5 ragge if (mfpr(PR_PCSTS) & KA43_PCS_TRAP2) {
161 1.5 ragge printf("TRAP2 (double error) in ka43_mchk.\n");
162 1.25 provos panic("unrecoverable state in ka43_mchk.");
163 1.5 ragge return (-1);
164 1.5 ragge }
165 1.5 ragge if ((mcf->mc43_code & KA43_MC_RESTART) ||
166 1.5 ragge (mcf->mc43_psl & KA43_PSL_FPDONE)) {
167 1.5 ragge printf("ka43_mchk: recovering from machine-check.\n");
168 1.5 ragge ka43_cache_reset(); /* reset caches */
169 1.5 ragge return (0); /* go on; */
170 1.5 ragge }
171 1.5 ragge
172 1.5 ragge /*
173 1.5 ragge * Unknown error state, panic/halt the machine!
174 1.5 ragge */
175 1.5 ragge printf("ka43_mchk: unknown error state!\n");
176 1.1 ragge return (-1);
177 1.1 ragge }
178 1.1 ragge
179 1.5 ragge void
180 1.5 ragge ka43_memerr()
181 1.5 ragge {
182 1.24 tv char sbuf[256];
183 1.24 tv
184 1.5 ragge /*
185 1.5 ragge * Don\'t know what to do here. So just print some messages
186 1.5 ragge * and try to go on...
187 1.5 ragge */
188 1.24 tv
189 1.5 ragge printf("memory error!\n");
190 1.24 tv
191 1.24 tv bitmask_snprintf(mfpr(PR_PCSTS), KA43_PCSTS_BITS, sbuf, sizeof(sbuf));
192 1.24 tv printf("primary cache status: %s\n", sbuf);
193 1.24 tv
194 1.24 tv bitmask_snprintf(*ka43_creg, KA43_SESR_BITS, sbuf, sizeof(sbuf));
195 1.24 tv printf("secondary cache status: %s\n", sbuf);
196 1.5 ragge }
197 1.5 ragge
198 1.1 ragge int
199 1.5 ragge ka43_cache_init()
200 1.1 ragge {
201 1.5 ragge return (ka43_cache_reset());
202 1.5 ragge }
203 1.1 ragge
204 1.14 ragge #if 0
205 1.6 ragge void
206 1.5 ragge ka43_clear_errors()
207 1.5 ragge {
208 1.5 ragge int val = *ka43_creg;
209 1.5 ragge val |= KA43_SESR_SERR | KA43_SESR_LERR | KA43_SESR_CERR;
210 1.5 ragge *ka43_creg = val;
211 1.1 ragge }
212 1.14 ragge #endif
213 1.1 ragge
214 1.5 ragge int
215 1.5 ragge ka43_cache_reset()
216 1.1 ragge {
217 1.24 tv char sbuf[256];
218 1.24 tv
219 1.5 ragge /*
220 1.5 ragge * resetting primary and secondary caches is done in three steps:
221 1.5 ragge * 1. disable both caches
222 1.5 ragge * 2. manually clear secondary cache
223 1.5 ragge * 3. enable both caches
224 1.5 ragge */
225 1.5 ragge ka43_cache_disable();
226 1.5 ragge ka43_cache_invalidate();
227 1.5 ragge ka43_cache_enable();
228 1.5 ragge
229 1.24 tv bitmask_snprintf(mfpr(PR_PCSTS), KA43_PCSTS_BITS, sbuf, sizeof(sbuf));
230 1.24 tv printf("primary cache status: %s\n", sbuf);
231 1.24 tv
232 1.24 tv bitmask_snprintf(*ka43_creg, KA43_SESR_BITS, sbuf, sizeof(sbuf));
233 1.24 tv printf("secondary cache status: %s\n", sbuf);
234 1.1 ragge
235 1.1 ragge return (0);
236 1.5 ragge }
237 1.5 ragge
238 1.5 ragge int
239 1.5 ragge ka43_cache_disable()
240 1.5 ragge {
241 1.6 ragge int val;
242 1.1 ragge
243 1.1 ragge /*
244 1.5 ragge * first disable primary cache and clear error flags
245 1.1 ragge */
246 1.5 ragge mtpr(KA43_PCS_REFRESH, PR_PCSTS); /* disable primary cache */
247 1.5 ragge val = mfpr(PR_PCSTS);
248 1.5 ragge mtpr(val, PR_PCSTS); /* clear error flags */
249 1.5 ragge
250 1.1 ragge /*
251 1.5 ragge * now disable secondary cache and clear error flags
252 1.1 ragge */
253 1.5 ragge val = *ka43_creg & ~KA43_SESR_CENB; /* BICL !!! */
254 1.5 ragge *ka43_creg = val; /* disable secondary cache */
255 1.5 ragge val = KA43_SESR_SERR | KA43_SESR_LERR | KA43_SESR_CERR;
256 1.5 ragge *ka43_creg = val; /* clear error flags */
257 1.5 ragge
258 1.5 ragge return (0);
259 1.5 ragge }
260 1.5 ragge
261 1.5 ragge int
262 1.5 ragge ka43_cache_invalidate()
263 1.5 ragge {
264 1.5 ragge int i, val;
265 1.5 ragge
266 1.5 ragge val = KA43_PCTAG_PARITY; /* clear valid flag, set parity bit */
267 1.5 ragge for (i = 0; i < 256; i++) { /* 256 Quadword entries */
268 1.5 ragge mtpr(i*8, PR_PCIDX); /* write index of tag */
269 1.5 ragge mtpr(val, PR_PCTAG); /* write value into tag */
270 1.5 ragge }
271 1.5 ragge val = KA43_PCS_FLUSH | KA43_PCS_REFRESH;
272 1.5 ragge mtpr(val, PR_PCSTS); /* flush primary cache */
273 1.5 ragge
274 1.5 ragge /*
275 1.5 ragge * Rigel\'s secondary cache doesn\'t implement a valid-flag.
276 1.5 ragge * Thus we initialize all entries with out-of-range/dummy
277 1.5 ragge * addresses which will never be referenced (ie. never hit).
278 1.5 ragge * After enabling cache we also access 128K of memory starting
279 1.5 ragge * at 0x00 so that secondary cache will be filled with these
280 1.5 ragge * valid addresses...
281 1.5 ragge */
282 1.5 ragge val = 0xff;
283 1.5 ragge /* if (memory > 28 MB) val = 0x55; */
284 1.5 ragge for (i = 0; i < KA43_CT2_SIZE; i+= 4) { /* Quadword entries ?? */
285 1.5 ragge ka43_ctag[i/4] = val; /* reset upper and lower */
286 1.1 ragge }
287 1.5 ragge
288 1.5 ragge return (0);
289 1.1 ragge }
290 1.1 ragge
291 1.5 ragge
292 1.5 ragge int
293 1.5 ragge ka43_cache_enable()
294 1.1 ragge {
295 1.5 ragge volatile char *membase = (void*)0x80000000; /* physical 0x00 */
296 1.5 ragge int i, val;
297 1.5 ragge
298 1.5 ragge val = KA43_PCS_FLUSH | KA43_PCS_REFRESH;
299 1.5 ragge mtpr(val, PR_PCSTS); /* flush primary cache */
300 1.1 ragge
301 1.1 ragge /*
302 1.5 ragge * now we enable secondary cache and access first 128K of memory
303 1.5 ragge * so that secondary cache gets really initialized and holds
304 1.5 ragge * valid addresses/data...
305 1.1 ragge */
306 1.5 ragge *ka43_creg = KA43_SESR_CENB; /* enable secondary cache */
307 1.5 ragge for (i=0; i<128*1024; i++) {
308 1.5 ragge val += membase[i]; /* some dummy operation... */
309 1.1 ragge }
310 1.1 ragge
311 1.5 ragge val = KA43_PCS_ENABLE | KA43_PCS_REFRESH;
312 1.5 ragge mtpr(val, PR_PCSTS); /* enable primary cache */
313 1.5 ragge
314 1.5 ragge return (0);
315 1.1 ragge }
316 1.1 ragge
317 1.1 ragge void
318 1.18 ragge ka43_conf()
319 1.1 ragge {
320 1.18 ragge printf("cpu: KA43\n");
321 1.14 ragge ka43_cpu = (void *)vax_map_physmem(VS_REGS, 1);
322 1.14 ragge
323 1.14 ragge ka43_creg = (void *)vax_map_physmem(KA43_CH2_CREG, 1);
324 1.14 ragge ka43_ctag = (void *)vax_map_physmem(KA43_CT2_BASE,
325 1.14 ragge (KA43_CT2_SIZE/VAX_NBPG));
326 1.14 ragge
327 1.5 ragge /*
328 1.5 ragge * ka43_conf() gets called with MMU enabled, now it's save to
329 1.5 ragge * init/reset the caches.
330 1.5 ragge */
331 1.5 ragge ka43_cache_init();
332 1.14 ragge
333 1.14 ragge clk_adrshift = 1; /* Addressed at long's... */
334 1.14 ragge clk_tweak = 2; /* ...and shift two */
335 1.14 ragge clk_page = (short *)vax_map_physmem(VS_CLOCK, 1);
336 1.1 ragge }
337 1.1 ragge
338 1.1 ragge
339 1.1 ragge /*
340 1.5 ragge * The interface for communication with the LANCE ethernet controller
341 1.5 ragge * is setup in the xxx_steal_pages() routine. We decrease highest
342 1.5 ragge * available address by 64K and use this area as communication buffer.
343 1.1 ragge */
344 1.1 ragge
345 1.1 ragge void
346 1.1 ragge ka43_steal_pages()
347 1.1 ragge {
348 1.14 ragge int val;
349 1.1 ragge
350 1.1 ragge
351 1.5 ragge /*
352 1.5 ragge * if LANCE\'s io-buffer is above 16 MB, then the appropriate flag
353 1.5 ragge * in the parity control register has to be set (it works as an
354 1.5 ragge * additional address bit). In any case, don\'t enable CPEN and
355 1.5 ragge * DPEN in the PARCTL register, somewhow they are internally managed
356 1.5 ragge * by the RIGEL chip itself!?!
357 1.5 ragge */
358 1.5 ragge val = ka43_cpu->parctl & 0x03; /* read the old value */
359 1.5 ragge ka43_cpu->parctl = val; /* and write new value */
360 1.14 ragge }
361 1.14 ragge
362 1.14 ragge static void
363 1.14 ragge ka43_clrf()
364 1.14 ragge {
365 1.27 ragge volatile struct ka43_clock *clk = (void *)clk_page;
366 1.1 ragge
367 1.14 ragge /*
368 1.14 ragge * Clear restart and boot in progress flags in the CPMBX.
369 1.27 ragge * The cpmbx is split into two 4-bit fields.
370 1.27 ragge * One for the current restart/boot in progress flags, and
371 1.27 ragge * one for the permanent halt flag.
372 1.27 ragge * The restart/boot in progress flag is also used as the action request
373 1.27 ragge * for the CPU at a halt. /BQT
374 1.14 ragge */
375 1.27 ragge clk->req = 0;
376 1.14 ragge }
377 1.14 ragge
378 1.14 ragge static void
379 1.14 ragge ka43_halt()
380 1.14 ragge {
381 1.27 ragge volatile struct ka43_clock *clk = (void *)clk_page;
382 1.27 ragge clk->req = 3; /* 3 is halt. */
383 1.27 ragge asm("halt");
384 1.14 ragge }
385 1.14 ragge
386 1.14 ragge static void
387 1.14 ragge ka43_reboot(arg)
388 1.14 ragge int arg;
389 1.14 ragge {
390 1.27 ragge volatile struct ka43_clock *clk = (void *)clk_page;
391 1.27 ragge clk->req = 2; /* 2 is reboot. */
392 1.27 ragge asm("halt");
393 1.1 ragge }
394 1.14 ragge
395