Home | History | Annotate | Line # | Download | only in vax
ka43.c revision 1.35
      1  1.35      matt /*	$NetBSD: ka43.c,v 1.35 2010/12/14 23:44:49 matt Exp $ */
      2   1.1     ragge /*
      3   1.1     ragge  * Copyright (c) 1996 Ludd, University of Lule}, Sweden.
      4   1.1     ragge  * All rights reserved.
      5   1.1     ragge  *
      6   1.1     ragge  * This code is derived from software contributed to Ludd by Bertram Barth.
      7   1.1     ragge  *
      8   1.1     ragge  * Redistribution and use in source and binary forms, with or without
      9   1.1     ragge  * modification, are permitted provided that the following conditions
     10   1.1     ragge  * are met:
     11   1.1     ragge  * 1. Redistributions of source code must retain the above copyright
     12   1.1     ragge  *    notice, this list of conditions and the following disclaimer.
     13   1.1     ragge  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1     ragge  *    notice, this list of conditions and the following disclaimer in the
     15   1.1     ragge  *    documentation and/or other materials provided with the distribution.
     16   1.1     ragge  * 3. All advertising materials mentioning features or use of this software
     17   1.1     ragge  *    must display the following acknowledgement:
     18   1.4     ragge  *	This product includes software developed at Ludd, University of
     19   1.4     ragge  *	Lule}, Sweden and its contributors.
     20   1.1     ragge  * 4. The name of the author may not be used to endorse or promote products
     21   1.1     ragge  *    derived from this software without specific prior written permission
     22   1.1     ragge  *
     23   1.1     ragge  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     24   1.1     ragge  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25   1.1     ragge  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26   1.1     ragge  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     27   1.1     ragge  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     28   1.1     ragge  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     29   1.1     ragge  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30   1.1     ragge  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31   1.1     ragge  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32   1.1     ragge  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33   1.1     ragge  */
     34  1.26     lukem 
     35  1.26     lukem #include <sys/cdefs.h>
     36  1.35      matt __KERNEL_RCSID(0, "$NetBSD: ka43.c,v 1.35 2010/12/14 23:44:49 matt Exp $");
     37   1.1     ragge 
     38   1.1     ragge #include <sys/param.h>
     39  1.35      matt #include <sys/systm.h>
     40  1.35      matt #include <sys/cpu.h>
     41   1.1     ragge #include <sys/device.h>
     42   1.1     ragge #include <sys/kernel.h>
     43   1.1     ragge 
     44   1.1     ragge #include <machine/sid.h>
     45   1.1     ragge #include <machine/nexus.h>
     46   1.6     ragge #include <machine/vsbus.h>
     47   1.1     ragge #include <machine/ka43.h>
     48   1.1     ragge #include <machine/clock.h>
     49   1.1     ragge 
     50  1.33      matt static	void ka43_conf(void);
     51  1.33      matt static	void ka43_steal_pages(void);
     52   1.9     ragge 
     53  1.33      matt static	int ka43_mchk(void *);
     54  1.33      matt static	void ka43_memerr(void);
     55  1.14     ragge #if 0
     56  1.33      matt static	void ka43_clear_errors(void);
     57  1.14     ragge #endif
     58  1.33      matt static	int ka43_cache_init(void);	/* "int mapen" as argument? */
     59  1.33      matt static	int ka43_cache_reset(void);
     60  1.33      matt static	int ka43_cache_enable(void);
     61  1.33      matt static	int ka43_cache_disable(void);
     62  1.33      matt static	int ka43_cache_invalidate(void);
     63  1.33      matt static  void ka43_halt(void);
     64  1.33      matt static  void ka43_reboot(int);
     65  1.33      matt static  void ka43_clrf(void);
     66  1.33      matt 
     67  1.33      matt static const char * const ka43_devs[] = { "cpu", "vsbus", NULL };
     68  1.33      matt 
     69  1.33      matt const struct cpu_dep ka43_calls = {
     70  1.33      matt 	.cpu_steal_pages = ka43_steal_pages,
     71  1.33      matt 	.cpu_mchk	= ka43_mchk,
     72  1.33      matt 	.cpu_memerr	= ka43_memerr,
     73  1.33      matt 	.cpu_conf	= ka43_conf,
     74  1.33      matt 	.cpu_gettime	= chip_gettime,
     75  1.33      matt 	.cpu_settime	= chip_settime,
     76  1.33      matt 	.cpu_vups	= 7,	/* 7.6 VUP */
     77  1.33      matt 	.cpu_scbsz	= 2,	/* SCB pages */
     78  1.33      matt 	.cpu_halt	= ka43_halt,
     79  1.33      matt 	.cpu_reboot	= ka43_reboot,
     80  1.33      matt 	.cpu_clrf	= ka43_clrf,
     81  1.33      matt 	.cpu_devs	= ka43_devs,
     82  1.33      matt 	.cpu_flags	= CPU_RAISEIPL,
     83   1.4     ragge };
     84   1.4     ragge 
     85   1.5     ragge /*
     86   1.5     ragge  * ka43_steal_pages() is called with MMU disabled, after that call MMU gets
     87   1.5     ragge  * enabled. Thus we initialize these four pointers with physical addresses,
     88   1.5     ragge  * but before leving ka43_steal_pages() we reset them to virtual addresses.
     89   1.5     ragge  */
     90  1.16     ragge static	volatile struct	ka43_cpu   *ka43_cpu	= (void*)KA43_CPU_BASE;
     91  1.16     ragge static	volatile u_int	*ka43_creg = (void*)KA43_CH2_CREG;
     92  1.16     ragge static	volatile u_int	*ka43_ctag = (void*)KA43_CT2_BASE;
     93   1.1     ragge 
     94   1.5     ragge #define KA43_MC_RESTART	0x00008000	/* Restart possible*/
     95   1.5     ragge #define KA43_PSL_FPDONE	0x00010000	/* First Part Done */
     96   1.1     ragge 
     97   1.5     ragge struct ka43_mcframe {		/* Format of RigelMAX machine check frame: */
     98   1.5     ragge 	int	mc43_bcnt;	/* byte count, always 24 (0x18) */
     99   1.5     ragge 	int	mc43_code;	/* machine check type code and restart bit */
    100   1.5     ragge 	int	mc43_addr;	/* most recent (faulting?) virtual address */
    101   1.5     ragge 	int	mc43_viba;	/* contents of VIBA register */
    102   1.5     ragge 	int	mc43_sisr;	/* ICCS bit 6 and SISR bits 15:0 */
    103   1.5     ragge 	int	mc43_istate;	/* internal state */
    104   1.5     ragge 	int	mc43_sc;	/* shift count register */
    105   1.5     ragge 	int	mc43_pc;	/* trapped PC */
    106   1.5     ragge 	int	mc43_psl;	/* trapped PSL */
    107   1.5     ragge };
    108   1.1     ragge 
    109  1.33      matt static const char * const ka43_mctype[] = {
    110   1.5     ragge 	"no error (0)",			/* Code 0: No error */
    111   1.5     ragge 	"FPA: protocol error",		/* Code 1-5: FPA errors */
    112   1.5     ragge 	"FPA: illegal opcode",
    113   1.5     ragge 	"FPA: operand parity error",
    114   1.5     ragge 	"FPA: unknown status",
    115   1.5     ragge 	"FPA: result parity error",
    116   1.5     ragge 	"unused (6)",			/* Code 6-7: Unused */
    117   1.1     ragge 	"unused (7)",
    118   1.5     ragge 	"MMU error (TLB miss)",		/* Code 8-9: MMU errors */
    119   1.1     ragge 	"MMU error (TLB hit)",
    120   1.5     ragge 	"HW interrupt at unused IPL",	/* Code 10: Interrupt error */
    121   1.5     ragge 	"MOVCx impossible state",	/* Code 11-13: Microcode errors */
    122   1.1     ragge 	"undefined trap code (i-box)",
    123   1.1     ragge 	"undefined control store address",
    124   1.5     ragge 	"unused (14)",			/* Code 14-15: Unused */
    125   1.1     ragge 	"unused (15)",
    126   1.5     ragge 	"PC tag or data parity error",	/* Code 16: Cache error */
    127   1.5     ragge 	"data bus parity error",	/* Code 17: Read error */
    128   1.5     ragge 	"data bus error (NXM)",		/* Code 18: Write error */
    129   1.5     ragge 	"undefined data bus state",	/* Code 19: Bus error */
    130   1.1     ragge };
    131   1.5     ragge #define MC43_MAX	19
    132   1.5     ragge 
    133   1.5     ragge static int ka43_error_count = 0;
    134   1.1     ragge 
    135   1.1     ragge int
    136  1.33      matt ka43_mchk(void *addr)
    137   1.1     ragge {
    138  1.33      matt 	struct ka43_mcframe *mcf = (void*)addr;
    139   1.5     ragge 
    140   1.5     ragge 	mtpr(0x00, PR_MCESR);	/* Acknowledge the machine check */
    141   1.5     ragge 	printf("machine check %d (0x%x)\n", mcf->mc43_code, mcf->mc43_code);
    142   1.5     ragge 	printf("reason: %s\n", ka43_mctype[mcf->mc43_code & 0xff]);
    143   1.5     ragge 	if (++ka43_error_count > 10) {
    144   1.5     ragge 		printf("error_count exceeded: %d\n", ka43_error_count);
    145   1.5     ragge 		return (-1);
    146   1.5     ragge 	}
    147   1.1     ragge 
    148   1.5     ragge 	/*
    149   1.5     ragge 	 * If either the Restart flag is set or the First-Part-Done flag
    150  1.20     soren 	 * is set, and the TRAP2 (double error) bit is not set, then the
    151   1.5     ragge 	 * error is recoverable.
    152   1.5     ragge 	 */
    153   1.5     ragge 	if (mfpr(PR_PCSTS) & KA43_PCS_TRAP2) {
    154   1.5     ragge 		printf("TRAP2 (double error) in ka43_mchk.\n");
    155  1.25    provos 		panic("unrecoverable state in ka43_mchk.");
    156   1.5     ragge 		return (-1);
    157   1.5     ragge 	}
    158   1.5     ragge 	if ((mcf->mc43_code & KA43_MC_RESTART) ||
    159   1.5     ragge 	    (mcf->mc43_psl & KA43_PSL_FPDONE)) {
    160   1.5     ragge 		printf("ka43_mchk: recovering from machine-check.\n");
    161   1.5     ragge 		ka43_cache_reset();	/* reset caches */
    162   1.5     ragge 		return (0);		/* go on; */
    163   1.5     ragge 	}
    164   1.5     ragge 
    165   1.5     ragge 	/*
    166   1.5     ragge 	 * Unknown error state, panic/halt the machine!
    167   1.5     ragge 	 */
    168   1.5     ragge 	printf("ka43_mchk: unknown error state!\n");
    169   1.1     ragge 	return (-1);
    170   1.1     ragge }
    171   1.1     ragge 
    172   1.5     ragge void
    173  1.33      matt ka43_memerr(void)
    174   1.5     ragge {
    175  1.24        tv 	char sbuf[256];
    176  1.24        tv 
    177   1.5     ragge 	/*
    178   1.5     ragge 	 * Don\'t know what to do here. So just print some messages
    179   1.5     ragge 	 * and try to go on...
    180   1.5     ragge 	 */
    181  1.24        tv 
    182   1.5     ragge 	printf("memory error!\n");
    183  1.24        tv 
    184  1.34  christos 	snprintb(sbuf, sizeof(sbuf), KA43_PCSTS_BITS, mfpr(PR_PCSTS));
    185  1.24        tv 	printf("primary cache status: %s\n", sbuf);
    186  1.24        tv 
    187  1.34  christos 	snprintb(sbuf, sizeof(sbuf), KA43_SESR_BITS, *ka43_creg);
    188  1.24        tv 	printf("secondary cache status: %s\n", sbuf);
    189   1.5     ragge }
    190   1.5     ragge 
    191   1.1     ragge int
    192  1.33      matt ka43_cache_init(void)
    193   1.1     ragge {
    194   1.5     ragge 	return (ka43_cache_reset());
    195   1.5     ragge }
    196   1.1     ragge 
    197  1.14     ragge #if 0
    198   1.6     ragge void
    199  1.33      matt ka43_clear_errors(void)
    200   1.5     ragge {
    201   1.5     ragge 	int val = *ka43_creg;
    202   1.5     ragge 	val |= KA43_SESR_SERR | KA43_SESR_LERR | KA43_SESR_CERR;
    203   1.5     ragge 	*ka43_creg = val;
    204   1.1     ragge }
    205  1.14     ragge #endif
    206   1.1     ragge 
    207   1.5     ragge int
    208  1.33      matt ka43_cache_reset(void)
    209   1.1     ragge {
    210  1.24        tv 	char sbuf[256];
    211  1.24        tv 
    212   1.5     ragge 	/*
    213   1.5     ragge 	 * resetting primary and secondary caches is done in three steps:
    214   1.5     ragge 	 *	1. disable both caches
    215   1.5     ragge 	 *	2. manually clear secondary cache
    216   1.5     ragge 	 *	3. enable both caches
    217   1.5     ragge 	 */
    218   1.5     ragge 	ka43_cache_disable();
    219   1.5     ragge 	ka43_cache_invalidate();
    220   1.5     ragge 	ka43_cache_enable();
    221   1.5     ragge 
    222  1.34  christos 	snprintb(sbuf, sizeof(sbuf), KA43_PCSTS_BITS, mfpr(PR_PCSTS));
    223  1.24        tv 	printf("primary cache status: %s\n", sbuf);
    224  1.24        tv 
    225  1.34  christos 	snprintb(sbuf, sizeof(sbuf), KA43_SESR_BITS, *ka43_creg);
    226  1.24        tv 	printf("secondary cache status: %s\n", sbuf);
    227   1.1     ragge 
    228   1.1     ragge 	return (0);
    229   1.5     ragge }
    230   1.5     ragge 
    231   1.5     ragge int
    232  1.33      matt ka43_cache_disable(void)
    233   1.5     ragge {
    234   1.6     ragge 	int val;
    235   1.1     ragge 
    236   1.1     ragge 	/*
    237   1.5     ragge 	 * first disable primary cache and clear error flags
    238   1.1     ragge 	 */
    239   1.5     ragge 	mtpr(KA43_PCS_REFRESH, PR_PCSTS);	/* disable primary cache */
    240   1.5     ragge 	val = mfpr(PR_PCSTS);
    241   1.5     ragge 	mtpr(val, PR_PCSTS);			/* clear error flags */
    242   1.5     ragge 
    243   1.1     ragge 	/*
    244   1.5     ragge 	 * now disable secondary cache and clear error flags
    245   1.1     ragge 	 */
    246   1.5     ragge 	val = *ka43_creg & ~KA43_SESR_CENB;	/* BICL !!! */
    247   1.5     ragge 	*ka43_creg = val;			/* disable secondary cache */
    248   1.5     ragge 	val = KA43_SESR_SERR | KA43_SESR_LERR | KA43_SESR_CERR;
    249   1.5     ragge 	*ka43_creg = val;			/* clear error flags */
    250   1.5     ragge 
    251   1.5     ragge 	return (0);
    252   1.5     ragge }
    253   1.5     ragge 
    254   1.5     ragge int
    255  1.33      matt ka43_cache_invalidate(void)
    256   1.5     ragge {
    257   1.5     ragge 	int i, val;
    258   1.5     ragge 
    259   1.5     ragge 	val = KA43_PCTAG_PARITY;	/* clear valid flag, set parity bit */
    260   1.5     ragge 	for (i = 0; i < 256; i++) {	/* 256 Quadword entries */
    261   1.5     ragge 		mtpr(i*8, PR_PCIDX);	/* write index of tag */
    262   1.5     ragge 		mtpr(val, PR_PCTAG);	/* write value into tag */
    263   1.5     ragge 	}
    264   1.5     ragge 	val = KA43_PCS_FLUSH | KA43_PCS_REFRESH;
    265   1.5     ragge 	mtpr(val, PR_PCSTS);		/* flush primary cache */
    266   1.5     ragge 
    267   1.5     ragge 	/*
    268   1.5     ragge 	 * Rigel\'s secondary cache doesn\'t implement a valid-flag.
    269   1.5     ragge 	 * Thus we initialize all entries with out-of-range/dummy
    270   1.5     ragge 	 * addresses which will never be referenced (ie. never hit).
    271   1.5     ragge 	 * After enabling cache we also access 128K of memory starting
    272   1.5     ragge 	 * at 0x00 so that secondary cache will be filled with these
    273   1.5     ragge 	 * valid addresses...
    274   1.5     ragge 	 */
    275   1.5     ragge 	val = 0xff;
    276   1.5     ragge 	/* if (memory > 28 MB) val = 0x55; */
    277   1.5     ragge 	for (i = 0; i < KA43_CT2_SIZE; i+= 4) {	/* Quadword entries ?? */
    278   1.5     ragge 		ka43_ctag[i/4] = val;		/* reset upper and lower */
    279   1.1     ragge 	}
    280   1.5     ragge 
    281   1.5     ragge 	return (0);
    282   1.1     ragge }
    283   1.1     ragge 
    284   1.5     ragge 
    285   1.5     ragge int
    286  1.33      matt ka43_cache_enable(void)
    287   1.1     ragge {
    288   1.5     ragge 	volatile char *membase = (void*)0x80000000;	/* physical 0x00 */
    289   1.5     ragge 	int i, val;
    290   1.5     ragge 
    291   1.5     ragge 	val = KA43_PCS_FLUSH | KA43_PCS_REFRESH;
    292   1.5     ragge 	mtpr(val, PR_PCSTS);		/* flush primary cache */
    293   1.1     ragge 
    294   1.1     ragge 	/*
    295   1.5     ragge 	 * now we enable secondary cache and access first 128K of memory
    296   1.5     ragge 	 * so that secondary cache gets really initialized and holds
    297   1.5     ragge 	 * valid addresses/data...
    298   1.1     ragge 	 */
    299   1.5     ragge 	*ka43_creg = KA43_SESR_CENB;	/* enable secondary cache */
    300   1.5     ragge 	for (i=0; i<128*1024; i++) {
    301   1.5     ragge 		val += membase[i];	/* some dummy operation... */
    302   1.1     ragge 	}
    303   1.1     ragge 
    304   1.5     ragge 	val = KA43_PCS_ENABLE | KA43_PCS_REFRESH;
    305   1.5     ragge 	mtpr(val, PR_PCSTS);		/* enable primary cache */
    306   1.5     ragge 
    307   1.5     ragge 	return (0);
    308   1.1     ragge }
    309   1.1     ragge 
    310   1.1     ragge void
    311  1.33      matt ka43_conf(void)
    312   1.1     ragge {
    313  1.33      matt 	curcpu()->ci_cpustr = "Rigel, 2KB L1 cache, 128KB L2 cache";
    314  1.33      matt 
    315  1.14     ragge 	ka43_cpu = (void *)vax_map_physmem(VS_REGS, 1);
    316  1.14     ragge 	ka43_creg = (void *)vax_map_physmem(KA43_CH2_CREG, 1);
    317  1.14     ragge 	ka43_ctag = (void *)vax_map_physmem(KA43_CT2_BASE,
    318  1.14     ragge 	    (KA43_CT2_SIZE/VAX_NBPG));
    319  1.14     ragge 
    320   1.5     ragge 	/*
    321   1.5     ragge 	 * ka43_conf() gets called with MMU enabled, now it's save to
    322   1.5     ragge 	 * init/reset the caches.
    323   1.5     ragge 	 */
    324   1.5     ragge 	ka43_cache_init();
    325  1.14     ragge 
    326  1.14     ragge         clk_adrshift = 1;       /* Addressed at long's... */
    327  1.14     ragge         clk_tweak = 2;          /* ...and shift two */
    328  1.14     ragge 	clk_page = (short *)vax_map_physmem(VS_CLOCK, 1);
    329   1.1     ragge }
    330   1.1     ragge 
    331   1.1     ragge 
    332   1.1     ragge /*
    333   1.5     ragge  * The interface for communication with the LANCE ethernet controller
    334   1.5     ragge  * is setup in the xxx_steal_pages() routine. We decrease highest
    335   1.5     ragge  * available address by 64K and use this area as communication buffer.
    336   1.1     ragge  */
    337   1.1     ragge 
    338   1.1     ragge void
    339  1.33      matt ka43_steal_pages(void)
    340   1.1     ragge {
    341  1.14     ragge 	int	val;
    342   1.1     ragge 
    343   1.1     ragge 
    344   1.5     ragge 	/*
    345   1.5     ragge 	 * if LANCE\'s io-buffer is above 16 MB, then the appropriate flag
    346   1.5     ragge 	 * in the parity control register has to be set (it works as an
    347   1.5     ragge 	 * additional address bit). In any case, don\'t enable CPEN and
    348   1.5     ragge 	 * DPEN in the PARCTL register, somewhow they are internally managed
    349   1.5     ragge 	 * by the RIGEL chip itself!?!
    350   1.5     ragge 	 */
    351   1.5     ragge 	val = ka43_cpu->parctl & 0x03;	/* read the old value */
    352   1.5     ragge 	ka43_cpu->parctl = val;		/* and write new value */
    353  1.14     ragge }
    354  1.14     ragge 
    355  1.33      matt void
    356  1.33      matt ka43_clrf(void)
    357  1.14     ragge {
    358  1.28     ragge         volatile struct ka43_clock *clk = (volatile void *)clk_page;
    359   1.1     ragge 
    360  1.14     ragge         /*
    361  1.14     ragge          * Clear restart and boot in progress flags in the CPMBX.
    362  1.27     ragge 	 * The cpmbx is split into two 4-bit fields.
    363  1.27     ragge 	 * One for the current restart/boot in progress flags, and
    364  1.27     ragge 	 * one for the permanent halt flag.
    365  1.27     ragge 	 * The restart/boot in progress flag is also used as the action request
    366  1.27     ragge 	 * for the CPU at a halt. /BQT
    367  1.14     ragge          */
    368  1.27     ragge         clk->req = 0;
    369  1.14     ragge }
    370  1.14     ragge 
    371  1.33      matt void
    372  1.33      matt ka43_halt(void)
    373  1.14     ragge {
    374  1.28     ragge 	volatile struct ka43_clock *clk = (volatile void *)clk_page;
    375  1.27     ragge 	clk->req = 3;		/* 3 is halt. */
    376  1.30     perry 	__asm("halt");
    377  1.14     ragge }
    378  1.14     ragge 
    379  1.33      matt void
    380  1.33      matt ka43_reboot(int arg)
    381  1.14     ragge {
    382  1.28     ragge 	volatile struct ka43_clock *clk = (volatile void *)clk_page;
    383  1.27     ragge 	clk->req = 2;		/* 2 is reboot. */
    384  1.30     perry 	__asm("halt");
    385   1.1     ragge }
    386