intio.c revision 1.24 1 1.24 chs /* $NetBSD: intio.c,v 1.24 2004/12/13 02:14:13 chs Exp $ */
2 1.2 minoura
3 1.7 minoura /*-
4 1.2 minoura * Copyright (c) 1998 NetBSD Foundation, Inc.
5 1.2 minoura * All rights reserved.
6 1.2 minoura *
7 1.2 minoura * Redistribution and use in source and binary forms, with or without
8 1.2 minoura * modification, are permitted provided that the following conditions
9 1.2 minoura * are met:
10 1.2 minoura * 1. Redistributions of source code must retain the above copyright
11 1.2 minoura * notice, this list of conditions and the following disclaimer.
12 1.2 minoura * 2. Redistributions in binary form must reproduce the above copyright
13 1.2 minoura * notice, this list of conditions and the following disclaimer in the
14 1.2 minoura * documentation and/or other materials provided with the distribution.
15 1.2 minoura * 3. All advertising materials mentioning features or use of this software
16 1.2 minoura * must display the following acknowledgement:
17 1.7 minoura * This product includes software developed by the NetBSD
18 1.7 minoura * Foundation, Inc. and its contributors.
19 1.7 minoura * 4. Neither the name of The NetBSD Foundation nor the names of its
20 1.7 minoura * contributors may be used to endorse or promote products derived
21 1.7 minoura * from this software without specific prior written permission.
22 1.2 minoura *
23 1.7 minoura * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
24 1.7 minoura * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 1.7 minoura * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 1.7 minoura * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
27 1.7 minoura * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.7 minoura * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.7 minoura * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.7 minoura * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.7 minoura * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.7 minoura * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 1.7 minoura * POSSIBILITY OF SUCH DAMAGE.
34 1.2 minoura */
35 1.2 minoura
36 1.2 minoura /*
37 1.2 minoura * NetBSD/x68k internal I/O virtual bus.
38 1.2 minoura */
39 1.20 lukem
40 1.20 lukem #include <sys/cdefs.h>
41 1.24 chs __KERNEL_RCSID(0, "$NetBSD: intio.c,v 1.24 2004/12/13 02:14:13 chs Exp $");
42 1.2 minoura
43 1.2 minoura #include <sys/param.h>
44 1.2 minoura #include <sys/systm.h>
45 1.2 minoura #include <sys/device.h>
46 1.2 minoura #include <sys/malloc.h>
47 1.2 minoura #include <sys/mbuf.h>
48 1.2 minoura #include <sys/extent.h>
49 1.9 mrg #include <uvm/uvm_extern.h>
50 1.2 minoura
51 1.2 minoura #include <machine/bus.h>
52 1.2 minoura #include <machine/cpu.h>
53 1.2 minoura #include <machine/frame.h>
54 1.2 minoura
55 1.2 minoura #include <arch/x68k/dev/intiovar.h>
56 1.2 minoura #include <arch/x68k/dev/mfp.h>
57 1.2 minoura
58 1.2 minoura
59 1.2 minoura /*
60 1.2 minoura * bus_space(9) interface
61 1.2 minoura */
62 1.2 minoura static int intio_bus_space_map __P((bus_space_tag_t, bus_addr_t, bus_size_t, int, bus_space_handle_t *));
63 1.2 minoura static void intio_bus_space_unmap __P((bus_space_tag_t, bus_space_handle_t, bus_size_t));
64 1.2 minoura static int intio_bus_space_subregion __P((bus_space_tag_t, bus_space_handle_t, bus_size_t, bus_size_t, bus_space_handle_t *));
65 1.2 minoura
66 1.2 minoura static struct x68k_bus_space intio_bus = {
67 1.2 minoura #if 0
68 1.2 minoura X68K_INTIO_BUS,
69 1.2 minoura #endif
70 1.2 minoura intio_bus_space_map, intio_bus_space_unmap, intio_bus_space_subregion,
71 1.2 minoura x68k_bus_space_alloc, x68k_bus_space_free,
72 1.2 minoura #if 0
73 1.2 minoura x68k_bus_space_barrier,
74 1.2 minoura #endif
75 1.2 minoura
76 1.2 minoura 0
77 1.2 minoura };
78 1.2 minoura
79 1.2 minoura /*
80 1.2 minoura * bus_dma(9) interface
81 1.2 minoura */
82 1.2 minoura #define INTIO_DMA_BOUNCE_THRESHOLD (16 * 1024 * 1024)
83 1.2 minoura int _intio_bus_dmamap_create __P((bus_dma_tag_t, bus_size_t, int,
84 1.2 minoura bus_size_t, bus_size_t, int, bus_dmamap_t *));
85 1.2 minoura void _intio_bus_dmamap_destroy __P((bus_dma_tag_t, bus_dmamap_t));
86 1.2 minoura int _intio_bus_dmamap_load __P((bus_dma_tag_t, bus_dmamap_t, void *,
87 1.2 minoura bus_size_t, struct proc *, int));
88 1.2 minoura int _intio_bus_dmamap_load_mbuf __P((bus_dma_tag_t, bus_dmamap_t,
89 1.2 minoura struct mbuf *, int));
90 1.2 minoura int _intio_bus_dmamap_load_uio __P((bus_dma_tag_t, bus_dmamap_t,
91 1.2 minoura struct uio *, int));
92 1.2 minoura int _intio_bus_dmamap_load_raw __P((bus_dma_tag_t, bus_dmamap_t,
93 1.2 minoura bus_dma_segment_t *, int, bus_size_t, int));
94 1.2 minoura void _intio_bus_dmamap_unload __P((bus_dma_tag_t, bus_dmamap_t));
95 1.2 minoura void _intio_bus_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t,
96 1.2 minoura bus_addr_t, bus_size_t, int));
97 1.2 minoura
98 1.2 minoura int _intio_bus_dmamem_alloc __P((bus_dma_tag_t, bus_size_t, bus_size_t,
99 1.2 minoura bus_size_t, bus_dma_segment_t *, int, int *, int));
100 1.2 minoura
101 1.2 minoura int _intio_dma_alloc_bouncebuf __P((bus_dma_tag_t, bus_dmamap_t,
102 1.2 minoura bus_size_t, int));
103 1.2 minoura void _intio_dma_free_bouncebuf __P((bus_dma_tag_t, bus_dmamap_t));
104 1.2 minoura
105 1.2 minoura struct x68k_bus_dma intio_bus_dma = {
106 1.2 minoura INTIO_DMA_BOUNCE_THRESHOLD,
107 1.2 minoura _intio_bus_dmamap_create,
108 1.2 minoura _intio_bus_dmamap_destroy,
109 1.2 minoura _intio_bus_dmamap_load,
110 1.2 minoura _intio_bus_dmamap_load_mbuf,
111 1.2 minoura _intio_bus_dmamap_load_uio,
112 1.2 minoura _intio_bus_dmamap_load_raw,
113 1.2 minoura _intio_bus_dmamap_unload,
114 1.2 minoura _intio_bus_dmamap_sync,
115 1.2 minoura _intio_bus_dmamem_alloc,
116 1.2 minoura x68k_bus_dmamem_free,
117 1.2 minoura x68k_bus_dmamem_map,
118 1.2 minoura x68k_bus_dmamem_unmap,
119 1.2 minoura x68k_bus_dmamem_mmap,
120 1.2 minoura };
121 1.2 minoura
122 1.2 minoura /*
123 1.2 minoura * autoconf stuff
124 1.2 minoura */
125 1.2 minoura static int intio_match __P((struct device *, struct cfdata *, void *));
126 1.2 minoura static void intio_attach __P((struct device *, struct device *, void *));
127 1.2 minoura static int intio_search __P((struct device *, struct cfdata *cf, void *));
128 1.2 minoura static int intio_print __P((void *, const char *));
129 1.2 minoura static void intio_alloc_system_ports __P((struct intio_softc*));
130 1.2 minoura
131 1.15 thorpej CFATTACH_DECL(intio, sizeof(struct intio_softc),
132 1.16 thorpej intio_match, intio_attach, NULL, NULL);
133 1.2 minoura
134 1.24 chs extern struct cfdriver intio_cd;
135 1.24 chs
136 1.24 chs static int intio_attached;
137 1.24 chs
138 1.2 minoura static struct intio_interrupt_vector {
139 1.2 minoura intio_intr_handler_t iiv_handler;
140 1.2 minoura void *iiv_arg;
141 1.2 minoura int iiv_intrcntoff;
142 1.5 minoura } iiv[256] = {{0,},};
143 1.2 minoura
144 1.2 minoura /* used in console initialization */
145 1.2 minoura extern int x68k_realconfig;
146 1.2 minoura int x68k_config_found __P((struct cfdata *, struct device *,
147 1.2 minoura void *, cfprint_t));
148 1.2 minoura static struct cfdata *cfdata_intiobus = NULL;
149 1.2 minoura
150 1.2 minoura /* other static functions */
151 1.2 minoura static int scan_intrnames __P((const char *));
152 1.4 minoura #ifdef DEBUG
153 1.4 minoura int intio_debug = 0;
154 1.4 minoura #endif
155 1.2 minoura
156 1.2 minoura static int
157 1.2 minoura intio_match(parent, cf, aux)
158 1.2 minoura struct device *parent;
159 1.2 minoura struct cfdata *cf;
160 1.2 minoura void *aux; /* NULL */
161 1.2 minoura {
162 1.2 minoura if (strcmp(aux, intio_cd.cd_name) != 0)
163 1.2 minoura return (0);
164 1.24 chs if (intio_attached)
165 1.2 minoura return (0);
166 1.2 minoura if (x68k_realconfig == 0)
167 1.2 minoura cfdata_intiobus = cf; /* XXX */
168 1.2 minoura
169 1.2 minoura return (1);
170 1.2 minoura }
171 1.2 minoura
172 1.2 minoura
173 1.2 minoura /* used in console initialization: configure only MFP */
174 1.2 minoura static struct intio_attach_args initial_ia = {
175 1.2 minoura &intio_bus,
176 1.2 minoura 0/*XXX*/,
177 1.2 minoura
178 1.2 minoura "mfp", /* ia_name */
179 1.2 minoura MFP_ADDR, /* ia_addr */
180 1.6 minoura 0x30, /* ia_size */
181 1.2 minoura MFP_INTR, /* ia_intr */
182 1.2 minoura -1 /* ia_dma */
183 1.2 minoura -1, /* ia_dmaintr */
184 1.2 minoura };
185 1.2 minoura
186 1.2 minoura static void
187 1.2 minoura intio_attach(parent, self, aux)
188 1.2 minoura struct device *parent, *self;
189 1.2 minoura void *aux; /* NULL */
190 1.2 minoura {
191 1.2 minoura struct intio_softc *sc = (struct intio_softc *)self;
192 1.2 minoura struct intio_attach_args ia;
193 1.2 minoura
194 1.2 minoura if (self == NULL) {
195 1.2 minoura /* console only init */
196 1.2 minoura x68k_config_found(cfdata_intiobus, NULL, &initial_ia, NULL);
197 1.2 minoura return;
198 1.2 minoura }
199 1.2 minoura
200 1.24 chs intio_attached = 1;
201 1.24 chs
202 1.3 minoura printf (" mapped at %8p\n", intiobase);
203 1.2 minoura
204 1.2 minoura sc->sc_map = extent_create("intiomap",
205 1.2 minoura PHYS_INTIODEV,
206 1.2 minoura PHYS_INTIODEV + 0x400000,
207 1.22 jdolecek M_DEVBUF, NULL, 0, EX_NOWAIT);
208 1.2 minoura intio_alloc_system_ports (sc);
209 1.2 minoura
210 1.2 minoura sc->sc_bst = &intio_bus;
211 1.2 minoura sc->sc_bst->x68k_bus_device = self;
212 1.2 minoura sc->sc_dmat = &intio_bus_dma;
213 1.2 minoura sc->sc_dmac = 0;
214 1.2 minoura
215 1.11 wiz memset(iiv, 0, sizeof (struct intio_interrupt_vector) * 256);
216 1.2 minoura
217 1.2 minoura ia.ia_bst = sc->sc_bst;
218 1.2 minoura ia.ia_dmat = sc->sc_dmat;
219 1.2 minoura
220 1.2 minoura config_search (intio_search, self, &ia);
221 1.2 minoura }
222 1.2 minoura
223 1.2 minoura static int
224 1.2 minoura intio_search(parent, cf, aux)
225 1.2 minoura struct device *parent;
226 1.2 minoura struct cfdata *cf;
227 1.2 minoura void *aux;
228 1.2 minoura {
229 1.2 minoura struct intio_attach_args *ia = aux;
230 1.2 minoura struct intio_softc *sc = (struct intio_softc *)parent;
231 1.2 minoura
232 1.2 minoura ia->ia_bst = sc->sc_bst;
233 1.2 minoura ia->ia_dmat = sc->sc_dmat;
234 1.12 thorpej ia->ia_name = cf->cf_name;
235 1.2 minoura ia->ia_addr = cf->cf_addr;
236 1.2 minoura ia->ia_intr = cf->cf_intr;
237 1.2 minoura ia->ia_dma = cf->cf_dma;
238 1.2 minoura ia->ia_dmaintr = cf->cf_dmaintr;
239 1.2 minoura
240 1.13 thorpej if (config_match(parent, cf, ia) > 0)
241 1.2 minoura config_attach(parent, cf, ia, intio_print);
242 1.2 minoura
243 1.2 minoura return (0);
244 1.2 minoura }
245 1.2 minoura
246 1.2 minoura static int
247 1.2 minoura intio_print(aux, name)
248 1.2 minoura void *aux;
249 1.2 minoura const char *name;
250 1.2 minoura {
251 1.2 minoura struct intio_attach_args *ia = aux;
252 1.2 minoura
253 1.2 minoura /* if (ia->ia_addr > 0) */
254 1.17 thorpej aprint_normal (" addr 0x%06x", ia->ia_addr);
255 1.2 minoura if (ia->ia_intr > 0)
256 1.17 thorpej aprint_normal (" intr 0x%02x", ia->ia_intr);
257 1.2 minoura if (ia->ia_dma >= 0) {
258 1.17 thorpej aprint_normal (" using DMA ch%d", ia->ia_dma);
259 1.2 minoura if (ia->ia_dmaintr > 0)
260 1.17 thorpej aprint_normal (" intr 0x%02x and 0x%02x",
261 1.2 minoura ia->ia_dmaintr, ia->ia_dmaintr+1);
262 1.2 minoura }
263 1.2 minoura
264 1.2 minoura return (QUIET);
265 1.2 minoura }
266 1.2 minoura
267 1.2 minoura /*
268 1.2 minoura * intio memory map manager
269 1.2 minoura */
270 1.2 minoura
271 1.2 minoura int
272 1.2 minoura intio_map_allocate_region(parent, ia, flag)
273 1.2 minoura struct device *parent;
274 1.2 minoura struct intio_attach_args *ia;
275 1.2 minoura enum intio_map_flag flag; /* INTIO_MAP_TESTONLY or INTIO_MAP_ALLOCATE */
276 1.2 minoura {
277 1.2 minoura struct intio_softc *sc = (struct intio_softc*) parent;
278 1.2 minoura struct extent *map = sc->sc_map;
279 1.2 minoura int r;
280 1.2 minoura
281 1.2 minoura r = extent_alloc_region (map, ia->ia_addr, ia->ia_size, 0);
282 1.2 minoura #ifdef DEBUG
283 1.4 minoura if (intio_debug)
284 1.4 minoura extent_print (map);
285 1.2 minoura #endif
286 1.2 minoura if (r == 0) {
287 1.2 minoura if (flag != INTIO_MAP_ALLOCATE)
288 1.2 minoura extent_free (map, ia->ia_addr, ia->ia_size, 0);
289 1.2 minoura return 0;
290 1.2 minoura }
291 1.2 minoura
292 1.2 minoura return -1;
293 1.2 minoura }
294 1.2 minoura
295 1.2 minoura int
296 1.2 minoura intio_map_free_region(parent, ia)
297 1.2 minoura struct device *parent;
298 1.2 minoura struct intio_attach_args *ia;
299 1.2 minoura {
300 1.2 minoura struct intio_softc *sc = (struct intio_softc*) parent;
301 1.2 minoura struct extent *map = sc->sc_map;
302 1.2 minoura
303 1.2 minoura extent_free (map, ia->ia_addr, ia->ia_size, 0);
304 1.2 minoura #ifdef DEBUG
305 1.4 minoura if (intio_debug)
306 1.4 minoura extent_print (map);
307 1.2 minoura #endif
308 1.2 minoura return 0;
309 1.2 minoura }
310 1.2 minoura
311 1.2 minoura void
312 1.2 minoura intio_alloc_system_ports(sc)
313 1.2 minoura struct intio_softc *sc;
314 1.2 minoura {
315 1.2 minoura extent_alloc_region (sc->sc_map, INTIO_SYSPORT, 16, 0);
316 1.2 minoura extent_alloc_region (sc->sc_map, INTIO_SICILIAN, 0x2000, 0);
317 1.2 minoura }
318 1.2 minoura
319 1.2 minoura
320 1.2 minoura /*
321 1.2 minoura * intio bus space stuff.
322 1.2 minoura */
323 1.2 minoura static int
324 1.2 minoura intio_bus_space_map(t, bpa, size, flags, bshp)
325 1.2 minoura bus_space_tag_t t;
326 1.2 minoura bus_addr_t bpa;
327 1.2 minoura bus_size_t size;
328 1.2 minoura int flags;
329 1.2 minoura bus_space_handle_t *bshp;
330 1.2 minoura {
331 1.2 minoura /*
332 1.2 minoura * Intio bus is mapped permanently.
333 1.2 minoura */
334 1.2 minoura *bshp = (bus_space_handle_t)
335 1.2 minoura ((u_int) bpa - PHYS_INTIODEV + intiobase);
336 1.2 minoura /*
337 1.10 isaki * Some devices are mapped on odd or even addresses only.
338 1.2 minoura */
339 1.10 isaki if ((flags & BUS_SPACE_MAP_SHIFTED_MASK) == BUS_SPACE_MAP_SHIFTED_ODD)
340 1.2 minoura *bshp += 0x80000001;
341 1.10 isaki if ((flags & BUS_SPACE_MAP_SHIFTED_MASK) == BUS_SPACE_MAP_SHIFTED_EVEN)
342 1.10 isaki *bshp += 0x80000000;
343 1.2 minoura
344 1.2 minoura return (0);
345 1.2 minoura }
346 1.2 minoura
347 1.2 minoura static void
348 1.2 minoura intio_bus_space_unmap(t, bsh, size)
349 1.2 minoura bus_space_tag_t t;
350 1.2 minoura bus_space_handle_t bsh;
351 1.2 minoura bus_size_t size;
352 1.2 minoura {
353 1.2 minoura return;
354 1.2 minoura }
355 1.2 minoura
356 1.2 minoura static int
357 1.2 minoura intio_bus_space_subregion(t, bsh, offset, size, nbshp)
358 1.2 minoura bus_space_tag_t t;
359 1.2 minoura bus_space_handle_t bsh;
360 1.2 minoura bus_size_t offset, size;
361 1.2 minoura bus_space_handle_t *nbshp;
362 1.2 minoura {
363 1.2 minoura
364 1.2 minoura *nbshp = bsh + offset;
365 1.2 minoura return (0);
366 1.2 minoura }
367 1.2 minoura
368 1.2 minoura
369 1.2 minoura /*
370 1.2 minoura * interrupt handler
371 1.2 minoura */
372 1.2 minoura int
373 1.2 minoura intio_intr_establish (vector, name, handler, arg)
374 1.2 minoura int vector;
375 1.2 minoura const char *name; /* XXX */
376 1.2 minoura intio_intr_handler_t handler;
377 1.2 minoura void *arg;
378 1.2 minoura {
379 1.2 minoura if (vector < 16)
380 1.2 minoura panic ("Invalid interrupt vector");
381 1.2 minoura if (iiv[vector].iiv_handler)
382 1.2 minoura return EBUSY;
383 1.2 minoura iiv[vector].iiv_handler = handler;
384 1.2 minoura iiv[vector].iiv_arg = arg;
385 1.2 minoura iiv[vector].iiv_intrcntoff = scan_intrnames(name);
386 1.2 minoura
387 1.2 minoura return 0;
388 1.2 minoura }
389 1.2 minoura
390 1.2 minoura static int
391 1.2 minoura scan_intrnames (name)
392 1.2 minoura const char *name;
393 1.2 minoura {
394 1.2 minoura extern char intrnames[];
395 1.2 minoura extern char eintrnames[];
396 1.2 minoura int r = 0;
397 1.2 minoura char *p = &intrnames[0];
398 1.2 minoura
399 1.2 minoura for (;;) {
400 1.2 minoura if (*p == 0) { /* new intr */
401 1.2 minoura if (p + strlen(name) >= eintrnames)
402 1.2 minoura panic ("Interrupt statics buffer overrun.");
403 1.2 minoura strcpy (p, name);
404 1.2 minoura break;
405 1.2 minoura }
406 1.2 minoura if (strcmp(p, name) == 0)
407 1.2 minoura break;
408 1.2 minoura r++;
409 1.2 minoura while (*p++ != 0);
410 1.2 minoura }
411 1.2 minoura
412 1.2 minoura return r;
413 1.2 minoura }
414 1.2 minoura
415 1.2 minoura int
416 1.2 minoura intio_intr_disestablish (vector, arg)
417 1.2 minoura int vector;
418 1.2 minoura void *arg;
419 1.2 minoura {
420 1.2 minoura if (iiv[vector].iiv_handler == 0 || iiv[vector].iiv_arg != arg)
421 1.2 minoura return EINVAL;
422 1.2 minoura iiv[vector].iiv_handler = 0;
423 1.2 minoura iiv[vector].iiv_arg = 0;
424 1.2 minoura
425 1.2 minoura return 0;
426 1.2 minoura }
427 1.2 minoura
428 1.2 minoura int
429 1.2 minoura intio_intr (frame)
430 1.2 minoura struct frame *frame;
431 1.2 minoura {
432 1.2 minoura int vector = frame->f_vector / 4;
433 1.2 minoura extern int intrcnt[];
434 1.2 minoura
435 1.2 minoura #if 0 /* this is not correct now */
436 1.2 minoura /* CAUTION: HERE WE ARE IN SPLHIGH() */
437 1.2 minoura /* LOWER TO APPROPRIATE IPL AT VERY FIRST IN THE HANDLER!! */
438 1.2 minoura #endif
439 1.2 minoura if (iiv[vector].iiv_handler == 0) {
440 1.21 nsmrtks printf ("Stray interrupt: %d type %x, pc %x\n",
441 1.21 nsmrtks vector, frame->f_format, frame->f_pc);
442 1.2 minoura return 0;
443 1.2 minoura }
444 1.2 minoura
445 1.2 minoura intrcnt[iiv[vector].iiv_intrcntoff]++;
446 1.2 minoura
447 1.2 minoura return (*(iiv[vector].iiv_handler)) (iiv[vector].iiv_arg);
448 1.2 minoura }
449 1.2 minoura
450 1.2 minoura /*
451 1.23 wiz * Intio I/O controller interrupt
452 1.2 minoura */
453 1.3 minoura static u_int8_t intio_ivec = 0;
454 1.3 minoura
455 1.2 minoura void
456 1.2 minoura intio_set_ivec (vec)
457 1.2 minoura int vec;
458 1.2 minoura {
459 1.2 minoura vec &= 0xfc;
460 1.2 minoura
461 1.2 minoura if (intio_ivec && intio_ivec != (vec & 0xfc))
462 1.2 minoura panic ("Wrong interrupt vector for Sicilian.");
463 1.2 minoura
464 1.2 minoura intio_ivec = vec;
465 1.2 minoura intio_set_sicilian_ivec(vec);
466 1.2 minoura }
467 1.2 minoura
468 1.2 minoura
469 1.2 minoura /*
470 1.19 wiz * intio bus DMA stuff. stolen from arch/i386/isa/isa_machdep.c
471 1.2 minoura */
472 1.2 minoura
473 1.2 minoura /*
474 1.2 minoura * Create an INTIO DMA map.
475 1.2 minoura */
476 1.2 minoura int
477 1.2 minoura _intio_bus_dmamap_create(t, size, nsegments, maxsegsz, boundary, flags, dmamp)
478 1.2 minoura bus_dma_tag_t t;
479 1.2 minoura bus_size_t size;
480 1.2 minoura int nsegments;
481 1.2 minoura bus_size_t maxsegsz;
482 1.2 minoura bus_size_t boundary;
483 1.2 minoura int flags;
484 1.2 minoura bus_dmamap_t *dmamp;
485 1.2 minoura {
486 1.2 minoura struct intio_dma_cookie *cookie;
487 1.2 minoura bus_dmamap_t map;
488 1.2 minoura int error, cookieflags;
489 1.2 minoura void *cookiestore;
490 1.2 minoura size_t cookiesize;
491 1.2 minoura extern paddr_t avail_end;
492 1.2 minoura
493 1.2 minoura /* Call common function to create the basic map. */
494 1.2 minoura error = x68k_bus_dmamap_create(t, size, nsegments, maxsegsz, boundary,
495 1.2 minoura flags, dmamp);
496 1.2 minoura if (error)
497 1.2 minoura return (error);
498 1.2 minoura
499 1.2 minoura map = *dmamp;
500 1.2 minoura map->x68k_dm_cookie = NULL;
501 1.2 minoura
502 1.2 minoura cookiesize = sizeof(struct intio_dma_cookie);
503 1.2 minoura
504 1.2 minoura /*
505 1.2 minoura * INTIO only has 24-bits of address space. This means
506 1.2 minoura * we can't DMA to pages over 16M. In order to DMA to
507 1.2 minoura * arbitrary buffers, we use "bounce buffers" - pages
508 1.2 minoura * in memory below the 16M boundary. On DMA reads,
509 1.2 minoura * DMA happens to the bounce buffers, and is copied into
510 1.2 minoura * the caller's buffer. On writes, data is copied into
511 1.2 minoura * but bounce buffer, and the DMA happens from those
512 1.2 minoura * pages. To software using the DMA mapping interface,
513 1.2 minoura * this looks simply like a data cache.
514 1.2 minoura *
515 1.2 minoura * If we have more than 16M of RAM in the system, we may
516 1.2 minoura * need bounce buffers. We check and remember that here.
517 1.2 minoura *
518 1.2 minoura * ...or, there is an opposite case. The most segments
519 1.18 thorpej * a transfer will require is (maxxfer / PAGE_SIZE) + 1. If
520 1.2 minoura * the caller can't handle that many segments (e.g. the
521 1.2 minoura * DMAC), we may have to bounce it as well.
522 1.2 minoura */
523 1.2 minoura if (avail_end <= t->_bounce_thresh)
524 1.2 minoura /* Bouncing not necessary due to memory size. */
525 1.2 minoura map->x68k_dm_bounce_thresh = 0;
526 1.2 minoura cookieflags = 0;
527 1.2 minoura if (map->x68k_dm_bounce_thresh != 0 ||
528 1.18 thorpej ((map->x68k_dm_size / PAGE_SIZE) + 1) > map->x68k_dm_segcnt) {
529 1.2 minoura cookieflags |= ID_MIGHT_NEED_BOUNCE;
530 1.2 minoura cookiesize += (sizeof(bus_dma_segment_t) * map->x68k_dm_segcnt);
531 1.2 minoura }
532 1.2 minoura
533 1.2 minoura /*
534 1.2 minoura * Allocate our cookie.
535 1.2 minoura */
536 1.2 minoura if ((cookiestore = malloc(cookiesize, M_DMAMAP,
537 1.2 minoura (flags & BUS_DMA_NOWAIT) ? M_NOWAIT : M_WAITOK)) == NULL) {
538 1.2 minoura error = ENOMEM;
539 1.2 minoura goto out;
540 1.2 minoura }
541 1.2 minoura memset(cookiestore, 0, cookiesize);
542 1.2 minoura cookie = (struct intio_dma_cookie *)cookiestore;
543 1.2 minoura cookie->id_flags = cookieflags;
544 1.2 minoura map->x68k_dm_cookie = cookie;
545 1.2 minoura
546 1.2 minoura if (cookieflags & ID_MIGHT_NEED_BOUNCE) {
547 1.2 minoura /*
548 1.2 minoura * Allocate the bounce pages now if the caller
549 1.2 minoura * wishes us to do so.
550 1.2 minoura */
551 1.2 minoura if ((flags & BUS_DMA_ALLOCNOW) == 0)
552 1.2 minoura goto out;
553 1.2 minoura
554 1.2 minoura error = _intio_dma_alloc_bouncebuf(t, map, size, flags);
555 1.2 minoura }
556 1.2 minoura
557 1.2 minoura out:
558 1.2 minoura if (error) {
559 1.2 minoura if (map->x68k_dm_cookie != NULL)
560 1.2 minoura free(map->x68k_dm_cookie, M_DMAMAP);
561 1.2 minoura x68k_bus_dmamap_destroy(t, map);
562 1.2 minoura }
563 1.2 minoura return (error);
564 1.2 minoura }
565 1.2 minoura
566 1.2 minoura /*
567 1.2 minoura * Destroy an INTIO DMA map.
568 1.2 minoura */
569 1.2 minoura void
570 1.2 minoura _intio_bus_dmamap_destroy(t, map)
571 1.2 minoura bus_dma_tag_t t;
572 1.2 minoura bus_dmamap_t map;
573 1.2 minoura {
574 1.2 minoura struct intio_dma_cookie *cookie = map->x68k_dm_cookie;
575 1.2 minoura
576 1.2 minoura /*
577 1.2 minoura * Free any bounce pages this map might hold.
578 1.2 minoura */
579 1.2 minoura if (cookie->id_flags & ID_HAS_BOUNCE)
580 1.2 minoura _intio_dma_free_bouncebuf(t, map);
581 1.2 minoura
582 1.2 minoura free(cookie, M_DMAMAP);
583 1.2 minoura x68k_bus_dmamap_destroy(t, map);
584 1.2 minoura }
585 1.2 minoura
586 1.2 minoura /*
587 1.2 minoura * Load an INTIO DMA map with a linear buffer.
588 1.2 minoura */
589 1.2 minoura int
590 1.2 minoura _intio_bus_dmamap_load(t, map, buf, buflen, p, flags)
591 1.2 minoura bus_dma_tag_t t;
592 1.2 minoura bus_dmamap_t map;
593 1.2 minoura void *buf;
594 1.2 minoura bus_size_t buflen;
595 1.2 minoura struct proc *p;
596 1.2 minoura int flags;
597 1.2 minoura {
598 1.2 minoura struct intio_dma_cookie *cookie = map->x68k_dm_cookie;
599 1.2 minoura int error;
600 1.2 minoura
601 1.2 minoura /*
602 1.2 minoura * Make sure that on error condition we return "no valid mappings."
603 1.2 minoura */
604 1.2 minoura map->dm_mapsize = 0;
605 1.2 minoura map->dm_nsegs = 0;
606 1.2 minoura
607 1.2 minoura /*
608 1.2 minoura * Try to load the map the normal way. If this errors out,
609 1.2 minoura * and we can bounce, we will.
610 1.2 minoura */
611 1.2 minoura error = x68k_bus_dmamap_load(t, map, buf, buflen, p, flags);
612 1.2 minoura if (error == 0 ||
613 1.2 minoura (error != 0 && (cookie->id_flags & ID_MIGHT_NEED_BOUNCE) == 0))
614 1.2 minoura return (error);
615 1.2 minoura
616 1.2 minoura /*
617 1.2 minoura * Allocate bounce pages, if necessary.
618 1.2 minoura */
619 1.2 minoura if ((cookie->id_flags & ID_HAS_BOUNCE) == 0) {
620 1.2 minoura error = _intio_dma_alloc_bouncebuf(t, map, buflen, flags);
621 1.2 minoura if (error)
622 1.2 minoura return (error);
623 1.2 minoura }
624 1.2 minoura
625 1.2 minoura /*
626 1.2 minoura * Cache a pointer to the caller's buffer and load the DMA map
627 1.2 minoura * with the bounce buffer.
628 1.2 minoura */
629 1.2 minoura cookie->id_origbuf = buf;
630 1.2 minoura cookie->id_origbuflen = buflen;
631 1.2 minoura cookie->id_buftype = ID_BUFTYPE_LINEAR;
632 1.2 minoura error = x68k_bus_dmamap_load(t, map, cookie->id_bouncebuf, buflen,
633 1.2 minoura p, flags);
634 1.2 minoura if (error) {
635 1.2 minoura /*
636 1.2 minoura * Free the bounce pages, unless our resources
637 1.2 minoura * are reserved for our exclusive use.
638 1.2 minoura */
639 1.2 minoura if ((map->x68k_dm_flags & BUS_DMA_ALLOCNOW) == 0)
640 1.2 minoura _intio_dma_free_bouncebuf(t, map);
641 1.2 minoura return (error);
642 1.2 minoura }
643 1.2 minoura
644 1.2 minoura /* ...so _intio_bus_dmamap_sync() knows we're bouncing */
645 1.2 minoura cookie->id_flags |= ID_IS_BOUNCING;
646 1.2 minoura return (0);
647 1.2 minoura }
648 1.2 minoura
649 1.2 minoura /*
650 1.2 minoura * Like _intio_bus_dmamap_load(), but for mbufs.
651 1.2 minoura */
652 1.2 minoura int
653 1.2 minoura _intio_bus_dmamap_load_mbuf(t, map, m0, flags)
654 1.2 minoura bus_dma_tag_t t;
655 1.2 minoura bus_dmamap_t map;
656 1.2 minoura struct mbuf *m0;
657 1.2 minoura int flags;
658 1.2 minoura {
659 1.2 minoura struct intio_dma_cookie *cookie = map->x68k_dm_cookie;
660 1.2 minoura int error;
661 1.2 minoura
662 1.2 minoura /*
663 1.2 minoura * Make sure on error condition we return "no valid mappings."
664 1.2 minoura */
665 1.2 minoura map->dm_mapsize = 0;
666 1.2 minoura map->dm_nsegs = 0;
667 1.2 minoura
668 1.2 minoura #ifdef DIAGNOSTIC
669 1.2 minoura if ((m0->m_flags & M_PKTHDR) == 0)
670 1.2 minoura panic("_intio_bus_dmamap_load_mbuf: no packet header");
671 1.2 minoura #endif
672 1.2 minoura
673 1.2 minoura if (m0->m_pkthdr.len > map->x68k_dm_size)
674 1.2 minoura return (EINVAL);
675 1.2 minoura
676 1.2 minoura /*
677 1.2 minoura * Try to load the map the normal way. If this errors out,
678 1.2 minoura * and we can bounce, we will.
679 1.2 minoura */
680 1.2 minoura error = x68k_bus_dmamap_load_mbuf(t, map, m0, flags);
681 1.2 minoura if (error == 0 ||
682 1.2 minoura (error != 0 && (cookie->id_flags & ID_MIGHT_NEED_BOUNCE) == 0))
683 1.2 minoura return (error);
684 1.2 minoura
685 1.2 minoura /*
686 1.2 minoura * Allocate bounce pages, if necessary.
687 1.2 minoura */
688 1.2 minoura if ((cookie->id_flags & ID_HAS_BOUNCE) == 0) {
689 1.2 minoura error = _intio_dma_alloc_bouncebuf(t, map, m0->m_pkthdr.len,
690 1.2 minoura flags);
691 1.2 minoura if (error)
692 1.2 minoura return (error);
693 1.2 minoura }
694 1.2 minoura
695 1.2 minoura /*
696 1.2 minoura * Cache a pointer to the caller's buffer and load the DMA map
697 1.2 minoura * with the bounce buffer.
698 1.2 minoura */
699 1.2 minoura cookie->id_origbuf = m0;
700 1.2 minoura cookie->id_origbuflen = m0->m_pkthdr.len; /* not really used */
701 1.2 minoura cookie->id_buftype = ID_BUFTYPE_MBUF;
702 1.2 minoura error = x68k_bus_dmamap_load(t, map, cookie->id_bouncebuf,
703 1.2 minoura m0->m_pkthdr.len, NULL, flags);
704 1.2 minoura if (error) {
705 1.2 minoura /*
706 1.2 minoura * Free the bounce pages, unless our resources
707 1.2 minoura * are reserved for our exclusive use.
708 1.2 minoura */
709 1.2 minoura if ((map->x68k_dm_flags & BUS_DMA_ALLOCNOW) == 0)
710 1.2 minoura _intio_dma_free_bouncebuf(t, map);
711 1.2 minoura return (error);
712 1.2 minoura }
713 1.2 minoura
714 1.2 minoura /* ...so _intio_bus_dmamap_sync() knows we're bouncing */
715 1.2 minoura cookie->id_flags |= ID_IS_BOUNCING;
716 1.2 minoura return (0);
717 1.2 minoura }
718 1.2 minoura
719 1.2 minoura /*
720 1.2 minoura * Like _intio_bus_dmamap_load(), but for uios.
721 1.2 minoura */
722 1.2 minoura int
723 1.2 minoura _intio_bus_dmamap_load_uio(t, map, uio, flags)
724 1.2 minoura bus_dma_tag_t t;
725 1.2 minoura bus_dmamap_t map;
726 1.2 minoura struct uio *uio;
727 1.2 minoura int flags;
728 1.2 minoura {
729 1.2 minoura panic("_intio_bus_dmamap_load_uio: not implemented");
730 1.2 minoura }
731 1.2 minoura
732 1.2 minoura /*
733 1.2 minoura * Like _intio_bus_dmamap_load(), but for raw memory allocated with
734 1.2 minoura * bus_dmamem_alloc().
735 1.2 minoura */
736 1.2 minoura int
737 1.2 minoura _intio_bus_dmamap_load_raw(t, map, segs, nsegs, size, flags)
738 1.2 minoura bus_dma_tag_t t;
739 1.2 minoura bus_dmamap_t map;
740 1.2 minoura bus_dma_segment_t *segs;
741 1.2 minoura int nsegs;
742 1.2 minoura bus_size_t size;
743 1.2 minoura int flags;
744 1.2 minoura {
745 1.2 minoura
746 1.2 minoura panic("_intio_bus_dmamap_load_raw: not implemented");
747 1.2 minoura }
748 1.2 minoura
749 1.2 minoura /*
750 1.2 minoura * Unload an INTIO DMA map.
751 1.2 minoura */
752 1.2 minoura void
753 1.2 minoura _intio_bus_dmamap_unload(t, map)
754 1.2 minoura bus_dma_tag_t t;
755 1.2 minoura bus_dmamap_t map;
756 1.2 minoura {
757 1.2 minoura struct intio_dma_cookie *cookie = map->x68k_dm_cookie;
758 1.2 minoura
759 1.2 minoura /*
760 1.2 minoura * If we have bounce pages, free them, unless they're
761 1.2 minoura * reserved for our exclusive use.
762 1.2 minoura */
763 1.2 minoura if ((cookie->id_flags & ID_HAS_BOUNCE) &&
764 1.2 minoura (map->x68k_dm_flags & BUS_DMA_ALLOCNOW) == 0)
765 1.2 minoura _intio_dma_free_bouncebuf(t, map);
766 1.2 minoura
767 1.2 minoura cookie->id_flags &= ~ID_IS_BOUNCING;
768 1.2 minoura cookie->id_buftype = ID_BUFTYPE_INVALID;
769 1.2 minoura
770 1.2 minoura /*
771 1.2 minoura * Do the generic bits of the unload.
772 1.2 minoura */
773 1.2 minoura x68k_bus_dmamap_unload(t, map);
774 1.2 minoura }
775 1.2 minoura
776 1.2 minoura /*
777 1.2 minoura * Synchronize an INTIO DMA map.
778 1.2 minoura */
779 1.2 minoura void
780 1.2 minoura _intio_bus_dmamap_sync(t, map, offset, len, ops)
781 1.2 minoura bus_dma_tag_t t;
782 1.2 minoura bus_dmamap_t map;
783 1.2 minoura bus_addr_t offset;
784 1.2 minoura bus_size_t len;
785 1.2 minoura int ops;
786 1.2 minoura {
787 1.2 minoura struct intio_dma_cookie *cookie = map->x68k_dm_cookie;
788 1.2 minoura
789 1.2 minoura /*
790 1.2 minoura * Mixing PRE and POST operations is not allowed.
791 1.2 minoura */
792 1.2 minoura if ((ops & (BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)) != 0 &&
793 1.2 minoura (ops & (BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)) != 0)
794 1.2 minoura panic("_intio_bus_dmamap_sync: mix PRE and POST");
795 1.2 minoura
796 1.2 minoura #ifdef DIAGNOSTIC
797 1.2 minoura if ((ops & (BUS_DMASYNC_PREWRITE|BUS_DMASYNC_POSTREAD)) != 0) {
798 1.2 minoura if (offset >= map->dm_mapsize)
799 1.2 minoura panic("_intio_bus_dmamap_sync: bad offset");
800 1.2 minoura if (len == 0 || (offset + len) > map->dm_mapsize)
801 1.2 minoura panic("_intio_bus_dmamap_sync: bad length");
802 1.2 minoura }
803 1.2 minoura #endif
804 1.2 minoura
805 1.2 minoura /*
806 1.2 minoura * If we're not bouncing, just return; nothing to do.
807 1.2 minoura */
808 1.2 minoura if ((cookie->id_flags & ID_IS_BOUNCING) == 0)
809 1.2 minoura return;
810 1.2 minoura
811 1.2 minoura switch (cookie->id_buftype) {
812 1.2 minoura case ID_BUFTYPE_LINEAR:
813 1.2 minoura /*
814 1.2 minoura * Nothing to do for pre-read.
815 1.2 minoura */
816 1.2 minoura
817 1.2 minoura if (ops & BUS_DMASYNC_PREWRITE) {
818 1.2 minoura /*
819 1.2 minoura * Copy the caller's buffer to the bounce buffer.
820 1.2 minoura */
821 1.2 minoura memcpy((char *)cookie->id_bouncebuf + offset,
822 1.2 minoura (char *)cookie->id_origbuf + offset, len);
823 1.2 minoura }
824 1.2 minoura
825 1.2 minoura if (ops & BUS_DMASYNC_POSTREAD) {
826 1.2 minoura /*
827 1.2 minoura * Copy the bounce buffer to the caller's buffer.
828 1.2 minoura */
829 1.2 minoura memcpy((char *)cookie->id_origbuf + offset,
830 1.2 minoura (char *)cookie->id_bouncebuf + offset, len);
831 1.2 minoura }
832 1.2 minoura
833 1.2 minoura /*
834 1.2 minoura * Nothing to do for post-write.
835 1.2 minoura */
836 1.2 minoura break;
837 1.2 minoura
838 1.2 minoura case ID_BUFTYPE_MBUF:
839 1.2 minoura {
840 1.2 minoura struct mbuf *m, *m0 = cookie->id_origbuf;
841 1.2 minoura bus_size_t minlen, moff;
842 1.2 minoura
843 1.2 minoura /*
844 1.2 minoura * Nothing to do for pre-read.
845 1.2 minoura */
846 1.2 minoura
847 1.2 minoura if (ops & BUS_DMASYNC_PREWRITE) {
848 1.2 minoura /*
849 1.2 minoura * Copy the caller's buffer to the bounce buffer.
850 1.2 minoura */
851 1.2 minoura m_copydata(m0, offset, len,
852 1.2 minoura (char *)cookie->id_bouncebuf + offset);
853 1.2 minoura }
854 1.2 minoura
855 1.2 minoura if (ops & BUS_DMASYNC_POSTREAD) {
856 1.2 minoura /*
857 1.2 minoura * Copy the bounce buffer to the caller's buffer.
858 1.2 minoura */
859 1.2 minoura for (moff = offset, m = m0; m != NULL && len != 0;
860 1.2 minoura m = m->m_next) {
861 1.2 minoura /* Find the beginning mbuf. */
862 1.2 minoura if (moff >= m->m_len) {
863 1.2 minoura moff -= m->m_len;
864 1.2 minoura continue;
865 1.2 minoura }
866 1.2 minoura
867 1.2 minoura /*
868 1.2 minoura * Now at the first mbuf to sync; nail
869 1.2 minoura * each one until we have exhausted the
870 1.2 minoura * length.
871 1.2 minoura */
872 1.2 minoura minlen = len < m->m_len - moff ?
873 1.2 minoura len : m->m_len - moff;
874 1.2 minoura
875 1.2 minoura memcpy(mtod(m, caddr_t) + moff,
876 1.2 minoura (char *)cookie->id_bouncebuf + offset,
877 1.2 minoura minlen);
878 1.2 minoura
879 1.2 minoura moff = 0;
880 1.2 minoura len -= minlen;
881 1.2 minoura offset += minlen;
882 1.2 minoura }
883 1.2 minoura }
884 1.2 minoura
885 1.2 minoura /*
886 1.2 minoura * Nothing to do for post-write.
887 1.2 minoura */
888 1.2 minoura break;
889 1.2 minoura }
890 1.2 minoura
891 1.2 minoura case ID_BUFTYPE_UIO:
892 1.2 minoura panic("_intio_bus_dmamap_sync: ID_BUFTYPE_UIO");
893 1.2 minoura break;
894 1.2 minoura
895 1.2 minoura case ID_BUFTYPE_RAW:
896 1.2 minoura panic("_intio_bus_dmamap_sync: ID_BUFTYPE_RAW");
897 1.2 minoura break;
898 1.2 minoura
899 1.2 minoura case ID_BUFTYPE_INVALID:
900 1.2 minoura panic("_intio_bus_dmamap_sync: ID_BUFTYPE_INVALID");
901 1.2 minoura break;
902 1.2 minoura
903 1.2 minoura default:
904 1.2 minoura printf("unknown buffer type %d\n", cookie->id_buftype);
905 1.2 minoura panic("_intio_bus_dmamap_sync");
906 1.2 minoura }
907 1.2 minoura }
908 1.2 minoura
909 1.2 minoura /*
910 1.2 minoura * Allocate memory safe for INTIO DMA.
911 1.2 minoura */
912 1.2 minoura int
913 1.2 minoura _intio_bus_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs, flags)
914 1.2 minoura bus_dma_tag_t t;
915 1.2 minoura bus_size_t size, alignment, boundary;
916 1.2 minoura bus_dma_segment_t *segs;
917 1.2 minoura int nsegs;
918 1.2 minoura int *rsegs;
919 1.2 minoura int flags;
920 1.2 minoura {
921 1.2 minoura paddr_t high;
922 1.2 minoura extern paddr_t avail_end;
923 1.2 minoura
924 1.2 minoura if (avail_end > INTIO_DMA_BOUNCE_THRESHOLD)
925 1.2 minoura high = trunc_page(INTIO_DMA_BOUNCE_THRESHOLD);
926 1.2 minoura else
927 1.2 minoura high = trunc_page(avail_end);
928 1.2 minoura
929 1.2 minoura return (x68k_bus_dmamem_alloc_range(t, size, alignment, boundary,
930 1.2 minoura segs, nsegs, rsegs, flags, 0, high));
931 1.2 minoura }
932 1.2 minoura
933 1.2 minoura /**********************************************************************
934 1.2 minoura * INTIO DMA utility functions
935 1.2 minoura **********************************************************************/
936 1.2 minoura
937 1.2 minoura int
938 1.2 minoura _intio_dma_alloc_bouncebuf(t, map, size, flags)
939 1.2 minoura bus_dma_tag_t t;
940 1.2 minoura bus_dmamap_t map;
941 1.2 minoura bus_size_t size;
942 1.2 minoura int flags;
943 1.2 minoura {
944 1.2 minoura struct intio_dma_cookie *cookie = map->x68k_dm_cookie;
945 1.2 minoura int error = 0;
946 1.2 minoura
947 1.2 minoura cookie->id_bouncebuflen = round_page(size);
948 1.2 minoura error = _intio_bus_dmamem_alloc(t, cookie->id_bouncebuflen,
949 1.18 thorpej PAGE_SIZE, map->x68k_dm_boundary, cookie->id_bouncesegs,
950 1.2 minoura map->x68k_dm_segcnt, &cookie->id_nbouncesegs, flags);
951 1.2 minoura if (error)
952 1.2 minoura goto out;
953 1.2 minoura error = x68k_bus_dmamem_map(t, cookie->id_bouncesegs,
954 1.2 minoura cookie->id_nbouncesegs, cookie->id_bouncebuflen,
955 1.2 minoura (caddr_t *)&cookie->id_bouncebuf, flags);
956 1.2 minoura
957 1.2 minoura out:
958 1.2 minoura if (error) {
959 1.2 minoura x68k_bus_dmamem_free(t, cookie->id_bouncesegs,
960 1.2 minoura cookie->id_nbouncesegs);
961 1.2 minoura cookie->id_bouncebuflen = 0;
962 1.2 minoura cookie->id_nbouncesegs = 0;
963 1.2 minoura } else {
964 1.2 minoura cookie->id_flags |= ID_HAS_BOUNCE;
965 1.2 minoura }
966 1.2 minoura
967 1.2 minoura return (error);
968 1.2 minoura }
969 1.2 minoura
970 1.2 minoura void
971 1.2 minoura _intio_dma_free_bouncebuf(t, map)
972 1.2 minoura bus_dma_tag_t t;
973 1.2 minoura bus_dmamap_t map;
974 1.2 minoura {
975 1.2 minoura struct intio_dma_cookie *cookie = map->x68k_dm_cookie;
976 1.2 minoura
977 1.2 minoura x68k_bus_dmamem_unmap(t, cookie->id_bouncebuf,
978 1.2 minoura cookie->id_bouncebuflen);
979 1.2 minoura x68k_bus_dmamem_free(t, cookie->id_bouncesegs,
980 1.2 minoura cookie->id_nbouncesegs);
981 1.2 minoura cookie->id_bouncebuflen = 0;
982 1.2 minoura cookie->id_nbouncesegs = 0;
983 1.2 minoura cookie->id_flags &= ~ID_HAS_BOUNCE;
984 1.2 minoura }
985