1 1.5 ad /* $NetBSD: cacheinfo.h,v 1.5 2008/05/11 14:44:54 ad Exp $ */ 2 1.1 fvdl 3 1.4 yamt #ifndef _X86_CACHEINFO_H_ 4 1.4 yamt #define _X86_CACHEINFO_H_ 5 1.1 fvdl 6 1.1 fvdl struct x86_cache_info { 7 1.1 fvdl uint8_t cai_index; 8 1.1 fvdl uint8_t cai_desc; 9 1.1 fvdl uint8_t cai_associativity; 10 1.1 fvdl u_int cai_totalsize; /* #entries for TLB, bytes for cache */ 11 1.1 fvdl u_int cai_linesize; /* or page size for TLB */ 12 1.1 fvdl }; 13 1.1 fvdl 14 1.1 fvdl #define CAI_ITLB 0 /* Instruction TLB (4K pages) */ 15 1.1 fvdl #define CAI_ITLB2 1 /* Instruction TLB (2/4M pages) */ 16 1.1 fvdl #define CAI_DTLB 2 /* Data TLB (4K pages) */ 17 1.1 fvdl #define CAI_DTLB2 3 /* Data TLB (2/4M pages) */ 18 1.1 fvdl #define CAI_ICACHE 4 /* Instruction cache */ 19 1.1 fvdl #define CAI_DCACHE 5 /* Data cache */ 20 1.1 fvdl #define CAI_L2CACHE 6 /* Level 2 cache */ 21 1.1 fvdl 22 1.1 fvdl #define CAI_COUNT 7 23 1.1 fvdl 24 1.1 fvdl /* 25 1.1 fvdl * AMD Cache Info: 26 1.1 fvdl * 27 1.1 fvdl * Athlon, Duron: 28 1.1 fvdl * 29 1.1 fvdl * Function 8000.0005 L1 TLB/Cache Information 30 1.1 fvdl * EAX -- L1 TLB 2/4MB pages 31 1.1 fvdl * EBX -- L1 TLB 4K pages 32 1.1 fvdl * ECX -- L1 D-cache 33 1.1 fvdl * EDX -- L1 I-cache 34 1.1 fvdl * 35 1.1 fvdl * Function 8000.0006 L2 TLB/Cache Information 36 1.1 fvdl * EAX -- L2 TLB 2/4MB pages 37 1.1 fvdl * EBX -- L2 TLB 4K pages 38 1.1 fvdl * ECX -- L2 Unified cache 39 1.1 fvdl * EDX -- reserved 40 1.1 fvdl * 41 1.1 fvdl * K5, K6: 42 1.1 fvdl * 43 1.1 fvdl * Function 8000.0005 L1 TLB/Cache Information 44 1.1 fvdl * EAX -- reserved 45 1.1 fvdl * EBX -- TLB 4K pages 46 1.1 fvdl * ECX -- L1 D-cache 47 1.1 fvdl * EDX -- L1 I-cache 48 1.1 fvdl * 49 1.1 fvdl * K6-III: 50 1.1 fvdl * 51 1.1 fvdl * Function 8000.0006 L2 Cache Information 52 1.1 fvdl * EAX -- reserved 53 1.1 fvdl * EBX -- reserved 54 1.1 fvdl * ECX -- L2 Unified cache 55 1.1 fvdl * EDX -- reserved 56 1.1 fvdl */ 57 1.1 fvdl 58 1.1 fvdl /* L1 TLB 2/4MB pages */ 59 1.1 fvdl #define AMD_L1_EAX_DTLB_ASSOC(x) (((x) >> 24) & 0xff) 60 1.1 fvdl #define AMD_L1_EAX_DTLB_ENTRIES(x) (((x) >> 16) & 0xff) 61 1.1 fvdl #define AMD_L1_EAX_ITLB_ASSOC(x) (((x) >> 8) & 0xff) 62 1.1 fvdl #define AMD_L1_EAX_ITLB_ENTRIES(x) ( (x) & 0xff) 63 1.1 fvdl 64 1.1 fvdl /* L1 TLB 4K pages */ 65 1.1 fvdl #define AMD_L1_EBX_DTLB_ASSOC(x) (((x) >> 24) & 0xff) 66 1.1 fvdl #define AMD_L1_EBX_DTLB_ENTRIES(x) (((x) >> 16) & 0xff) 67 1.1 fvdl #define AMD_L1_EBX_ITLB_ASSOC(x) (((x) >> 8) & 0xff) 68 1.1 fvdl #define AMD_L1_EBX_ITLB_ENTRIES(x) ( (x) & 0xff) 69 1.1 fvdl 70 1.1 fvdl /* L1 Data Cache */ 71 1.1 fvdl #define AMD_L1_ECX_DC_SIZE(x) ((((x) >> 24) & 0xff) * 1024) 72 1.1 fvdl #define AMD_L1_ECX_DC_ASSOC(x) (((x) >> 16) & 0xff) 73 1.1 fvdl #define AMD_L1_ECX_DC_LPT(x) (((x) >> 8) & 0xff) 74 1.1 fvdl #define AMD_L1_ECX_DC_LS(x) ( (x) & 0xff) 75 1.1 fvdl 76 1.1 fvdl /* L1 Instruction Cache */ 77 1.1 fvdl #define AMD_L1_EDX_IC_SIZE(x) ((((x) >> 24) & 0xff) * 1024) 78 1.1 fvdl #define AMD_L1_EDX_IC_ASSOC(x) (((x) >> 16) & 0xff) 79 1.1 fvdl #define AMD_L1_EDX_IC_LPT(x) (((x) >> 8) & 0xff) 80 1.1 fvdl #define AMD_L1_EDX_IC_LS(x) ( (x) & 0xff) 81 1.1 fvdl 82 1.1 fvdl /* Note for L2 TLB -- if the upper 16 bits are 0, it is a unified TLB */ 83 1.1 fvdl 84 1.1 fvdl /* L2 TLB 2/4MB pages */ 85 1.1 fvdl #define AMD_L2_EAX_DTLB_ASSOC(x) (((x) >> 28) & 0xf) 86 1.1 fvdl #define AMD_L2_EAX_DTLB_ENTRIES(x) (((x) >> 16) & 0xfff) 87 1.1 fvdl #define AMD_L2_EAX_IUTLB_ASSOC(x) (((x) >> 12) & 0xf) 88 1.1 fvdl #define AMD_L2_EAX_IUTLB_ENTRIES(x) ( (x) & 0xfff) 89 1.1 fvdl 90 1.1 fvdl /* L2 TLB 4K pages */ 91 1.1 fvdl #define AMD_L2_EBX_DTLB_ASSOC(x) (((x) >> 28) & 0xf) 92 1.1 fvdl #define AMD_L2_EBX_DTLB_ENTRIES(x) (((x) >> 16) & 0xfff) 93 1.1 fvdl #define AMD_L2_EBX_IUTLB_ASSOC(x) (((x) >> 12) & 0xf) 94 1.1 fvdl #define AMD_L2_EBX_IUTLB_ENTRIES(x) ( (x) & 0xfff) 95 1.1 fvdl 96 1.1 fvdl /* L2 Cache */ 97 1.1 fvdl #define AMD_L2_ECX_C_SIZE(x) ((((x) >> 16) & 0xffff) * 1024) 98 1.1 fvdl #define AMD_L2_ECX_C_ASSOC(x) (((x) >> 12) & 0xf) 99 1.1 fvdl #define AMD_L2_ECX_C_LPT(x) (((x) >> 8) & 0xf) 100 1.1 fvdl #define AMD_L2_ECX_C_LS(x) ( (x) & 0xff) 101 1.1 fvdl 102 1.2 briggs /* 103 1.2 briggs * VIA Cache Info: 104 1.2 briggs * 105 1.2 briggs * Nehemiah (at least) 106 1.2 briggs * 107 1.2 briggs * Function 8000.0005 L1 TLB/Cache Information 108 1.2 briggs * EAX -- reserved 109 1.2 briggs * EBX -- L1 TLB 4K pages 110 1.2 briggs * ECX -- L1 D-cache 111 1.2 briggs * EDX -- L1 I-cache 112 1.2 briggs * 113 1.2 briggs * Function 8000.0006 L2 Cache Information 114 1.2 briggs * EAX -- reserved 115 1.2 briggs * EBX -- reserved 116 1.2 briggs * ECX -- L2 Unified cache 117 1.2 briggs * EDX -- reserved 118 1.2 briggs */ 119 1.2 briggs 120 1.2 briggs /* L1 TLB 4K pages */ 121 1.2 briggs #define VIA_L1_EBX_DTLB_ASSOC(x) (((x) >> 24) & 0xff) 122 1.2 briggs #define VIA_L1_EBX_DTLB_ENTRIES(x) (((x) >> 16) & 0xff) 123 1.2 briggs #define VIA_L1_EBX_ITLB_ASSOC(x) (((x) >> 8) & 0xff) 124 1.2 briggs #define VIA_L1_EBX_ITLB_ENTRIES(x) ( (x) & 0xff) 125 1.2 briggs 126 1.2 briggs /* L1 Data Cache */ 127 1.2 briggs #define VIA_L1_ECX_DC_SIZE(x) ((((x) >> 24) & 0xff) * 1024) 128 1.2 briggs #define VIA_L1_ECX_DC_ASSOC(x) (((x) >> 16) & 0xff) 129 1.2 briggs #define VIA_L1_ECX_DC_LPT(x) (((x) >> 8) & 0xff) 130 1.2 briggs #define VIA_L1_ECX_DC_LS(x) ( (x) & 0xff) 131 1.2 briggs 132 1.2 briggs /* L1 Instruction Cache */ 133 1.2 briggs #define VIA_L1_EDX_IC_SIZE(x) ((((x) >> 24) & 0xff) * 1024) 134 1.2 briggs #define VIA_L1_EDX_IC_ASSOC(x) (((x) >> 16) & 0xff) 135 1.2 briggs #define VIA_L1_EDX_IC_LPT(x) (((x) >> 8) & 0xff) 136 1.2 briggs #define VIA_L1_EDX_IC_LS(x) ( (x) & 0xff) 137 1.2 briggs 138 1.3 briggs /* L2 Cache (pre-Nehemiah) */ 139 1.3 briggs #define VIA_L2_ECX_C_SIZE(x) ((((x) >> 24) & 0xff) * 1024) 140 1.3 briggs #define VIA_L2_ECX_C_ASSOC(x) (((x) >> 16) & 0xff) 141 1.3 briggs #define VIA_L2_ECX_C_LPT(x) (((x) >> 8) & 0xff) 142 1.2 briggs #define VIA_L2_ECX_C_LS(x) ( (x) & 0xff) 143 1.2 briggs 144 1.3 briggs /* L2 Cache (Nehemiah and newer) */ 145 1.3 briggs #define VIA_L2N_ECX_C_SIZE(x) ((((x) >> 16) & 0xffff) * 1024) 146 1.3 briggs #define VIA_L2N_ECX_C_ASSOC(x) (((x) >> 12) & 0xf) 147 1.3 briggs #define VIA_L2N_ECX_C_LPT(x) (((x) >> 8) & 0xf) 148 1.3 briggs #define VIA_L2N_ECX_C_LS(x) ( (x) & 0xff) 149 1.3 briggs 150 1.4 yamt #endif /* _X86_CACHEINFO_H_ */ 151