Home | History | Annotate | Line # | Download | only in include
cacheinfo.h revision 1.9.12.1
      1  1.9.12.1       jym /*	$NetBSD: cacheinfo.h,v 1.9.12.1 2009/05/13 17:18:44 jym Exp $	*/
      2       1.1      fvdl 
      3       1.4      yamt #ifndef _X86_CACHEINFO_H_
      4       1.4      yamt #define _X86_CACHEINFO_H_
      5       1.1      fvdl 
      6       1.1      fvdl struct x86_cache_info {
      7       1.1      fvdl 	uint8_t		cai_index;
      8       1.1      fvdl 	uint8_t		cai_desc;
      9       1.1      fvdl 	uint8_t		cai_associativity;
     10       1.1      fvdl 	u_int		cai_totalsize; /* #entries for TLB, bytes for cache */
     11       1.1      fvdl 	u_int		cai_linesize;	/* or page size for TLB */
     12       1.7  christos #ifndef _KERNEL
     13  1.9.12.1       jym 	const char	*cai_string;
     14       1.7  christos #endif
     15       1.1      fvdl };
     16       1.1      fvdl 
     17       1.1      fvdl #define	CAI_ITLB	0		/* Instruction TLB (4K pages) */
     18       1.1      fvdl #define	CAI_ITLB2	1		/* Instruction TLB (2/4M pages) */
     19       1.1      fvdl #define	CAI_DTLB	2		/* Data TLB (4K pages) */
     20       1.1      fvdl #define	CAI_DTLB2	3		/* Data TLB (2/4M pages) */
     21       1.1      fvdl #define	CAI_ICACHE	4		/* Instruction cache */
     22       1.1      fvdl #define	CAI_DCACHE	5		/* Data cache */
     23       1.1      fvdl #define	CAI_L2CACHE	6		/* Level 2 cache */
     24       1.6    cegger #define	CAI_L3CACHE	7		/* Level 3 cache */
     25       1.6    cegger #define	CAI_L1_1GBITLB	8		/* L1 1GB Page instruction TLB */
     26       1.6    cegger #define	CAI_L1_1GBDTLB	9		/* L1 1GB Page data TLB */
     27       1.6    cegger #define CAI_L2_1GBITLB	10		/* L2 1GB Page instruction TLB */
     28       1.6    cegger #define CAI_L2_1GBDTLB	11		/* L2 1GB Page data TLB */
     29       1.1      fvdl 
     30       1.6    cegger #define	CAI_COUNT	12
     31       1.1      fvdl 
     32       1.1      fvdl /*
     33       1.1      fvdl  * AMD Cache Info:
     34       1.1      fvdl  *
     35       1.6    cegger  *      Barcelona, Phenom:
     36       1.6    cegger  *
     37       1.6    cegger  *		Function 8000.0005 L1 TLB/Cache Information
     38       1.6    cegger  *		EAX -- L1 TLB 2/4MB pages
     39       1.6    cegger  *		EBX -- L1 TLB 4K pages
     40       1.6    cegger  *		ECX -- L1 D-cache
     41       1.6    cegger  *		EDX -- L1 I-cache
     42       1.6    cegger  *
     43       1.6    cegger  *		Function 8000.0006 L2 TLB/Cache Information
     44       1.6    cegger  *		EAX -- L2 TLB 2/4MB pages
     45       1.6    cegger  *		EBX -- L2 TLB 4K pages
     46       1.6    cegger  *		ECX -- L2 Unified cache
     47       1.6    cegger  *		EDX -- L3 Unified Cache
     48       1.6    cegger  *
     49       1.6    cegger  *		Function 8000.0019 TLB 1GB Page Information
     50       1.6    cegger  *		EAX -- L1 1GB pages
     51       1.6    cegger  *		EBX -- L2 1GB pages
     52       1.6    cegger  *		ECX -- reserved
     53       1.6    cegger  *		EDX -- reserved
     54       1.6    cegger  *
     55       1.1      fvdl  *	Athlon, Duron:
     56       1.1      fvdl  *
     57       1.1      fvdl  *		Function 8000.0005 L1 TLB/Cache Information
     58       1.1      fvdl  *		EAX -- L1 TLB 2/4MB pages
     59       1.1      fvdl  *		EBX -- L1 TLB 4K pages
     60       1.1      fvdl  *		ECX -- L1 D-cache
     61       1.1      fvdl  *		EDX -- L1 I-cache
     62       1.1      fvdl  *
     63       1.1      fvdl  *		Function 8000.0006 L2 TLB/Cache Information
     64       1.1      fvdl  *		EAX -- L2 TLB 2/4MB pages
     65       1.1      fvdl  *		EBX -- L2 TLB 4K pages
     66       1.1      fvdl  *		ECX -- L2 Unified cache
     67       1.1      fvdl  *		EDX -- reserved
     68       1.1      fvdl  *
     69       1.1      fvdl  *	K5, K6:
     70       1.1      fvdl  *
     71       1.1      fvdl  *		Function 8000.0005 L1 TLB/Cache Information
     72       1.1      fvdl  *		EAX -- reserved
     73       1.1      fvdl  *		EBX -- TLB 4K pages
     74       1.1      fvdl  *		ECX -- L1 D-cache
     75       1.1      fvdl  *		EDX -- L1 I-cache
     76       1.1      fvdl  *
     77       1.1      fvdl  *	K6-III:
     78       1.1      fvdl  *
     79       1.1      fvdl  *		Function 8000.0006 L2 Cache Information
     80       1.1      fvdl  *		EAX -- reserved
     81       1.1      fvdl  *		EBX -- reserved
     82       1.1      fvdl  *		ECX -- L2 Unified cache
     83       1.1      fvdl  *		EDX -- reserved
     84       1.1      fvdl  */
     85       1.1      fvdl 
     86       1.1      fvdl /* L1 TLB 2/4MB pages */
     87       1.1      fvdl #define	AMD_L1_EAX_DTLB_ASSOC(x)	(((x) >> 24) & 0xff)
     88       1.1      fvdl #define	AMD_L1_EAX_DTLB_ENTRIES(x)	(((x) >> 16) & 0xff)
     89       1.1      fvdl #define	AMD_L1_EAX_ITLB_ASSOC(x)	(((x) >> 8)  & 0xff)
     90       1.1      fvdl #define	AMD_L1_EAX_ITLB_ENTRIES(x)	( (x)        & 0xff)
     91       1.1      fvdl 
     92       1.1      fvdl /* L1 TLB 4K pages */
     93       1.1      fvdl #define	AMD_L1_EBX_DTLB_ASSOC(x)	(((x) >> 24) & 0xff)
     94       1.1      fvdl #define	AMD_L1_EBX_DTLB_ENTRIES(x)	(((x) >> 16) & 0xff)
     95       1.1      fvdl #define	AMD_L1_EBX_ITLB_ASSOC(x)	(((x) >> 8)  & 0xff)
     96       1.1      fvdl #define	AMD_L1_EBX_ITLB_ENTRIES(x)	( (x)        & 0xff)
     97       1.1      fvdl 
     98       1.1      fvdl /* L1 Data Cache */
     99       1.1      fvdl #define	AMD_L1_ECX_DC_SIZE(x)		((((x) >> 24) & 0xff) * 1024)
    100       1.1      fvdl #define	AMD_L1_ECX_DC_ASSOC(x)		 (((x) >> 16) & 0xff)
    101       1.1      fvdl #define	AMD_L1_ECX_DC_LPT(x)		 (((x) >> 8)  & 0xff)
    102       1.1      fvdl #define	AMD_L1_ECX_DC_LS(x)		 ( (x)        & 0xff)
    103       1.1      fvdl 
    104       1.1      fvdl /* L1 Instruction Cache */
    105       1.1      fvdl #define	AMD_L1_EDX_IC_SIZE(x)		((((x) >> 24) & 0xff) * 1024)
    106       1.1      fvdl #define	AMD_L1_EDX_IC_ASSOC(x)		 (((x) >> 16) & 0xff)
    107       1.1      fvdl #define	AMD_L1_EDX_IC_LPT(x)		 (((x) >> 8)  & 0xff)
    108       1.1      fvdl #define	AMD_L1_EDX_IC_LS(x)		 ( (x)        & 0xff)
    109       1.1      fvdl 
    110       1.1      fvdl /* Note for L2 TLB -- if the upper 16 bits are 0, it is a unified TLB */
    111       1.1      fvdl 
    112       1.1      fvdl /* L2 TLB 2/4MB pages */
    113       1.1      fvdl #define	AMD_L2_EAX_DTLB_ASSOC(x)	(((x) >> 28)  & 0xf)
    114       1.1      fvdl #define	AMD_L2_EAX_DTLB_ENTRIES(x)	(((x) >> 16)  & 0xfff)
    115       1.1      fvdl #define	AMD_L2_EAX_IUTLB_ASSOC(x)	(((x) >> 12)  & 0xf)
    116       1.1      fvdl #define	AMD_L2_EAX_IUTLB_ENTRIES(x)	( (x)         & 0xfff)
    117       1.1      fvdl 
    118       1.1      fvdl /* L2 TLB 4K pages */
    119       1.1      fvdl #define	AMD_L2_EBX_DTLB_ASSOC(x)	(((x) >> 28)  & 0xf)
    120       1.1      fvdl #define	AMD_L2_EBX_DTLB_ENTRIES(x)	(((x) >> 16)  & 0xfff)
    121       1.1      fvdl #define	AMD_L2_EBX_IUTLB_ASSOC(x)	(((x) >> 12)  & 0xf)
    122       1.1      fvdl #define	AMD_L2_EBX_IUTLB_ENTRIES(x)	( (x)         & 0xfff)
    123       1.1      fvdl 
    124       1.1      fvdl /* L2 Cache */
    125       1.1      fvdl #define	AMD_L2_ECX_C_SIZE(x)		((((x) >> 16) & 0xffff) * 1024)
    126       1.1      fvdl #define	AMD_L2_ECX_C_ASSOC(x)		 (((x) >> 12) & 0xf)
    127       1.1      fvdl #define	AMD_L2_ECX_C_LPT(x)		 (((x) >> 8)  & 0xf)
    128       1.1      fvdl #define	AMD_L2_ECX_C_LS(x)		 ( (x)        & 0xff)
    129       1.1      fvdl 
    130       1.6    cegger /* L3 Cache */
    131       1.8  christos #define AMD_L3_EDX_C_SIZE(x)		((((x) >> 18) & 0xffff) * 1024 * 512)
    132       1.6    cegger #define AMD_L3_EDX_C_ASSOC(x)		 (((x) >> 12) & 0xff)
    133       1.6    cegger #define AMD_L3_EDX_C_LPT(x)		 (((x) >> 8)  & 0xf)
    134       1.6    cegger #define AMD_L3_EDX_C_LS(x)		 ( (x)        & 0xff)
    135       1.6    cegger 
    136       1.6    cegger /* L1 TLB 1GB pages */
    137       1.6    cegger #define AMD_L1_1GB_EAX_DTLB_ASSOC(x)	(((x) >> 28) & 0xf)
    138       1.6    cegger #define AMD_L1_1GB_EAX_DTLB_ENTRIES(x)	(((x) >> 16) & 0xfff)
    139       1.6    cegger #define AMD_L1_1GB_EAX_IUTLB_ASSOC(x)	(((x) >> 12) & 0xf)
    140       1.6    cegger #define AMD_L1_1GB_EAX_IUTLB_ENTRIES(x)	( (x)        & 0xfff)
    141       1.6    cegger 
    142       1.6    cegger /* L2 TLB 1GB pages */
    143       1.6    cegger #define AMD_L2_1GB_EBX_DUTLB_ASSOC(x)	(((x) >> 28) & 0xf)
    144       1.6    cegger #define AMD_L2_1GB_EBX_DUTLB_ENTRIES(x)	(((x) >> 16) & 0xfff)
    145       1.6    cegger #define AMD_L2_1GB_EBX_IUTLB_ASSOC(x)	(((x) >> 12) & 0xf)
    146       1.6    cegger #define AMD_L2_1GB_EBX_IUTLB_ENTRIES(x)	( (x)        & 0xfff)
    147       1.6    cegger 
    148       1.2    briggs /*
    149       1.2    briggs  * VIA Cache Info:
    150       1.2    briggs  *
    151       1.2    briggs  *	Nehemiah (at least)
    152       1.2    briggs  *
    153       1.2    briggs  *		Function 8000.0005 L1 TLB/Cache Information
    154       1.2    briggs  *		EAX -- reserved
    155       1.2    briggs  *		EBX -- L1 TLB 4K pages
    156       1.2    briggs  *		ECX -- L1 D-cache
    157       1.2    briggs  *		EDX -- L1 I-cache
    158       1.2    briggs  *
    159       1.2    briggs  *		Function 8000.0006 L2 Cache Information
    160       1.2    briggs  *		EAX -- reserved
    161       1.2    briggs  *		EBX -- reserved
    162       1.2    briggs  *		ECX -- L2 Unified cache
    163       1.2    briggs  *		EDX -- reserved
    164       1.2    briggs  */
    165       1.2    briggs 
    166       1.2    briggs /* L1 TLB 4K pages */
    167       1.2    briggs #define	VIA_L1_EBX_DTLB_ASSOC(x)	(((x) >> 24) & 0xff)
    168       1.2    briggs #define	VIA_L1_EBX_DTLB_ENTRIES(x)	(((x) >> 16) & 0xff)
    169       1.2    briggs #define	VIA_L1_EBX_ITLB_ASSOC(x)	(((x) >> 8)  & 0xff)
    170       1.2    briggs #define	VIA_L1_EBX_ITLB_ENTRIES(x)	( (x)        & 0xff)
    171       1.2    briggs 
    172       1.2    briggs /* L1 Data Cache */
    173       1.2    briggs #define	VIA_L1_ECX_DC_SIZE(x)		((((x) >> 24) & 0xff) * 1024)
    174       1.2    briggs #define	VIA_L1_ECX_DC_ASSOC(x)		 (((x) >> 16) & 0xff)
    175       1.2    briggs #define	VIA_L1_ECX_DC_LPT(x)		 (((x) >> 8)  & 0xff)
    176       1.2    briggs #define	VIA_L1_ECX_DC_LS(x)		 ( (x)        & 0xff)
    177       1.2    briggs 
    178       1.2    briggs /* L1 Instruction Cache */
    179       1.2    briggs #define	VIA_L1_EDX_IC_SIZE(x)		((((x) >> 24) & 0xff) * 1024)
    180       1.2    briggs #define	VIA_L1_EDX_IC_ASSOC(x)		 (((x) >> 16) & 0xff)
    181       1.2    briggs #define	VIA_L1_EDX_IC_LPT(x)		 (((x) >> 8)  & 0xff)
    182       1.2    briggs #define	VIA_L1_EDX_IC_LS(x)		 ( (x)        & 0xff)
    183       1.2    briggs 
    184       1.3    briggs /* L2 Cache (pre-Nehemiah) */
    185       1.3    briggs #define	VIA_L2_ECX_C_SIZE(x)		((((x) >> 24) & 0xff) * 1024)
    186       1.3    briggs #define	VIA_L2_ECX_C_ASSOC(x)		 (((x) >> 16) & 0xff)
    187       1.3    briggs #define	VIA_L2_ECX_C_LPT(x)		 (((x) >> 8)  & 0xff)
    188       1.2    briggs #define	VIA_L2_ECX_C_LS(x)		 ( (x)        & 0xff)
    189       1.2    briggs 
    190       1.3    briggs /* L2 Cache (Nehemiah and newer) */
    191       1.3    briggs #define	VIA_L2N_ECX_C_SIZE(x)		((((x) >> 16) & 0xffff) * 1024)
    192       1.3    briggs #define	VIA_L2N_ECX_C_ASSOC(x)		 (((x) >> 12) & 0xf)
    193       1.3    briggs #define	VIA_L2N_ECX_C_LPT(x)		 (((x) >> 8)  & 0xf)
    194       1.3    briggs #define	VIA_L2N_ECX_C_LS(x)		 ( (x)        & 0xff)
    195       1.3    briggs 
    196       1.8  christos #ifdef _KERNEL
    197       1.8  christos #define __CI_TBL(a,b,c,d,e,f) { a, b, c, d, e }
    198       1.8  christos #else
    199       1.8  christos #define __CI_TBL(a,b,c,d,e,f) { a, b, c, d, e, f }
    200       1.8  christos #endif
    201       1.8  christos 
    202       1.8  christos #define INTEL_CACHE_INFO { \
    203       1.8  christos __CI_TBL(CAI_ITLB,     0x01,    4, 32,        4 * 1024, NULL), \
    204       1.8  christos __CI_TBL(CAI_ITLB,     0xb0,    4,128,        4 * 1024, NULL), \
    205       1.8  christos __CI_TBL(CAI_ITLB2,    0x02, 0xff,  2, 4 * 1024 * 1024, NULL), \
    206       1.8  christos __CI_TBL(CAI_DTLB,     0x03,    4, 64,        4 * 1024, NULL), \
    207       1.8  christos __CI_TBL(CAI_DTLB,     0xb3,    4,128,        4 * 1024, NULL), \
    208       1.8  christos __CI_TBL(CAI_DTLB,     0xb4,    4,256,        4 * 1024, NULL), \
    209       1.8  christos __CI_TBL(CAI_DTLB2,    0x04,    4,  8, 4 * 1024 * 1024, NULL), \
    210       1.8  christos __CI_TBL(CAI_DTLB2,    0x05,    4, 32, 4 * 1024 * 1024, NULL), \
    211       1.8  christos __CI_TBL(CAI_ITLB,     0x50, 0xff, 64,        4 * 1024, "4K/4M: 64 entries"), \
    212       1.8  christos __CI_TBL(CAI_ITLB,     0x51, 0xff, 64,        4 * 1024, "4K/4M: 128 entries"),\
    213       1.8  christos __CI_TBL(CAI_ITLB,     0x52, 0xff, 64,        4 * 1024, "4K/4M: 256 entries"),\
    214       1.8  christos __CI_TBL(CAI_DTLB,     0x5b, 0xff, 64,        4 * 1024, "4K/4M: 64 entries"), \
    215       1.8  christos __CI_TBL(CAI_DTLB,     0x5c, 0xff, 64,        4 * 1024, "4K/4M: 128 entries"),\
    216       1.8  christos __CI_TBL(CAI_DTLB,     0x5d, 0xff, 64,        4 * 1024, "4K/4M: 256 entries"),\
    217       1.8  christos __CI_TBL(CAI_ICACHE,   0x06,    4,        8 * 1024, 32, NULL), \
    218       1.8  christos __CI_TBL(CAI_ICACHE,   0x08,    4,       16 * 1024, 32, NULL), \
    219       1.8  christos __CI_TBL(CAI_ICACHE,   0x30,    8,       32 * 1024, 64, NULL), \
    220       1.8  christos __CI_TBL(CAI_DCACHE,   0x0a,    2,        8 * 1024, 32, NULL), \
    221       1.8  christos __CI_TBL(CAI_DCACHE,   0x0c,    4,       16 * 1024, 32, NULL), \
    222       1.8  christos __CI_TBL(CAI_L2CACHE,  0x39,    4,      128 * 1024, 64, NULL), \
    223       1.8  christos __CI_TBL(CAI_L2CACHE,  0x3a,    6,      192 * 1024, 64, NULL), \
    224       1.8  christos __CI_TBL(CAI_L2CACHE,  0x3b,    2,      128 * 1024, 64, NULL), \
    225       1.8  christos __CI_TBL(CAI_L2CACHE,  0x3c,    4,      256 * 1024, 64, NULL), \
    226       1.8  christos __CI_TBL(CAI_L2CACHE,  0x3d,    6,      384 * 1024, 64, NULL), \
    227       1.8  christos __CI_TBL(CAI_L2CACHE,  0x3e,    4,      512 * 1024, 64, NULL), \
    228       1.8  christos __CI_TBL(CAI_L2CACHE,  0x40,    0,               0,  0, "not present"), \
    229       1.8  christos __CI_TBL(CAI_L2CACHE,  0x41,    4,      128 * 1024, 32, NULL), \
    230       1.8  christos __CI_TBL(CAI_L2CACHE,  0x42,    4,      256 * 1024, 32, NULL), \
    231       1.8  christos __CI_TBL(CAI_L2CACHE,  0x43,    4,      512 * 1024, 32, NULL), \
    232       1.8  christos __CI_TBL(CAI_L2CACHE,  0x44,    4, 1 * 1024 * 1024, 32, NULL), \
    233       1.8  christos __CI_TBL(CAI_L2CACHE,  0x45,    4, 2 * 1024 * 1024, 32, NULL), \
    234       1.8  christos __CI_TBL(CAI_L2CACHE,  0x49,   16, 4 * 1024 * 1024, 64, NULL), \
    235       1.8  christos __CI_TBL(CAI_L2CACHE,  0x4e,   24, 6 * 1024 * 1024, 64, NULL), \
    236       1.8  christos __CI_TBL(CAI_DCACHE,   0x60,    8,       16 * 1024, 64, NULL), \
    237       1.8  christos __CI_TBL(CAI_DCACHE,   0x66,    4,        8 * 1024, 64, NULL), \
    238       1.8  christos __CI_TBL(CAI_DCACHE,   0x67,    4,       16 * 1024, 64, NULL), \
    239       1.8  christos __CI_TBL(CAI_DCACHE,   0x2c,    8,       32 * 1024, 64, NULL), \
    240       1.8  christos __CI_TBL(CAI_DCACHE,   0x68,    4,       32 * 1024, 64, NULL), \
    241       1.8  christos __CI_TBL(CAI_ICACHE,   0x70,    8,       12 * 1024, 64, "12K uOp cache"), \
    242       1.8  christos __CI_TBL(CAI_ICACHE,   0x71,    8,       16 * 1024, 64, "16K uOp cache"), \
    243       1.8  christos __CI_TBL(CAI_ICACHE,   0x72,    8,       32 * 1024, 64, "32K uOp cache"), \
    244       1.8  christos __CI_TBL(CAI_ICACHE,   0x73,    8,       64 * 1024, 64, "64K uOp cache"), \
    245       1.8  christos __CI_TBL(CAI_L2CACHE,  0x78,    4, 1 * 1024 * 1024, 64, NULL), \
    246       1.8  christos __CI_TBL(CAI_L2CACHE,  0x79,    8,      128 * 1024, 64, NULL), \
    247       1.8  christos __CI_TBL(CAI_L2CACHE,  0x7a,    8,      256 * 1024, 64, NULL), \
    248       1.8  christos __CI_TBL(CAI_L2CACHE,  0x7b,    8,      512 * 1024, 64, NULL), \
    249       1.8  christos __CI_TBL(CAI_L2CACHE,  0x7c,    8, 1 * 1024 * 1024, 64, NULL), \
    250       1.8  christos __CI_TBL(CAI_L2CACHE,  0x7d,    8, 2 * 1024 * 1024, 64, NULL), \
    251       1.8  christos __CI_TBL(CAI_L2CACHE,  0x7f,    2,      512 * 1024, 64, NULL), \
    252       1.8  christos __CI_TBL(CAI_L2CACHE,  0x82,    8,      256 * 1024, 32, NULL), \
    253       1.8  christos __CI_TBL(CAI_L2CACHE,  0x83,    8,      512 * 1024, 32, NULL), \
    254       1.8  christos __CI_TBL(CAI_L2CACHE,  0x84,    8, 1 * 1024 * 1024, 32, NULL), \
    255       1.8  christos __CI_TBL(CAI_L2CACHE,  0x85,    8, 2 * 1024 * 1024, 32, NULL), \
    256       1.8  christos __CI_TBL(CAI_L2CACHE,  0x86,    4,      512 * 1024, 64, NULL), \
    257       1.8  christos __CI_TBL(CAI_L2CACHE,  0x87,    8, 1 * 1024 * 1024, 64, NULL), \
    258       1.8  christos __CI_TBL(0,               0,    0,               0,  0, NULL)  \
    259       1.8  christos }
    260       1.8  christos 
    261       1.8  christos #define AMD_L2CACHE_INFO { \
    262       1.8  christos __CI_TBL(0, 0x01,    1, 0, 0, NULL), \
    263       1.8  christos __CI_TBL(0, 0x02,    2, 0, 0, NULL), \
    264       1.8  christos __CI_TBL(0, 0x04,    4, 0, 0, NULL), \
    265       1.8  christos __CI_TBL(0, 0x06,    8, 0, 0, NULL), \
    266       1.8  christos __CI_TBL(0, 0x08,   16, 0, 0, NULL), \
    267       1.8  christos __CI_TBL(0, 0x0a,   32, 0, 0, NULL), \
    268       1.8  christos __CI_TBL(0, 0x0b,   48, 0, 0, NULL), \
    269       1.8  christos __CI_TBL(0, 0x0c,   64, 0, 0, NULL), \
    270       1.8  christos __CI_TBL(0, 0x0d,   96, 0, 0, NULL), \
    271       1.8  christos __CI_TBL(0, 0x0e,  128, 0, 0, NULL), \
    272       1.8  christos __CI_TBL(0, 0x0f, 0xff, 0, 0, NULL), \
    273       1.8  christos __CI_TBL(0, 0x00,    0, 0, 0, NULL)  \
    274       1.8  christos }
    275       1.8  christos 
    276       1.8  christos #define AMD_L3CACHE_INFO { \
    277       1.8  christos __CI_TBL(0, 0x01,    1, 0, 0, NULL), \
    278       1.8  christos __CI_TBL(0, 0x02,    2, 0, 0, NULL), \
    279       1.8  christos __CI_TBL(0, 0x04,    4, 0, 0, NULL), \
    280       1.8  christos __CI_TBL(0, 0x06,    8, 0, 0, NULL), \
    281       1.8  christos __CI_TBL(0, 0x08,   16, 0, 0, NULL), \
    282       1.8  christos __CI_TBL(0, 0x0a,   32, 0, 0, NULL), \
    283       1.8  christos __CI_TBL(0, 0x0b,   48, 0, 0, NULL), \
    284       1.8  christos __CI_TBL(0, 0x0c,   64, 0, 0, NULL), \
    285       1.8  christos __CI_TBL(0, 0x0d,   96, 0, 0, NULL), \
    286       1.8  christos __CI_TBL(0, 0x0e,  128, 0, 0, NULL), \
    287       1.8  christos __CI_TBL(0, 0x0f, 0xff, 0, 0, NULL), \
    288       1.8  christos __CI_TBL(0, 0x00,    0, 0, 0, NULL)  \
    289       1.8  christos }
    290       1.8  christos 
    291       1.4      yamt #endif /* _X86_CACHEINFO_H_ */
    292