Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.112.2.1
      1  1.112.2.1  pgoyette /*	$NetBSD: specialreg.h,v 1.112.2.1 2018/03/15 09:12:04 pgoyette Exp $	*/
      2        1.1      fvdl 
      3        1.1      fvdl /*-
      4        1.1      fvdl  * Copyright (c) 1991 The Regents of the University of California.
      5        1.1      fvdl  * All rights reserved.
      6        1.1      fvdl  *
      7        1.1      fvdl  * Redistribution and use in source and binary forms, with or without
      8        1.1      fvdl  * modification, are permitted provided that the following conditions
      9        1.1      fvdl  * are met:
     10        1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     11        1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     12        1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     14        1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     15        1.3       agc  * 3. Neither the name of the University nor the names of its contributors
     16        1.1      fvdl  *    may be used to endorse or promote products derived from this software
     17        1.1      fvdl  *    without specific prior written permission.
     18        1.1      fvdl  *
     19        1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20        1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21        1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22        1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23        1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24        1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25        1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26        1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27        1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28        1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29        1.1      fvdl  * SUCH DAMAGE.
     30        1.1      fvdl  *
     31        1.1      fvdl  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     32        1.1      fvdl  */
     33        1.1      fvdl 
     34        1.1      fvdl /*
     35        1.1      fvdl  * Bits in 386 special registers:
     36        1.1      fvdl  */
     37       1.89      maxv #define CR0_PE	0x00000001	/* Protected mode Enable */
     38       1.89      maxv #define CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     39       1.89      maxv #define CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     40       1.89      maxv #define CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     41       1.89      maxv #define CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     42       1.89      maxv #define CR0_PG	0x80000000	/* PaGing enable */
     43        1.1      fvdl 
     44        1.1      fvdl /*
     45        1.1      fvdl  * Bits in 486 special registers:
     46        1.1      fvdl  */
     47        1.1      fvdl #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     48        1.1      fvdl #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     49        1.1      fvdl #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     50       1.89      maxv #define CR0_NW	0x20000000	/* Not Write-through */
     51       1.89      maxv #define CR0_CD	0x40000000	/* Cache Disable */
     52        1.1      fvdl 
     53        1.1      fvdl /*
     54        1.1      fvdl  * Cyrix 486 DLC special registers, accessible as IO ports.
     55        1.1      fvdl  */
     56        1.1      fvdl #define CCR0	0xc0		/* configuration control register 0 */
     57        1.1      fvdl #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     58        1.1      fvdl #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     59        1.1      fvdl #define CCR0_A20M	0x04	/* enables A20M# input pin */
     60        1.1      fvdl #define CCR0_KEN	0x08	/* enables KEN# input pin */
     61        1.1      fvdl #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     62        1.1      fvdl #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     63        1.1      fvdl #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     64        1.1      fvdl #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     65        1.1      fvdl 
     66        1.1      fvdl #define CCR1	0xc1		/* configuration control register 1 */
     67        1.1      fvdl #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     68        1.1      fvdl /* the remaining 7 bits of this register are reserved */
     69        1.1      fvdl 
     70        1.1      fvdl /*
     71       1.59       jym  * bits in the %cr4 control register:
     72        1.1      fvdl  */
     73       1.59       jym #define CR4_VME		0x00000001 /* virtual 8086 mode extension enable */
     74       1.59       jym #define CR4_PVI		0x00000002 /* protected mode virtual interrupt enable */
     75       1.59       jym #define CR4_TSD		0x00000004 /* restrict RDTSC instruction to cpl 0 */
     76       1.59       jym #define CR4_DE		0x00000008 /* debugging extension */
     77       1.59       jym #define CR4_PSE		0x00000010 /* large (4MB) page size enable */
     78       1.59       jym #define CR4_PAE		0x00000020 /* physical address extension enable */
     79       1.59       jym #define CR4_MCE		0x00000040 /* machine check enable */
     80       1.59       jym #define CR4_PGE		0x00000080 /* page global enable */
     81       1.59       jym #define CR4_PCE		0x00000100 /* enable RDPMC instruction for all cpls */
     82       1.59       jym #define CR4_OSFXSR	0x00000200 /* enable fxsave/fxrestor and SSE */
     83       1.59       jym #define CR4_OSXMMEXCPT	0x00000400 /* enable unmasked SSE exceptions */
     84       1.88      maxv #define CR4_UMIP	0x00000800 /* user-mode instruction prevention */
     85       1.59       jym #define CR4_VMXE	0x00002000 /* enable VMX operations */
     86       1.59       jym #define CR4_SMXE	0x00004000 /* enable SMX operations */
     87       1.59       jym #define CR4_FSGSBASE	0x00010000 /* enable *FSBASE and *GSBASE instructions */
     88       1.59       jym #define CR4_PCIDE	0x00020000 /* enable Process Context IDentifiers */
     89       1.59       jym #define CR4_OSXSAVE	0x00040000 /* enable xsave and xrestore */
     90       1.59       jym #define CR4_SMEP	0x00100000 /* enable SMEP support */
     91       1.80   msaitoh #define CR4_SMAP	0x00200000 /* enable SMAP support */
     92       1.88      maxv #define CR4_PKE		0x00400000 /* protection key enable */
     93        1.1      fvdl 
     94       1.75   msaitoh /*
     95       1.75   msaitoh  * Extended Control Register XCR0
     96       1.75   msaitoh  */
     97       1.89      maxv #define XCR0_X87	0x00000001	/* x87 FPU/MMX state */
     98       1.89      maxv #define XCR0_SSE	0x00000002	/* SSE state */
     99       1.89      maxv #define XCR0_YMM_Hi128	0x00000004	/* AVX-256 (ymmn registers) */
    100       1.89      maxv #define XCR0_BNDREGS	0x00000008	/* Memory protection ext bounds */
    101       1.89      maxv #define XCR0_BNDCSR	0x00000010	/* Memory protection ext state */
    102       1.89      maxv #define XCR0_Opmask	0x00000020	/* AVX-512 Opmask */
    103       1.89      maxv #define XCR0_ZMM_Hi256	0x00000040	/* AVX-512 upper 256 bits low regs */
    104       1.89      maxv #define XCR0_Hi16_ZMM	0x00000080	/* AVX-512 512 bits upper registers */
    105       1.78       dsl 
    106       1.78       dsl /*
    107       1.78       dsl  * Known fpu bits - only these get enabled
    108       1.78       dsl  * I think the XCR0_BNDREGS and XCR0_BNDCSR would need saving on
    109       1.78       dsl  * every context switch.
    110       1.78       dsl  * The save are is sized for all the fields below (max 2680 bytes).
    111       1.78       dsl  */
    112       1.78       dsl #define XCR0_FPU	(XCR0_X87 | XCR0_SSE | XCR0_YMM_Hi128 | \
    113       1.78       dsl 			XCR0_Opmask | XCR0_ZMM_Hi256 | XCR0_Hi16_ZMM)
    114       1.78       dsl 
    115       1.78       dsl #define XCR0_BND	(XCR0_BNDREGS | XCR0_BNDCSR)
    116       1.75   msaitoh 
    117       1.75   msaitoh #define XCR0_FLAGS1	"\20" \
    118       1.78       dsl 	"\1" "x87"	"\2" "SSE"	"\3" "AVX" \
    119       1.78       dsl 	"\4" "BNDREGS"	"\5" "BNDCSR" \
    120       1.78       dsl 	"\6" "Opmask"	"\7" "ZMM_Hi256" "\10" "Hi16_ZMM"
    121       1.75   msaitoh 
    122        1.1      fvdl 
    123        1.1      fvdl /*
    124       1.40       jym  * CPUID "features" bits
    125        1.1      fvdl  */
    126        1.1      fvdl 
    127       1.40       jym /* Fn00000001 %edx features */
    128       1.89      maxv #define CPUID_FPU	0x00000001	/* processor has an FPU? */
    129       1.89      maxv #define CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
    130       1.89      maxv #define CPUID_DE	0x00000004	/* has debugging extension */
    131       1.89      maxv #define CPUID_PSE	0x00000008	/* has 4MB page size extension */
    132       1.89      maxv #define CPUID_TSC	0x00000010	/* has time stamp counter */
    133      1.100      gson #define CPUID_MSR	0x00000020	/* has model specific registers */
    134       1.89      maxv #define CPUID_PAE	0x00000040	/* has phys address extension */
    135       1.89      maxv #define CPUID_MCE	0x00000080	/* has machine check exception */
    136       1.89      maxv #define CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    137       1.89      maxv #define CPUID_APIC	0x00000200	/* has enabled APIC */
    138       1.89      maxv #define CPUID_B10	0x00000400	/* reserved, MTRR */
    139       1.89      maxv #define CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    140       1.89      maxv #define CPUID_MTRR	0x00001000	/* has memory type range register */
    141       1.89      maxv #define CPUID_PGE	0x00002000	/* has page global extension */
    142       1.89      maxv #define CPUID_MCA	0x00004000	/* has machine check architecture */
    143       1.89      maxv #define CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    144       1.89      maxv #define CPUID_PAT	0x00010000	/* Page Attribute Table */
    145       1.89      maxv #define CPUID_PSE36	0x00020000	/* 36-bit PSE */
    146       1.89      maxv #define CPUID_PN	0x00040000	/* processor serial number */
    147       1.98   msaitoh #define CPUID_CFLUSH	0x00080000	/* CLFLUSH insn supported */
    148       1.89      maxv #define CPUID_B20	0x00100000	/* reserved */
    149       1.89      maxv #define CPUID_DS	0x00200000	/* Debug Store */
    150       1.89      maxv #define CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    151       1.89      maxv #define CPUID_MMX	0x00800000	/* MMX supported */
    152       1.89      maxv #define CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    153       1.89      maxv #define CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    154       1.89      maxv #define CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    155       1.89      maxv #define CPUID_SS	0x08000000	/* self-snoop */
    156       1.89      maxv #define CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    157       1.89      maxv #define CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    158       1.89      maxv #define CPUID_IA64	0x40000000	/* IA-64 architecture */
    159       1.89      maxv #define CPUID_SBF	0x80000000	/* signal break on FERR */
    160        1.1      fvdl 
    161       1.61       dsl #define CPUID_FLAGS1	"\20" \
    162       1.61       dsl 	"\1" "FPU"	"\2" "VME"	"\3" "DE"	"\4" "PSE" \
    163       1.61       dsl 	"\5" "TSC"	"\6" "MSR"	"\7" "PAE"	"\10" "MCE" \
    164       1.61       dsl 	"\11" "CX8"	"\12" "APIC"	"\13" "B10"	"\14" "SEP" \
    165       1.61       dsl 	"\15" "MTRR"	"\16" "PGE"	"\17" "MCA"	"\20" "CMOV" \
    166       1.98   msaitoh 	"\21" "PAT"	"\22" "PSE36"	"\23" "PN"	"\24" "CLFLUSH" \
    167       1.61       dsl 	"\25" "B20"	"\26" "DS"	"\27" "ACPI"	"\30" "MMX" \
    168       1.61       dsl 	"\31" "FXSR"	"\32" "SSE"	"\33" "SSE2"	"\34" "SS" \
    169       1.61       dsl 	"\35" "HTT"	"\36" "TM"	"\37" "IA64"	"\40" "SBF"
    170        1.1      fvdl 
    171       1.70   msaitoh /* Blacklists of CPUID flags - used to mask certain features */
    172       1.70   msaitoh #ifdef XEN
    173       1.70   msaitoh /* Not on Xen */
    174       1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
    175       1.70   msaitoh #else
    176       1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 0
    177       1.70   msaitoh #endif /* XEN */
    178       1.70   msaitoh 
    179       1.70   msaitoh /*
    180       1.70   msaitoh  * CPUID "features" bits in Fn00000001 %ecx
    181       1.70   msaitoh  */
    182       1.70   msaitoh 
    183       1.89      maxv #define CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    184       1.89      maxv #define CPUID2_PCLMUL	0x00000002	/* PCLMULQDQ instructions */
    185       1.89      maxv #define CPUID2_DTES64	0x00000004	/* 64-bit Debug Trace */
    186       1.89      maxv #define CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    187       1.89      maxv #define CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    188       1.89      maxv #define CPUID2_VMX	0x00000020	/* Virtual Machine Extensions */
    189       1.89      maxv #define CPUID2_SMX	0x00000040	/* Safer Mode Extensions */
    190       1.89      maxv #define CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    191       1.89      maxv #define CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    192       1.70   msaitoh #define CPUID2_SSSE3	0x00000200	/* Supplemental SSE3 */
    193       1.89      maxv #define CPUID2_CID	0x00000400	/* Context ID */
    194       1.89      maxv #define CPUID2_SDBG	0x00000800	/* Silicon Debug */
    195       1.89      maxv #define CPUID2_FMA	0x00001000	/* has Fused Multiply Add */
    196       1.89      maxv #define CPUID2_CX16	0x00002000	/* has CMPXCHG16B instruction */
    197       1.89      maxv #define CPUID2_xTPR	0x00004000	/* Task Priority Messages disabled? */
    198       1.89      maxv #define CPUID2_PDCM	0x00008000	/* Perf/Debug Capability MSR */
    199       1.70   msaitoh /* bit 16 unused	0x00010000 */
    200       1.89      maxv #define CPUID2_PCID	0x00020000	/* Process Context ID */
    201       1.89      maxv #define CPUID2_DCA	0x00040000	/* Direct Cache Access */
    202       1.89      maxv #define CPUID2_SSE41	0x00080000	/* Streaming SIMD Extensions 4.1 */
    203       1.89      maxv #define CPUID2_SSE42	0x00100000	/* Streaming SIMD Extensions 4.2 */
    204       1.89      maxv #define CPUID2_X2APIC	0x00200000	/* xAPIC Extensions */
    205       1.89      maxv #define CPUID2_MOVBE	0x00400000	/* MOVBE (move after byteswap) */
    206       1.89      maxv #define CPUID2_POPCNT	0x00800000	/* popcount instruction available */
    207       1.89      maxv #define CPUID2_DEADLINE	0x01000000	/* APIC Timer supports TSC Deadline */
    208       1.89      maxv #define CPUID2_AES	0x02000000	/* AES instructions */
    209       1.89      maxv #define CPUID2_XSAVE	0x04000000	/* XSAVE instructions */
    210       1.89      maxv #define CPUID2_OSXSAVE	0x08000000	/* XGETBV/XSETBV instructions */
    211       1.89      maxv #define CPUID2_AVX	0x10000000	/* AVX instructions */
    212       1.89      maxv #define CPUID2_F16C	0x20000000	/* half precision conversion */
    213       1.89      maxv #define CPUID2_RDRAND	0x40000000	/* RDRAND (hardware random number) */
    214       1.89      maxv #define CPUID2_RAZ	0x80000000	/* RAZ. Indicates guest state. */
    215       1.70   msaitoh 
    216       1.70   msaitoh #define CPUID2_FLAGS1	"\20" \
    217       1.70   msaitoh 	"\1" "SSE3"	"\2" "PCLMULQDQ" "\3" "DTES64"	"\4" "MONITOR" \
    218       1.70   msaitoh 	"\5" "DS-CPL"	"\6" "VMX"	"\7" "SMX"	"\10" "EST" \
    219       1.82   msaitoh 	"\11" "TM2"	"\12" "SSSE3"	"\13" "CID"	"\14" "SDBG" \
    220       1.70   msaitoh 	"\15" "FMA"	"\16" "CX16"	"\17" "xTPR"	"\20" "PDCM" \
    221       1.70   msaitoh 	"\21" "B16"	"\22" "PCID"	"\23" "DCA"	"\24" "SSE41" \
    222       1.70   msaitoh 	"\25" "SSE42"	"\26" "X2APIC"	"\27" "MOVBE"	"\30" "POPCNT" \
    223       1.70   msaitoh 	"\31" "DEADLINE" "\32" "AES"	"\33" "XSAVE"	"\34" "OSXSAVE" \
    224       1.70   msaitoh 	"\35" "AVX"	"\36" "F16C"	"\37" "RDRAND"	"\40" "RAZ"
    225       1.70   msaitoh 
    226       1.72   msaitoh /* CPUID Fn00000001 %eax */
    227       1.72   msaitoh 
    228       1.72   msaitoh #define CPUID_TO_BASEFAMILY(cpuid)	(((cpuid) >> 8) & 0xf)
    229       1.72   msaitoh #define CPUID_TO_BASEMODEL(cpuid)	(((cpuid) >> 4) & 0xf)
    230       1.72   msaitoh #define CPUID_TO_STEPPING(cpuid)	((cpuid) & 0xf)
    231       1.70   msaitoh 
    232       1.70   msaitoh /*
    233       1.72   msaitoh  * The Extended family bits should only be inspected when CPUID_TO_BASEFAMILY()
    234       1.70   msaitoh  * returns 15. They are use to encode family value 16 to 270 (add 15).
    235       1.72   msaitoh  * The Extended model bits are the high 4 bits of the model.
    236       1.70   msaitoh  * They are only valid for family >= 15 or family 6 (intel, but all amd
    237       1.70   msaitoh  * family 6 are documented to return zero bits for them).
    238       1.70   msaitoh  */
    239       1.72   msaitoh #define CPUID_TO_EXTFAMILY(cpuid)	(((cpuid) >> 20) & 0xff)
    240       1.72   msaitoh #define CPUID_TO_EXTMODEL(cpuid)	(((cpuid) >> 16) & 0xf)
    241       1.72   msaitoh 
    242       1.72   msaitoh /* The macros for the Display Family and the Display Model */
    243       1.72   msaitoh #define CPUID_TO_FAMILY(cpuid)	(CPUID_TO_BASEFAMILY(cpuid)	\
    244       1.72   msaitoh 	    + ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    245       1.72   msaitoh 		? 0 : CPUID_TO_EXTFAMILY(cpuid)))
    246       1.72   msaitoh #define CPUID_TO_MODEL(cpuid)	(CPUID_TO_BASEMODEL(cpuid)	\
    247       1.72   msaitoh 	    | ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    248       1.72   msaitoh 		&& (CPUID_TO_BASEFAMILY(cpuid) != 0x06)		\
    249       1.72   msaitoh 		? 0 : (CPUID_TO_EXTMODEL(cpuid) << 4)))
    250       1.70   msaitoh 
    251      1.102   msaitoh /* CPUID Fn00000001 %ebx */
    252      1.102   msaitoh #define	CPUID_BRAND_INDEX	__BITS(7,0)
    253  1.112.2.1  pgoyette #define	CPUID_CLFLUSH_SIZE	__BITS(15,8)
    254      1.102   msaitoh #define	CPUID_HTT_CORES		__BITS(23,16)
    255      1.102   msaitoh #define	CPUID_LOCAL_APIC_ID	__BITS(31,24)
    256      1.102   msaitoh 
    257       1.47    jruoho /*
    258       1.71   msaitoh  * Intel Deterministic Cache Parameter Leaf
    259       1.71   msaitoh  * Fn0000_0004
    260       1.71   msaitoh  */
    261       1.71   msaitoh 
    262       1.71   msaitoh /* %eax */
    263       1.71   msaitoh #define CPUID_DCP_CACHETYPE	__BITS(4, 0)	/* Cache type */
    264       1.71   msaitoh #define CPUID_DCP_CACHETYPE_N	0		/*   NULL */
    265       1.71   msaitoh #define CPUID_DCP_CACHETYPE_D	1		/*   Data cache */
    266       1.71   msaitoh #define CPUID_DCP_CACHETYPE_I	2		/*   Instruction cache */
    267       1.71   msaitoh #define CPUID_DCP_CACHETYPE_U	3		/*   Unified cache */
    268       1.71   msaitoh #define CPUID_DCP_CACHELEVEL	__BITS(7, 5)	/* Cache level (start at 1) */
    269       1.71   msaitoh #define CPUID_DCP_SELFINITCL	__BIT(8)	/* Self initializing cachelvl*/
    270       1.71   msaitoh #define CPUID_DCP_FULLASSOC	__BIT(9)	/* Full associative */
    271       1.71   msaitoh #define CPUID_DCP_SHAREING	__BITS(25, 14)	/* shareing */
    272       1.71   msaitoh #define CPUID_DCP_CORE_P_PKG	__BITS(31, 26)	/* Cores/package */
    273       1.71   msaitoh 
    274       1.71   msaitoh /* %ebx */
    275       1.71   msaitoh #define CPUID_DCP_LINESIZE	__BITS(11, 0)	/* System coherency linesize */
    276       1.71   msaitoh #define CPUID_DCP_PARTITIONS	__BITS(21, 12)	/* Physical line partitions */
    277       1.71   msaitoh #define CPUID_DCP_WAYS		__BITS(31, 22)	/* Ways of associativity */
    278       1.71   msaitoh 
    279       1.71   msaitoh /* Number of sets: %ecx */
    280       1.71   msaitoh 
    281       1.71   msaitoh /* %edx */
    282       1.71   msaitoh #define CPUID_DCP_INVALIDATE	__BIT(0)	/* WB invalidate/invalidate */
    283       1.71   msaitoh #define CPUID_DCP_INCLUSIVE	__BIT(1)	/* Cache inclusiveness */
    284       1.71   msaitoh #define CPUID_DCP_COMPLEX	__BIT(2)	/* Complex cache indexing */
    285       1.71   msaitoh 
    286       1.71   msaitoh /*
    287       1.47    jruoho  * Intel Digital Thermal Sensor and
    288       1.47    jruoho  * Power Management, Fn0000_0006 - %eax.
    289       1.47    jruoho  */
    290       1.83   msaitoh #define CPUID_DSPM_DTS	__BIT(0)	/* Digital Thermal Sensor */
    291       1.83   msaitoh #define CPUID_DSPM_IDA	__BIT(1)	/* Intel Dynamic Acceleration */
    292       1.83   msaitoh #define CPUID_DSPM_ARAT	__BIT(2)	/* Always Running APIC Timer */
    293       1.83   msaitoh #define CPUID_DSPM_PLN	__BIT(4)	/* Power Limit Notification */
    294       1.83   msaitoh #define CPUID_DSPM_ECMD	__BIT(5)	/* Clock Modulation Extension */
    295       1.83   msaitoh #define CPUID_DSPM_PTM	__BIT(6)	/* Package Level Thermal Management */
    296       1.83   msaitoh #define CPUID_DSPM_HWP	__BIT(7)	/* HWP */
    297       1.83   msaitoh #define CPUID_DSPM_HWP_NOTIFY __BIT(8)	/* HWP Notification */
    298       1.83   msaitoh #define CPUID_DSPM_HWP_ACTWIN  __BIT(9)	/* HWP Activity Window */
    299       1.83   msaitoh #define CPUID_DSPM_HWP_EPP __BIT(10)	/* HWP Energy Performance Preference */
    300       1.83   msaitoh #define CPUID_DSPM_HWP_PLR __BIT(11)	/* HWP Package Level Request */
    301       1.92   msaitoh #define CPUID_DSPM_HDC	__BIT(13)	/* Hardware Duty Cycling */
    302      1.104   msaitoh #define CPUID_DSPM_TBMT3 __BIT(14)	/* Turbo Boost Max Technology 3.0 */
    303       1.47    jruoho 
    304       1.61       dsl #define CPUID_DSPM_FLAGS	"\20" \
    305       1.83   msaitoh 	"\1" "DTS"	"\2" "IDA"	"\3" "ARAT" 			\
    306       1.83   msaitoh 	"\5" "PLN"	"\6" "ECMD"	"\7" "PTM"	"\10" "HWP"	\
    307       1.83   msaitoh 	"\11" "HWP_NOTIFY" "\12" "HWP_ACTWIN" "\13" "HWP_EPP" "\14" "HWP_PLR" \
    308      1.104   msaitoh 			"\16" "HDC"	"\17" "TBM3"
    309       1.47    jruoho 
    310       1.47    jruoho /*
    311       1.47    jruoho  * Intel Digital Thermal Sensor and
    312       1.47    jruoho  * Power Management, Fn0000_0006 - %ecx.
    313       1.47    jruoho  */
    314       1.47    jruoho #define CPUID_DSPM_HWF	0x00000001	/* MSR_APERF/MSR_MPERF available */
    315       1.77   msaitoh #define CPUID_DSPM_EPB	0x00000008	/* Energy Performance Bias */
    316       1.47    jruoho 
    317       1.77   msaitoh #define CPUID_DSPM_FLAGS1	"\20" "\1" "HWF" "\4" "EPB"
    318       1.47    jruoho 
    319       1.63      yamt /*
    320       1.82   msaitoh  * Intel Structured Extended Feature leaf Fn0000_0007
    321       1.82   msaitoh  * %eax == 0: Subleaf 0
    322       1.89      maxv  *	%eax: The Maximum input value for supported subleaf.
    323       1.82   msaitoh  *	%ebx: Feature bits.
    324       1.82   msaitoh  *	%ecx: Feature bits.
    325      1.109   msaitoh  *	%edx: Feature bits.
    326       1.63      yamt  */
    327       1.82   msaitoh 
    328       1.82   msaitoh /* %ebx */
    329      1.106   msaitoh #define CPUID_SEF_FSGSBASE	__BIT(0)  /* {RD,WR}{FS,GS}BASE */
    330      1.106   msaitoh #define CPUID_SEF_TSC_ADJUST	__BIT(1)  /* IA32_TSC_ADJUST MSR support */
    331      1.106   msaitoh #define CPUID_SEF_SGX		__BIT(2)  /* Software Guard Extentions */
    332      1.106   msaitoh #define CPUID_SEF_BMI1		__BIT(3)  /* advanced bit manipulation ext. 1st grp */
    333      1.106   msaitoh #define CPUID_SEF_HLE		__BIT(4)  /* Hardware Lock Elision */
    334      1.106   msaitoh #define CPUID_SEF_AVX2		__BIT(5)  /* Advanced Vector Extensions 2 */
    335      1.106   msaitoh #define CPUID_SEF_FDPEXONLY	__BIT(6)  /* x87FPU Data ptr updated only on x87exp */
    336      1.106   msaitoh #define CPUID_SEF_SMEP		__BIT(7)  /* Supervisor-Mode Excecution Prevention */
    337      1.106   msaitoh #define CPUID_SEF_BMI2		__BIT(8)  /* advanced bit manipulation ext. 2nd grp */
    338      1.106   msaitoh #define CPUID_SEF_ERMS		__BIT(9)  /* Enhanced REP MOVSB/STOSB */
    339      1.106   msaitoh #define CPUID_SEF_INVPCID	__BIT(10) /* INVPCID instruction */
    340      1.106   msaitoh #define CPUID_SEF_RTM		__BIT(11) /* Restricted Transactional Memory */
    341      1.106   msaitoh #define CPUID_SEF_QM		__BIT(12) /* Resource Director Technology Monitoring */
    342      1.106   msaitoh #define CPUID_SEF_FPUCSDS	__BIT(13) /* Deprecate FPU CS and FPU DS values */
    343      1.106   msaitoh #define CPUID_SEF_MPX		__BIT(14) /* Memory Protection Extensions */
    344      1.106   msaitoh #define CPUID_SEF_PQE		__BIT(15) /* Resource Director Technology Allocation */
    345      1.106   msaitoh #define CPUID_SEF_AVX512F	__BIT(16) /* AVX-512 Foundation */
    346      1.106   msaitoh #define CPUID_SEF_AVX512DQ	__BIT(17) /* AVX-512 Double/Quadword */
    347      1.106   msaitoh #define CPUID_SEF_RDSEED	__BIT(18) /* RDSEED instruction */
    348      1.106   msaitoh #define CPUID_SEF_ADX		__BIT(19) /* ADCX/ADOX instructions */
    349      1.106   msaitoh #define CPUID_SEF_SMAP		__BIT(20) /* Supervisor-Mode Access Prevention */
    350      1.106   msaitoh #define CPUID_SEF_AVX512_IFMA	__BIT(21) /* AVX-512 Integer Fused Multiply Add */
    351      1.106   msaitoh #define CPUID_SEF_CLFLUSHOPT	__BIT(23) /* Cache Line FLUSH OPTimized */
    352      1.106   msaitoh #define CPUID_SEF_CLWB		__BIT(24) /* Cache Line Write Back */
    353      1.106   msaitoh #define CPUID_SEF_PT		__BIT(25) /* Processor Trace */
    354      1.106   msaitoh #define CPUID_SEF_AVX512PF	__BIT(26) /* AVX-512 PreFetch */
    355      1.106   msaitoh #define CPUID_SEF_AVX512ER	__BIT(27) /* AVX-512 Exponential and Reciprocal */
    356      1.106   msaitoh #define CPUID_SEF_AVX512CD	__BIT(28) /* AVX-512 Conflict Detection */
    357      1.106   msaitoh #define CPUID_SEF_SHA		__BIT(29) /* SHA Extensions */
    358      1.106   msaitoh #define CPUID_SEF_AVX512BW	__BIT(30) /* AVX-512 Byte and Word */
    359      1.106   msaitoh #define CPUID_SEF_AVX512VL	__BIT(31) /* AVX-512 Vector Length */
    360       1.63      yamt 
    361       1.63      yamt #define CPUID_SEF_FLAGS	"\20" \
    362       1.87   msaitoh 	"\1" "FSGSBASE"	"\2" "TSCADJUST" "\3" "SGX"	"\4" "BMI1"	\
    363       1.84   msaitoh 	"\5" "HLE"	"\6" "AVX2"	"\7" "FDPEXONLY" "\10" "SMEP"	\
    364       1.66   msaitoh 	"\11" "BMI2"	"\12" "ERMS"	"\13" "INVPCID"	"\14" "RTM"	\
    365       1.80   msaitoh 	"\15" "QM"	"\16" "FPUCSDS"	"\17" "MPX"    	"\20" "PQE"	\
    366       1.87   msaitoh 	"\21" "AVX512F"	"\22" "AVX512DQ" "\23" "RDSEED"	"\24" "ADX"	\
    367      1.103   msaitoh 	"\25" "SMAP"	"\26" "AVX512_IFMA"		"\30" "CLFLUSHOPT" \
    368       1.91   msaitoh 	"\31" "CLWB"	"\32" "PT"	"\33" "AVX512PF" "\34" "AVX512ER" \
    369       1.90   msaitoh 	"\35" "AVX512CD""\36" "SHA"	"\37" "AVX512BW" "\40" "AVX512VL"
    370       1.63      yamt 
    371       1.82   msaitoh /* %ecx */
    372      1.106   msaitoh #define CPUID_SEF_PREFETCHWT1	__BIT(0)  /* PREFETCHWT1 instruction */
    373      1.106   msaitoh #define CPUID_SEF_AVX512_VBMI	__BIT(1)  /* AVX-512 Vector Byte Manipulation */
    374      1.106   msaitoh #define CPUID_SEF_UMIP		__BIT(2)  /* User-Mode Instruction prevention */
    375      1.106   msaitoh #define CPUID_SEF_PKU		__BIT(3)  /* Protection Keys for User-mode pages */
    376      1.106   msaitoh #define CPUID_SEF_OSPKE		__BIT(4)  /* OS has set CR4.PKE to ena. protec. keys */
    377      1.106   msaitoh #define CPUID_SEF_AVX512_VBMI2	__BIT(6)  /* AVX-512 Vector Byte Manipulation 2 */
    378      1.103   msaitoh #define CPUID_SEF_GFNI		__BIT(8)
    379      1.103   msaitoh #define CPUID_SEF_VAES		__BIT(9)
    380      1.103   msaitoh #define CPUID_SEF_VPCLMULQDQ	__BIT(10)
    381      1.106   msaitoh #define CPUID_SEF_AVX512_VNNI	__BIT(11) /* Vector neural Network Instruction */
    382      1.103   msaitoh #define CPUID_SEF_AVX512_BITALG	__BIT(12)
    383      1.103   msaitoh #define CPUID_SEF_AVX512_VPOPCNTDQ __BIT(14)
    384      1.106   msaitoh #define CPUID_SEF_RDPID		__BIT(22) /* ReaD Processor ID */
    385      1.106   msaitoh #define CPUID_SEF_SGXLC		__BIT(30) /* SGX Launch Configuration */
    386       1.82   msaitoh 
    387       1.82   msaitoh #define CPUID_SEF_FLAGS1	"\20" \
    388      1.103   msaitoh 	"\1" "PREFETCHWT1" "\2" "AVX512_VBMI" "\3" "UMIP" "\4" "PKU"	\
    389      1.103   msaitoh 	"\5" "OSPKE"			"\7" "AVX512_VBMI2"		\
    390      1.103   msaitoh 	"\11" "GFNI"	"\12" "VAES"	"\13" "VPCLMULQDQ" "\14" "AVX512_VNNI"\
    391      1.103   msaitoh 	"\15" "AVX512_BITALG"		"\17" "AVX512_VPOPCNTDQ"	\
    392       1.87   msaitoh 					"\27" "RDPID"			\
    393       1.87   msaitoh 					"\37" "SGXLC"
    394       1.82   msaitoh 
    395      1.103   msaitoh /* %edx */
    396      1.103   msaitoh #define CPUID_SEF_AVX512_4VNNIW	__BIT(2)
    397      1.103   msaitoh #define CPUID_SEF_AVX512_4FMAPS	__BIT(3)
    398      1.107   msaitoh #define CPUID_SEF_IBRS		__BIT(26) /* IBRS / IBPB Speculation Control */
    399      1.107   msaitoh #define CPUID_SEF_STIBP		__BIT(27) /* STIBP Speculation Control */
    400      1.109   msaitoh #define CPUID_SEF_ARCH_CAP	__BIT(29) /* IA32_ARCH_CAPABILITIES */
    401      1.103   msaitoh 
    402      1.103   msaitoh #define CPUID_SEF_FLAGS2	"\20" \
    403      1.107   msaitoh 				"\3" "AVX512_4VNNIW" "\4" "AVX512_4FMAPS" \
    404      1.109   msaitoh 					"\33" "IBRS"	"\34" "STIBP"	\
    405      1.109   msaitoh 			"\36" "ARCH_CAP"
    406      1.103   msaitoh 
    407       1.70   msaitoh /*
    408       1.70   msaitoh  * CPUID Processor extended state Enumeration Fn0000000d
    409       1.70   msaitoh  *
    410       1.70   msaitoh  * %ecx == 0: supported features info:
    411       1.76   msaitoh  *	%eax: Valid bits of lower 32bits of XCR0
    412       1.82   msaitoh  *	%ebx: Maximum save area size for features enabled in XCR0
    413       1.89      maxv  *	%ecx: Maximum save area size for all cpu features
    414       1.76   msaitoh  *	%edx: Valid bits of upper 32bits of XCR0
    415       1.70   msaitoh  *
    416       1.76   msaitoh  * %ecx == 1:
    417       1.89      maxv  *	%eax: Bit 0 => xsaveopt instruction available (sandy bridge onwards)
    418       1.82   msaitoh  *	%ebx: Save area size for features enabled by XCR0 | IA32_XSS
    419       1.82   msaitoh  *	%ecx: Valid bits of lower 32bits of IA32_XSS
    420       1.82   msaitoh  *	%edx: Valid bits of upper 32bits of IA32_XSS
    421       1.70   msaitoh  *
    422       1.70   msaitoh  * %ecx >= 2: Save area details for XCR0 bit n
    423       1.70   msaitoh  *	%eax: size of save area for this feature
    424       1.70   msaitoh  *	%ebx: offset of save area for this feature
    425       1.70   msaitoh  *	%ecx, %edx: reserved
    426       1.76   msaitoh  *	All of %eax, %ebx, %ecx and %edx are zero for unsupported features.
    427       1.70   msaitoh  */
    428       1.70   msaitoh 
    429       1.82   msaitoh /* %ecx=1 %eax */
    430       1.89      maxv #define CPUID_PES1_XSAVEOPT	0x00000001	/* xsaveopt instruction */
    431       1.89      maxv #define CPUID_PES1_XSAVEC	0x00000002	/* xsavec & compacted XRSTOR */
    432       1.89      maxv #define CPUID_PES1_XGETBV	0x00000004	/* xgetbv with ECX = 1 */
    433       1.89      maxv #define CPUID_PES1_XSAVES	0x00000008	/* xsaves/xrstors, IA32_XSS */
    434       1.70   msaitoh 
    435       1.70   msaitoh #define CPUID_PES1_FLAGS	"\20" \
    436       1.80   msaitoh 	"\1" "XSAVEOPT"	"\2" "XSAVEC"	"\3" "XGETBV"	"\4" "XSAVES"
    437       1.70   msaitoh 
    438      1.112   msaitoh /*
    439      1.112   msaitoh  * Intel Deterministic Address Translation Parameter Leaf
    440      1.112   msaitoh  * Fn0000_0018
    441      1.112   msaitoh  */
    442      1.112   msaitoh 
    443      1.112   msaitoh /* %ecx=0 %eax __BITS(31, 0): the maximum input value of supported sub-leaf */
    444      1.112   msaitoh 
    445      1.112   msaitoh /* %ebx */
    446      1.112   msaitoh #define CPUID_DATP_PGSIZE	__BITS(3, 0)	/* page size */
    447      1.112   msaitoh #define CPUID_DATP_PGSIZE_4KB	__BIT(0)	/* 4KB page support */
    448      1.112   msaitoh #define CPUID_DATP_PGSIZE_2MB	__BIT(1)	/* 2MB page support */
    449      1.112   msaitoh #define CPUID_DATP_PGSIZE_4MB	__BIT(2)	/* 4MB page support */
    450      1.112   msaitoh #define CPUID_DATP_PGSIZE_1GB	__BIT(3)	/* 1GB page support */
    451      1.112   msaitoh #define CPUID_DATP_PARTITIONING	__BITS(10, 8)	/* Partitioning */
    452      1.112   msaitoh #define CPUID_DATP_WAYS		__BITS(31, 16)	/* Ways of associativity */
    453      1.112   msaitoh 
    454      1.112   msaitoh /* Number of sets: %ecx */
    455      1.112   msaitoh 
    456      1.112   msaitoh /* %edx */
    457      1.112   msaitoh #define CPUID_DATP_TCTYPE	__BITS(4, 0)	/* Translation Cache type */
    458      1.112   msaitoh #define CPUID_DATP_TCTYPE_N	0		/*   NULL (not valid) */
    459      1.112   msaitoh #define CPUID_DATP_TCTYPE_D	1		/*   Data TLB */
    460      1.112   msaitoh #define CPUID_DATP_TCTYPE_I	2		/*   Instruction TLB */
    461      1.112   msaitoh #define CPUID_DATP_TCTYPE_U	3		/*   Unified TLB */
    462      1.112   msaitoh #define CPUID_DATP_TCLEVEL	__BITS(7, 5)	/* TLB level (start at 1) */
    463      1.112   msaitoh #define CPUID_DATP_FULLASSOC	__BIT(8)	/* Full associative */
    464      1.112   msaitoh #define CPUID_DATP_SHAREING	__BITS(25, 14)	/* shareing */
    465      1.112   msaitoh 
    466      1.112   msaitoh 
    467  1.112.2.1  pgoyette /* Intel Fn80000001 extended features - %edx */
    468  1.112.2.1  pgoyette #define CPUID_SYSCALL	0x00000800	/* SYSCALL/SYSRET */
    469  1.112.2.1  pgoyette #define CPUID_XD	0x00100000	/* Execute Disable (like CPUID_NOX) */
    470  1.112.2.1  pgoyette #define CPUID_P1GB	0x04000000	/* 1GB Large Page Support */
    471  1.112.2.1  pgoyette #define CPUID_RDTSCP	0x08000000	/* Read TSC Pair Instruction */
    472  1.112.2.1  pgoyette #define CPUID_EM64T	0x20000000	/* Intel EM64T */
    473  1.112.2.1  pgoyette 
    474  1.112.2.1  pgoyette #define CPUID_INTEL_EXT_FLAGS	"\20" \
    475  1.112.2.1  pgoyette 	"\14" "SYSCALL/SYSRET"	"\25" "XD"	"\33" "P1GB" \
    476  1.112.2.1  pgoyette 	"\34" "RDTSCP"	"\36" "EM64T"
    477  1.112.2.1  pgoyette 
    478  1.112.2.1  pgoyette /* Intel Fn80000001 extended features - %ecx */
    479  1.112.2.1  pgoyette #define CPUID_LAHF	0x00000001	/* LAHF/SAHF in IA-32e mode, 64bit sub*/
    480  1.112.2.1  pgoyette 		/*	0x00000020 */	/* LZCNT. Same as AMD's CPUID_LZCNT */
    481  1.112.2.1  pgoyette #define CPUID_PREFETCHW	0x00000100	/* PREFETCHW */
    482  1.112.2.1  pgoyette 
    483  1.112.2.1  pgoyette #define CPUID_INTEL_FLAGS4	"\20"				\
    484  1.112.2.1  pgoyette 	"\1" "LAHF"	"\02" "B01"	"\03" "B02"		\
    485  1.112.2.1  pgoyette 			"\06" "LZCNT"				\
    486  1.112.2.1  pgoyette 	"\11" "PREFETCHW"
    487  1.112.2.1  pgoyette 
    488  1.112.2.1  pgoyette 
    489       1.39       jym /* AMD/VIA Fn80000001 extended features - %edx */
    490       1.32      yamt /*	CPUID_SYSCALL			   SYSCALL/SYSRET */
    491        1.1      fvdl #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    492        1.5  drochner #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    493        1.1      fvdl #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    494       1.27  pgoyette #define CPUID_FFXSR	0x02000000	/* FXSAVE/FXSTOR Extensions */
    495       1.60  drochner /*	CPUID_P1GB			   1GB Large Page Support */
    496       1.60  drochner /*	CPUID_RDTSCP			   Read TSC Pair Instruction */
    497       1.32      yamt /*	CPUID_EM64T			   Long mode */
    498        1.1      fvdl #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    499        1.1      fvdl #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    500        1.1      fvdl 
    501       1.61       dsl #define CPUID_EXT_FLAGS	"\20" \
    502       1.61       dsl 	"\14" "SYSCALL/SYSRET"		"\24" "MPC"	"\25" "NOX" \
    503       1.73   msaitoh 	"\27" "MMXX"	"\32" "FFXSR"	"\33" "P1GB"	"\34" "RDTSCP" \
    504       1.61       dsl 	"\36" "LONG"	"\37" "3DNOW2"	"\40" "3DNOW"
    505        1.1      fvdl 
    506       1.39       jym /* AMD Fn80000001 extended features - %ecx */
    507       1.53     njoly /* 	CPUID_LAHF			   LAHF/SAHF instruction */
    508       1.28    cegger #define CPUID_CMPLEGACY	0x00000002	/* Compare Legacy */
    509       1.28    cegger #define CPUID_SVM	0x00000004	/* Secure Virtual Machine */
    510       1.28    cegger #define CPUID_EAPIC	0x00000008	/* Extended APIC space */
    511       1.28    cegger #define CPUID_ALTMOVCR0	0x00000010	/* Lock Mov Cr0 */
    512       1.28    cegger #define CPUID_LZCNT	0x00000020	/* LZCNT instruction */
    513       1.28    cegger #define CPUID_SSE4A	0x00000040	/* SSE4A instruction set */
    514       1.28    cegger #define CPUID_MISALIGNSSE 0x00000080	/* Misaligned SSE */
    515       1.28    cegger #define CPUID_3DNOWPF	0x00000100	/* 3DNow Prefetch */
    516       1.28    cegger #define CPUID_OSVW	0x00000200	/* OS visible workarounds */
    517       1.28    cegger #define CPUID_IBS	0x00000400	/* Instruction Based Sampling */
    518       1.50    cegger #define CPUID_XOP	0x00000800	/* XOP instruction set */
    519       1.28    cegger #define CPUID_SKINIT	0x00001000	/* SKINIT */
    520       1.28    cegger #define CPUID_WDT	0x00002000	/* watchdog timer support */
    521       1.50    cegger #define CPUID_LWP	0x00008000	/* Light Weight Profiling */
    522       1.50    cegger #define CPUID_FMA4	0x00010000	/* FMA4 instructions */
    523       1.86   msaitoh #define CPUID_TCE	0x00020000	/* Translation cache Extension */
    524       1.50    cegger #define CPUID_NODEID	0x00080000	/* NodeID MSR available*/
    525       1.50    cegger #define CPUID_TBM	0x00200000	/* TBM instructions */
    526       1.50    cegger #define CPUID_TOPOEXT	0x00400000	/* cpuid Topology Extension */
    527       1.73   msaitoh #define CPUID_PCEC	0x00800000	/* Perf Ctr Ext Core */
    528       1.73   msaitoh #define CPUID_PCENB	0x01000000	/* Perf Ctr Ext NB */
    529       1.73   msaitoh #define CPUID_SPM	0x02000000	/* Stream Perf Mon */
    530       1.73   msaitoh #define CPUID_DBE	0x04000000	/* Data Breakpoint Extension */
    531       1.73   msaitoh #define CPUID_PTSC	0x08000000	/* PerfTsc */
    532       1.86   msaitoh #define CPUID_L2IPERFC	0x10000000	/* L2I performance counter Extension */
    533       1.86   msaitoh #define CPUID_MWAITX	0x20000000	/* MWAITX/MONITORX support */
    534       1.28    cegger 
    535       1.61       dsl #define CPUID_AMD_FLAGS4	"\20" \
    536       1.61       dsl 	"\1" "LAHF"	"\2" "CMPLEGACY" "\3" "SVM"	"\4" "EAPIC" \
    537       1.61       dsl 	"\5" "ALTMOVCR0" "\6" "LZCNT"	"\7" "SSE4A"	"\10" "MISALIGNSSE" \
    538       1.61       dsl 	"\11" "3DNOWPREFETCH" \
    539       1.61       dsl 			"\12" "OSVW"	"\13" "IBS"	"\14" "XOP" \
    540       1.61       dsl 	"\15" "SKINIT"	"\16" "WDT"	"\17" "B14"	"\20" "LWP" \
    541       1.86   msaitoh 	"\21" "FMA4"	"\22" "TCE"	"\23" "B18"	"\24" "NodeID" \
    542       1.73   msaitoh 	"\25" "B20"	"\26" "TBM"	"\27" "TopoExt"	"\30" "PCExtC" \
    543       1.73   msaitoh 	"\31" "PCExtNB"	"\32" "StrmPM"	"\33" "DBExt"	"\34" "PerfTsc" \
    544       1.86   msaitoh 	"\35" "L2IPERFC" "\36" "MWAITX"	"\37" "B30"	"\40" "B31"
    545       1.30    cegger 
    546       1.30    cegger /*
    547       1.30    cegger  * AMD Advanced Power Management
    548       1.30    cegger  * CPUID Fn8000_0007 %edx
    549       1.30    cegger  */
    550       1.30    cegger #define CPUID_APM_TS	0x00000001	/* Temperature Sensor */
    551       1.30    cegger #define CPUID_APM_FID	0x00000002	/* Frequency ID control */
    552       1.30    cegger #define CPUID_APM_VID	0x00000004	/* Voltage ID control */
    553       1.30    cegger #define CPUID_APM_TTP	0x00000008	/* THERMTRIP (PCI F3xE4 register) */
    554       1.30    cegger #define CPUID_APM_HTC	0x00000010	/* Hardware thermal control (HTC) */
    555       1.30    cegger #define CPUID_APM_STC	0x00000020	/* Software thermal control (STC) */
    556       1.30    cegger #define CPUID_APM_100	0x00000040	/* 100MHz multiplier control */
    557       1.30    cegger #define CPUID_APM_HWP	0x00000080	/* HW P-State control */
    558       1.30    cegger #define CPUID_APM_TSC	0x00000100	/* TSC invariant */
    559       1.45    jruoho #define CPUID_APM_CPB	0x00000200	/* Core performance boost */
    560       1.50    cegger #define CPUID_APM_EFF	0x00000400	/* Effective Frequency (read-only) */
    561       1.30    cegger 
    562       1.61       dsl #define CPUID_APM_FLAGS		"\20" \
    563       1.61       dsl 	"\1" "TS"	"\2" "FID"	"\3" "VID"	"\4" "TTP" \
    564       1.61       dsl 	"\5" "HTC"	"\6" "STC"	"\7" "100"	"\10" "HWP" \
    565       1.61       dsl 	"\11" "TSC"	"\12" "CPB"	"\13" "EffFreq"	"\14" "B11" \
    566       1.61       dsl 	"\15" "B12"
    567       1.30    cegger 
    568       1.70   msaitoh /* AMD Fn8000000a %edx features (SVM features) */
    569       1.89      maxv #define CPUID_AMD_SVM_NP		0x00000001
    570       1.89      maxv #define CPUID_AMD_SVM_LbrVirt		0x00000002
    571       1.89      maxv #define CPUID_AMD_SVM_SVML		0x00000004
    572       1.89      maxv #define CPUID_AMD_SVM_NRIPS		0x00000008
    573       1.89      maxv #define CPUID_AMD_SVM_TSCRateCtrl	0x00000010
    574       1.89      maxv #define CPUID_AMD_SVM_VMCBCleanBits	0x00000020
    575       1.89      maxv #define CPUID_AMD_SVM_FlushByASID	0x00000040
    576       1.89      maxv #define CPUID_AMD_SVM_DecodeAssist	0x00000080
    577       1.89      maxv #define CPUID_AMD_SVM_PauseFilter	0x00000400
    578      1.105   msaitoh #define CPUID_AMD_SVM_PFThreshold	0x0x001000 /* PAUSE filter threshold */
    579      1.105   msaitoh #define CPUID_AMD_SVM_AVIC		0x00002000 /* AMD Virtual intr. ctrl */
    580      1.105   msaitoh #define CPUID_AMD_SVM_V_VMSAVE_VMLOAD	0x00008000 /* Virtual VM{SAVE/LOAD} */
    581      1.105   msaitoh #define CPUID_AMD_SVM_vGIF		0x00010000 /* Virtualized GIF */
    582       1.89      maxv #define CPUID_AMD_SVM_FLAGS	 "\20" \
    583      1.105   msaitoh 	"\1" "NP"	"\2" "LbrVirt"	"\3" "SVML"	"\4" "NRIPS"	\
    584      1.105   msaitoh 	"\5" "TSCRate"	"\6" "VMCBCleanBits" 				\
    585      1.105   msaitoh 			        "\7" "FlushByASID" "\10" "DecodeAssist"	\
    586       1.70   msaitoh 	"\11" "B08"	"\12" "B09"	"\13" "PauseFilter" "\14" "B11" \
    587      1.105   msaitoh 	"\15" "PFThreshold" "\16" "AVIC" "\17" "B14"			\
    588      1.105   msaitoh 						"\20" "V_VMSAVE_VMLOAD"	\
    589      1.105   msaitoh 	"\21" "VGIF"
    590       1.70   msaitoh 
    591        1.4     soren /*
    592       1.17  christos  * Centaur Extended Feature flags
    593       1.15    daniel  */
    594       1.17  christos #define CPUID_VIA_HAS_RNG	0x00000004	/* Random number generator */
    595       1.17  christos #define CPUID_VIA_DO_RNG	0x00000008
    596       1.17  christos #define CPUID_VIA_HAS_ACE	0x00000040	/* AES Encryption */
    597       1.17  christos #define CPUID_VIA_DO_ACE	0x00000080
    598       1.17  christos #define CPUID_VIA_HAS_ACE2	0x00000100	/* AES+CTR instructions */
    599       1.17  christos #define CPUID_VIA_DO_ACE2	0x00000200
    600       1.17  christos #define CPUID_VIA_HAS_PHE	0x00000400	/* SHA1+SHA256 HMAC */
    601       1.17  christos #define CPUID_VIA_DO_PHE	0x00000800
    602       1.17  christos #define CPUID_VIA_HAS_PMM	0x00001000	/* RSA Instructions */
    603       1.17  christos #define CPUID_VIA_DO_PMM	0x00002000
    604       1.15    daniel 
    605       1.61       dsl #define CPUID_FLAGS_PADLOCK	"\20" \
    606       1.61       dsl 	"\3" "RNG"	"\7" "AES"	"\11" "AES/CTR"	"\13" "SHA1/SHA256" \
    607       1.61       dsl 	"\15" "RSA"
    608       1.15    daniel 
    609       1.15    daniel /*
    610        1.1      fvdl  * Model-specific registers for the i386 family
    611        1.1      fvdl  */
    612        1.1      fvdl #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    613        1.1      fvdl #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    614        1.1      fvdl #define MSR_TSC			0x010
    615       1.89      maxv #define MSR_CESR		0x011	/* P5 only (trap on P6) */
    616       1.89      maxv #define MSR_CTR0		0x012	/* P5 only (trap on P6) */
    617       1.89      maxv #define MSR_CTR1		0x013	/* P5 only (trap on P6) */
    618       1.81   msaitoh #define MSR_IA32_PLATFORM_ID	0x017
    619        1.1      fvdl #define MSR_APICBASE		0x01b
    620       1.97    nonaka #define 	APICBASE_BSP		0x00000100	/* boot processor */
    621       1.97    nonaka #define 	APICBASE_EXTD		0x00000400	/* x2APIC mode */
    622       1.97    nonaka #define 	APICBASE_EN		0x00000800	/* software enable */
    623      1.101      maxv /*
    624      1.101      maxv  * APICBASE_PHYSADDR is actually variable-sized on some CPUs. But we're
    625      1.101      maxv  * only interested in the initial value, which is guaranteed to fit the
    626      1.101      maxv  * first 32 bits. So this macro is fine.
    627      1.101      maxv  */
    628       1.97    nonaka #define 	APICBASE_PHYSADDR	0xfffff000	/* physical address */
    629        1.1      fvdl #define MSR_EBL_CR_POWERON	0x02a
    630       1.11   xtraeme #define MSR_EBC_FREQUENCY_ID	0x02c	/* PIV only */
    631       1.89      maxv #define MSR_TEST_CTL		0x033
    632      1.111   msaitoh #define MSR_IA32_SPEC_CTRL	0x048
    633  1.112.2.1  pgoyette #define 	IA32_SPEC_CTRL_IBRS	0x01
    634  1.112.2.1  pgoyette #define 	IA32_SPEC_CTRL_STIBP	0x02
    635      1.111   msaitoh #define MSR_IA32_PRED_CMD	0x049
    636  1.112.2.1  pgoyette #define 	IA32_PRED_CMD_IBPB	0x01
    637        1.1      fvdl #define MSR_BIOS_UPDT_TRIG	0x079
    638       1.89      maxv #define MSR_BBL_CR_D0		0x088	/* PII+ only */
    639       1.89      maxv #define MSR_BBL_CR_D1		0x089	/* PII+ only */
    640       1.89      maxv #define MSR_BBL_CR_D2		0x08a	/* PII+ only */
    641        1.1      fvdl #define MSR_BIOS_SIGN		0x08b
    642        1.1      fvdl #define MSR_PERFCTR0		0x0c1
    643        1.1      fvdl #define MSR_PERFCTR1		0x0c2
    644       1.11   xtraeme #define MSR_FSB_FREQ		0x0cd	/* Core Duo/Solo only */
    645       1.46    jruoho #define MSR_MPERF		0x0e7
    646       1.46    jruoho #define MSR_APERF		0x0e8
    647       1.21   xtraeme #define MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
    648        1.1      fvdl #define MSR_MTRRcap		0x0fe
    649      1.110   msaitoh #define MSR_IA32_ARCH_CAPABILITIES 0x10a
    650       1.89      maxv #define MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    651       1.89      maxv #define MSR_BBL_CR_DECC		0x118	/* PII+ only */
    652       1.89      maxv #define MSR_BBL_CR_CTL		0x119	/* PII+ only */
    653       1.89      maxv #define MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    654       1.89      maxv #define MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    655       1.89      maxv #define MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    656       1.89      maxv #define MSR_SYSENTER_CS		0x174	/* PII+ only */
    657       1.89      maxv #define MSR_SYSENTER_ESP	0x175	/* PII+ only */
    658       1.89      maxv #define MSR_SYSENTER_EIP	0x176	/* PII+ only */
    659        1.1      fvdl #define MSR_MCG_CAP		0x179
    660        1.1      fvdl #define MSR_MCG_STATUS		0x17a
    661        1.1      fvdl #define MSR_MCG_CTL		0x17b
    662        1.1      fvdl #define MSR_EVNTSEL0		0x186
    663        1.1      fvdl #define MSR_EVNTSEL1		0x187
    664        1.4     soren #define MSR_PERF_STATUS		0x198	/* Pentium M */
    665        1.4     soren #define MSR_PERF_CTL		0x199	/* Pentium M */
    666        1.4     soren #define MSR_THERM_CONTROL	0x19a
    667        1.4     soren #define MSR_THERM_INTERRUPT	0x19b
    668        1.4     soren #define MSR_THERM_STATUS	0x19c
    669        1.4     soren #define MSR_THERM2_CTL		0x19d	/* Pentium M */
    670        1.4     soren #define MSR_MISC_ENABLE		0x1a0
    671       1.51    jruoho #define MSR_TEMPERATURE_TARGET	0x1a2
    672        1.1      fvdl #define MSR_DEBUGCTLMSR		0x1d9
    673        1.1      fvdl #define MSR_LASTBRANCHFROMIP	0x1db
    674        1.1      fvdl #define MSR_LASTBRANCHTOIP	0x1dc
    675        1.1      fvdl #define MSR_LASTINTFROMIP	0x1dd
    676        1.1      fvdl #define MSR_LASTINTTOIP		0x1de
    677        1.1      fvdl #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    678       1.89      maxv #define MSR_MTRRphysBase0	0x200
    679       1.89      maxv #define MSR_MTRRphysMask0	0x201
    680       1.89      maxv #define MSR_MTRRphysBase1	0x202
    681       1.89      maxv #define MSR_MTRRphysMask1	0x203
    682       1.89      maxv #define MSR_MTRRphysBase2	0x204
    683       1.89      maxv #define MSR_MTRRphysMask2	0x205
    684       1.89      maxv #define MSR_MTRRphysBase3	0x206
    685       1.89      maxv #define MSR_MTRRphysMask3	0x207
    686       1.89      maxv #define MSR_MTRRphysBase4	0x208
    687       1.89      maxv #define MSR_MTRRphysMask4	0x209
    688       1.89      maxv #define MSR_MTRRphysBase5	0x20a
    689       1.89      maxv #define MSR_MTRRphysMask5	0x20b
    690       1.89      maxv #define MSR_MTRRphysBase6	0x20c
    691       1.89      maxv #define MSR_MTRRphysMask6	0x20d
    692       1.89      maxv #define MSR_MTRRphysBase7	0x20e
    693       1.89      maxv #define MSR_MTRRphysMask7	0x20f
    694       1.89      maxv #define MSR_MTRRphysBase8	0x210
    695       1.89      maxv #define MSR_MTRRphysMask8	0x211
    696       1.89      maxv #define MSR_MTRRphysBase9	0x212
    697       1.89      maxv #define MSR_MTRRphysMask9	0x213
    698       1.89      maxv #define MSR_MTRRphysBase10	0x214
    699       1.89      maxv #define MSR_MTRRphysMask10	0x215
    700       1.89      maxv #define MSR_MTRRphysBase11	0x216
    701       1.89      maxv #define MSR_MTRRphysMask11	0x217
    702       1.89      maxv #define MSR_MTRRphysBase12	0x218
    703       1.89      maxv #define MSR_MTRRphysMask12	0x219
    704       1.89      maxv #define MSR_MTRRphysBase13	0x21a
    705       1.89      maxv #define MSR_MTRRphysMask13	0x21b
    706       1.89      maxv #define MSR_MTRRphysBase14	0x21c
    707       1.89      maxv #define MSR_MTRRphysMask14	0x21d
    708       1.89      maxv #define MSR_MTRRphysBase15	0x21e
    709       1.89      maxv #define MSR_MTRRphysMask15	0x21f
    710       1.89      maxv #define MSR_MTRRfix64K_00000	0x250
    711       1.89      maxv #define MSR_MTRRfix16K_80000	0x258
    712       1.89      maxv #define MSR_MTRRfix16K_A0000	0x259
    713       1.89      maxv #define MSR_MTRRfix4K_C0000	0x268
    714       1.89      maxv #define MSR_MTRRfix4K_C8000	0x269
    715       1.89      maxv #define MSR_MTRRfix4K_D0000	0x26a
    716       1.89      maxv #define MSR_MTRRfix4K_D8000	0x26b
    717       1.89      maxv #define MSR_MTRRfix4K_E0000	0x26c
    718       1.89      maxv #define MSR_MTRRfix4K_E8000	0x26d
    719       1.89      maxv #define MSR_MTRRfix4K_F0000	0x26e
    720       1.89      maxv #define MSR_MTRRfix4K_F8000	0x26f
    721       1.89      maxv #define MSR_CR_PAT		0x277
    722        1.1      fvdl #define MSR_MTRRdefType		0x2ff
    723        1.1      fvdl #define MSR_MC0_CTL		0x400
    724        1.1      fvdl #define MSR_MC0_STATUS		0x401
    725        1.1      fvdl #define MSR_MC0_ADDR		0x402
    726        1.1      fvdl #define MSR_MC0_MISC		0x403
    727        1.1      fvdl #define MSR_MC1_CTL		0x404
    728        1.1      fvdl #define MSR_MC1_STATUS		0x405
    729        1.1      fvdl #define MSR_MC1_ADDR		0x406
    730        1.1      fvdl #define MSR_MC1_MISC		0x407
    731        1.1      fvdl #define MSR_MC2_CTL		0x408
    732        1.1      fvdl #define MSR_MC2_STATUS		0x409
    733        1.1      fvdl #define MSR_MC2_ADDR		0x40a
    734        1.1      fvdl #define MSR_MC2_MISC		0x40b
    735       1.93      maxv #define MSR_MC3_CTL		0x40c
    736       1.93      maxv #define MSR_MC3_STATUS		0x40d
    737       1.93      maxv #define MSR_MC3_ADDR		0x40e
    738       1.93      maxv #define MSR_MC3_MISC		0x40f
    739       1.93      maxv #define MSR_MC4_CTL		0x410
    740       1.93      maxv #define MSR_MC4_STATUS		0x411
    741       1.93      maxv #define MSR_MC4_ADDR		0x412
    742       1.93      maxv #define MSR_MC4_MISC		0x413
    743       1.52      yamt 				/* 0x480 - 0x490 VMX */
    744       1.96    nonaka #define MSR_X2APIC_BASE		0x800	/* 0x800 - 0xBFF */
    745       1.96    nonaka #define  MSR_X2APIC_ID			0x002	/* x2APIC ID. (RO) */
    746       1.96    nonaka #define  MSR_X2APIC_VERS		0x003	/* Version. (RO) */
    747       1.96    nonaka #define  MSR_X2APIC_TPRI		0x008	/* Task Prio. (RW) */
    748       1.96    nonaka #define  MSR_X2APIC_PPRI		0x00a	/* Processor prio. (RO) */
    749       1.96    nonaka #define  MSR_X2APIC_EOI			0x00b	/* End Int. (W) */
    750       1.96    nonaka #define  MSR_X2APIC_LDR			0x00d	/* Logical dest. (RO) */
    751       1.96    nonaka #define  MSR_X2APIC_SVR			0x00f	/* Spurious intvec (RW) */
    752       1.96    nonaka #define  MSR_X2APIC_ISR			0x010	/* In-Service Status (RO) */
    753       1.96    nonaka #define  MSR_X2APIC_TMR			0x018	/* Trigger Mode (RO) */
    754       1.96    nonaka #define  MSR_X2APIC_IRR			0x020	/* Interrupt Req (RO) */
    755       1.96    nonaka #define  MSR_X2APIC_ESR			0x028	/* Err status. (RW) */
    756       1.96    nonaka #define  MSR_X2APIC_LVT_CMCI		0x02f	/* LVT CMCI (RW) */
    757       1.96    nonaka #define  MSR_X2APIC_ICRLO		0x030	/* Int. cmd. (RW64) */
    758       1.96    nonaka #define  MSR_X2APIC_LVTT		0x032	/* Loc.vec.(timer) (RW) */
    759       1.96    nonaka #define  MSR_X2APIC_TMINT		0x033	/* Loc.vec (Thermal) (RW) */
    760       1.96    nonaka #define  MSR_X2APIC_PCINT		0x034	/* Loc.vec (Perf Mon) (RW) */
    761       1.96    nonaka #define  MSR_X2APIC_LVINT0		0x035	/* Loc.vec (LINT0) (RW) */
    762       1.96    nonaka #define  MSR_X2APIC_LVINT1		0x036	/* Loc.vec (LINT1) (RW) */
    763       1.96    nonaka #define  MSR_X2APIC_LVERR		0x037	/* Loc.vec (ERROR) (RW) */
    764       1.96    nonaka #define  MSR_X2APIC_ICR_TIMER		0x038	/* Initial count (RW) */
    765       1.96    nonaka #define  MSR_X2APIC_CCR_TIMER		0x039	/* Current count (RO) */
    766       1.96    nonaka #define  MSR_X2APIC_DCR_TIMER		0x03e	/* Divisor config (RW) */
    767       1.96    nonaka #define  MSR_X2APIC_SELF_IPI		0x03f	/* SELF IPI (W) */
    768        1.1      fvdl 
    769        1.1      fvdl /*
    770       1.15    daniel  * VIA "Nehemiah" MSRs
    771       1.15    daniel  */
    772       1.15    daniel #define MSR_VIA_RNG		0x0000110b
    773       1.15    daniel #define MSR_VIA_RNG_ENABLE	0x00000040
    774       1.15    daniel #define MSR_VIA_RNG_NOISE_MASK	0x00000300
    775       1.15    daniel #define MSR_VIA_RNG_NOISE_A	0x00000000
    776       1.15    daniel #define MSR_VIA_RNG_NOISE_B	0x00000100
    777       1.15    daniel #define MSR_VIA_RNG_2NOISE	0x00000300
    778       1.15    daniel #define MSR_VIA_ACE		0x00001107
    779       1.15    daniel #define MSR_VIA_ACE_ENABLE	0x10000000
    780       1.15    daniel 
    781       1.15    daniel /*
    782       1.58  christos  * VIA "Eden" MSRs
    783       1.58  christos  */
    784       1.89      maxv #define MSR_VIA_FCR		MSR_VIA_ACE
    785       1.58  christos 
    786       1.58  christos /*
    787        1.1      fvdl  * AMD K6/K7 MSRs.
    788        1.1      fvdl  */
    789       1.89      maxv #define MSR_K6_UWCCR		0xc0000085
    790       1.89      maxv #define MSR_K7_EVNTSEL0		0xc0010000
    791       1.89      maxv #define MSR_K7_EVNTSEL1		0xc0010001
    792       1.89      maxv #define MSR_K7_EVNTSEL2		0xc0010002
    793       1.89      maxv #define MSR_K7_EVNTSEL3		0xc0010003
    794       1.89      maxv #define MSR_K7_PERFCTR0		0xc0010004
    795       1.89      maxv #define MSR_K7_PERFCTR1		0xc0010005
    796       1.89      maxv #define MSR_K7_PERFCTR2		0xc0010006
    797       1.89      maxv #define MSR_K7_PERFCTR3		0xc0010007
    798        1.1      fvdl 
    799        1.1      fvdl /*
    800       1.12        ad  * AMD K8 (Opteron) MSRs.
    801       1.12        ad  */
    802       1.93      maxv #define MSR_SYSCFG	0xc0010010
    803       1.12        ad 
    804       1.12        ad #define MSR_EFER	0xc0000080		/* Extended feature enable */
    805       1.93      maxv #define 	EFER_SCE	0x00000001	/* SYSCALL extension */
    806      1.108  jdolecek #define 	EFER_LME	0x00000100	/* Long Mode Enable */
    807      1.108  jdolecek #define 	EFER_LMA	0x00000400	/* Long Mode Active */
    808       1.93      maxv #define 	EFER_NXE	0x00000800	/* No-Execute Enabled */
    809       1.93      maxv #define 	EFER_SVME	0x00001000	/* Secure Virtual Machine En. */
    810       1.93      maxv #define 	EFER_LMSLE	0x00002000	/* Long Mode Segment Limit E. */
    811       1.93      maxv #define 	EFER_FFXSR	0x00004000	/* Fast FXSAVE/FXRSTOR En. */
    812       1.99      maxv #define 	EFER_TCE	0x00008000	/* Translation Cache Ext. */
    813       1.12        ad 
    814       1.12        ad #define MSR_STAR	0xc0000081		/* 32 bit syscall gate addr */
    815       1.12        ad #define MSR_LSTAR	0xc0000082		/* 64 bit syscall gate addr */
    816       1.12        ad #define MSR_CSTAR	0xc0000083		/* compat syscall gate addr */
    817       1.12        ad #define MSR_SFMASK	0xc0000084		/* flags to clear on syscall */
    818       1.12        ad 
    819       1.12        ad #define MSR_FSBASE	0xc0000100		/* 64bit offset for fs: */
    820       1.12        ad #define MSR_GSBASE	0xc0000101		/* 64bit offset for gs: */
    821       1.12        ad #define MSR_KERNELGSBASE 0xc0000102		/* storage for swapgs ins */
    822       1.12        ad 
    823       1.28    cegger #define MSR_VMCR	0xc0010114	/* Virtual Machine Control Register */
    824       1.28    cegger #define 	VMCR_DPD	0x00000001	/* Debug port disable */
    825       1.89      maxv #define 	VMCR_RINIT	0x00000002	/* intercept init */
    826       1.89      maxv #define 	VMCR_DISA20	0x00000004	/* Disable A20 masking */
    827       1.89      maxv #define 	VMCR_LOCK	0x00000008	/* SVM Lock */
    828       1.89      maxv #define 	VMCR_SVMED	0x00000010	/* SVME Disable */
    829       1.28    cegger #define MSR_SVMLOCK	0xc0010118	/* SVM Lock key */
    830       1.28    cegger 
    831       1.12        ad /*
    832       1.12        ad  * These require a 'passcode' for access.  See cpufunc.h.
    833       1.12        ad  */
    834       1.89      maxv #define MSR_HWCR	0xc0010015
    835       1.89      maxv #define 	HWCR_TLBCACHEDIS	0x00000008
    836       1.89      maxv #define 	HWCR_FFDIS		0x00000040
    837       1.89      maxv 
    838       1.89      maxv #define MSR_NB_CFG	0xc001001f
    839       1.89      maxv #define 	NB_CFG_DISIOREQLOCK	0x0000000000000008ULL
    840       1.89      maxv #define 	NB_CFG_DISDATMSK	0x0000001000000000ULL
    841       1.89      maxv #define 	NB_CFG_INITAPICCPUIDLO	(1ULL << 54)
    842       1.89      maxv 
    843       1.89      maxv #define MSR_LS_CFG	0xc0011020
    844       1.89      maxv #define 	LS_CFG_DIS_LS2_SQUISH	0x02000000
    845       1.89      maxv 
    846       1.89      maxv #define MSR_IC_CFG	0xc0011021
    847       1.89      maxv #define 	IC_CFG_DIS_SEQ_PREFETCH	0x00000800
    848  1.112.2.1  pgoyette #define 	IC_CFG_DIS_IND		0x00004000
    849       1.89      maxv 
    850       1.89      maxv #define MSR_DC_CFG	0xc0011022
    851       1.89      maxv #define 	DC_CFG_DIS_CNV_WC_SSO	0x00000008
    852       1.89      maxv #define 	DC_CFG_DIS_SMC_CHK_BUF	0x00000400
    853       1.89      maxv #define 	DC_CFG_ERRATA_261	0x01000000
    854       1.89      maxv 
    855       1.89      maxv #define MSR_BU_CFG	0xc0011023
    856       1.89      maxv #define 	BU_CFG_ERRATA_298	0x0000000000000002ULL
    857       1.89      maxv #define 	BU_CFG_ERRATA_254	0x0000000000200000ULL
    858       1.89      maxv #define 	BU_CFG_ERRATA_309	0x0000000000800000ULL
    859       1.89      maxv #define 	BU_CFG_THRL2IDXCMPDIS	0x0000080000000000ULL
    860       1.89      maxv #define 	BU_CFG_WBPFSMCCHKDIS	0x0000200000000000ULL
    861       1.89      maxv #define 	BU_CFG_WBENHWSBDIS	0x0001000000000000ULL
    862       1.12        ad 
    863       1.57       chs #define MSR_DE_CFG	0xc0011029
    864       1.89      maxv #define 	DE_CFG_ERRATA_721	0x00000001
    865       1.57       chs 
    866       1.43    cegger /* AMD Family10h MSRs */
    867       1.89      maxv #define MSR_OSVW_ID_LENGTH		0xc0010140
    868       1.89      maxv #define MSR_OSVW_STATUS			0xc0010141
    869       1.89      maxv #define MSR_UCODE_AMD_PATCHLEVEL	0x0000008b
    870       1.89      maxv #define MSR_UCODE_AMD_PATCHLOADER	0xc0010020
    871       1.43    cegger 
    872       1.44    cegger /* X86 MSRs */
    873       1.89      maxv #define MSR_RDTSCP_AUX			0xc0000103
    874       1.44    cegger 
    875       1.12        ad /*
    876        1.1      fvdl  * Constants related to MTRRs
    877        1.1      fvdl  */
    878        1.1      fvdl #define MTRR_N64K		8	/* numbers of fixed-size entries */
    879        1.1      fvdl #define MTRR_N16K		16
    880        1.1      fvdl #define MTRR_N4K		64
    881        1.1      fvdl 
    882        1.1      fvdl /*
    883        1.1      fvdl  * the following four 3-byte registers control the non-cacheable regions.
    884        1.1      fvdl  * These registers must be written as three separate bytes.
    885        1.1      fvdl  *
    886        1.1      fvdl  * NCRx+0: A31-A24 of starting address
    887        1.1      fvdl  * NCRx+1: A23-A16 of starting address
    888        1.1      fvdl  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    889       1.89      maxv  *
    890        1.1      fvdl  * The non-cacheable region's starting address must be aligned to the
    891        1.1      fvdl  * size indicated by the NCR_SIZE_xx field.
    892        1.1      fvdl  */
    893        1.1      fvdl #define NCR1	0xc4
    894        1.1      fvdl #define NCR2	0xc7
    895        1.1      fvdl #define NCR3	0xca
    896        1.1      fvdl #define NCR4	0xcd
    897        1.1      fvdl 
    898        1.1      fvdl #define NCR_SIZE_0K	0
    899        1.1      fvdl #define NCR_SIZE_4K	1
    900        1.1      fvdl #define NCR_SIZE_8K	2
    901        1.1      fvdl #define NCR_SIZE_16K	3
    902        1.1      fvdl #define NCR_SIZE_32K	4
    903        1.1      fvdl #define NCR_SIZE_64K	5
    904        1.1      fvdl #define NCR_SIZE_128K	6
    905        1.1      fvdl #define NCR_SIZE_256K	7
    906        1.1      fvdl #define NCR_SIZE_512K	8
    907        1.1      fvdl #define NCR_SIZE_1M	9
    908        1.1      fvdl #define NCR_SIZE_2M	10
    909        1.1      fvdl #define NCR_SIZE_4M	11
    910        1.1      fvdl #define NCR_SIZE_8M	12
    911        1.1      fvdl #define NCR_SIZE_16M	13
    912        1.1      fvdl #define NCR_SIZE_32M	14
    913        1.1      fvdl #define NCR_SIZE_4G	15
    914        1.1      fvdl 
    915        1.1      fvdl /*
    916        1.1      fvdl  * Performance monitor events.
    917        1.1      fvdl  *
    918        1.1      fvdl  * Note that 586-class and 686-class CPUs have different performance
    919        1.1      fvdl  * monitors available, and they are accessed differently:
    920        1.1      fvdl  *
    921        1.1      fvdl  *	686-class: `rdpmc' instruction
    922        1.1      fvdl  *	586-class: `rdmsr' instruction, CESR MSR
    923        1.1      fvdl  *
    924       1.89      maxv  * The descriptions of these events are too lengthy to include here.
    925        1.1      fvdl  * See Appendix A of "Intel Architecture Software Developer's
    926        1.1      fvdl  * Manual, Volume 3: System Programming" for more information.
    927        1.1      fvdl  */
    928        1.1      fvdl 
    929        1.1      fvdl /*
    930        1.1      fvdl  * 586-class CESR MSR format.  Lower 16 bits is CTR0, upper 16 bits
    931        1.1      fvdl  * is CTR1.
    932        1.1      fvdl  */
    933        1.1      fvdl 
    934       1.89      maxv #define PMC5_CESR_EVENT			0x003f
    935       1.89      maxv #define PMC5_CESR_OS			0x0040
    936       1.89      maxv #define PMC5_CESR_USR			0x0080
    937       1.89      maxv #define PMC5_CESR_E			0x0100
    938       1.89      maxv #define PMC5_CESR_P			0x0200
    939        1.1      fvdl 
    940        1.1      fvdl #define PMC5_DATA_READ			0x00
    941        1.1      fvdl #define PMC5_DATA_WRITE			0x01
    942        1.1      fvdl #define PMC5_DATA_TLB_MISS		0x02
    943        1.1      fvdl #define PMC5_DATA_READ_MISS		0x03
    944        1.1      fvdl #define PMC5_DATA_WRITE_MISS		0x04
    945        1.1      fvdl #define PMC5_WRITE_M_E			0x05
    946        1.1      fvdl #define PMC5_DATA_LINES_WBACK		0x06
    947        1.1      fvdl #define PMC5_DATA_CACHE_SNOOP		0x07
    948        1.1      fvdl #define PMC5_DATA_CACHE_SNOOP_HIT	0x08
    949        1.1      fvdl #define PMC5_MEM_ACCESS_BOTH_PIPES	0x09
    950        1.1      fvdl #define PMC5_BANK_CONFLICTS		0x0a
    951        1.1      fvdl #define PMC5_MISALIGNED_DATA		0x0b
    952        1.1      fvdl #define PMC5_INST_READ			0x0c
    953        1.1      fvdl #define PMC5_INST_TLB_MISS		0x0d
    954        1.1      fvdl #define PMC5_INST_CACHE_MISS		0x0e
    955        1.1      fvdl #define PMC5_SEGMENT_REG_LOAD		0x0f
    956       1.89      maxv #define PMC5_BRANCHES			0x12
    957       1.89      maxv #define PMC5_BTB_HITS			0x13
    958        1.1      fvdl #define PMC5_BRANCH_TAKEN		0x14
    959        1.1      fvdl #define PMC5_PIPELINE_FLUSH		0x15
    960        1.1      fvdl #define PMC5_INST_EXECUTED		0x16
    961        1.1      fvdl #define PMC5_INST_EXECUTED_V_PIPE	0x17
    962        1.1      fvdl #define PMC5_BUS_UTILIZATION		0x18
    963        1.1      fvdl #define PMC5_WRITE_BACKUP_STALL		0x19
    964        1.1      fvdl #define PMC5_DATA_READ_STALL		0x1a
    965        1.1      fvdl #define PMC5_WRITE_E_M_STALL		0x1b
    966        1.1      fvdl #define PMC5_LOCKED_BUS			0x1c
    967        1.1      fvdl #define PMC5_IO_CYCLE			0x1d
    968        1.1      fvdl #define PMC5_NONCACHE_MEM_READ		0x1e
    969        1.1      fvdl #define PMC5_AGI_STALL			0x1f
    970        1.1      fvdl #define PMC5_FLOPS			0x22
    971        1.1      fvdl #define PMC5_BP0_MATCH			0x23
    972        1.1      fvdl #define PMC5_BP1_MATCH			0x24
    973        1.1      fvdl #define PMC5_BP2_MATCH			0x25
    974        1.1      fvdl #define PMC5_BP3_MATCH			0x26
    975        1.1      fvdl #define PMC5_HARDWARE_INTR		0x27
    976        1.1      fvdl #define PMC5_DATA_RW			0x28
    977        1.1      fvdl #define PMC5_DATA_RW_MISS		0x29
    978        1.1      fvdl 
    979        1.1      fvdl /*
    980        1.1      fvdl  * 686-class Event Selector MSR format.
    981        1.1      fvdl  */
    982        1.1      fvdl 
    983       1.89      maxv #define PMC6_EVTSEL_EVENT		0x000000ff
    984       1.89      maxv #define PMC6_EVTSEL_UNIT		0x0000ff00
    985       1.89      maxv #define PMC6_EVTSEL_UNIT_SHIFT		8
    986       1.89      maxv #define PMC6_EVTSEL_USR			(1 << 16)
    987       1.89      maxv #define PMC6_EVTSEL_OS			(1 << 17)
    988       1.89      maxv #define PMC6_EVTSEL_E			(1 << 18)
    989       1.89      maxv #define PMC6_EVTSEL_PC			(1 << 19)
    990       1.89      maxv #define PMC6_EVTSEL_INT			(1 << 20)
    991       1.89      maxv #define PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
    992       1.89      maxv #define PMC6_EVTSEL_INV			(1 << 23)
    993       1.89      maxv #define PMC6_EVTSEL_COUNTER_MASK	0xff000000
    994       1.89      maxv #define PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
    995        1.1      fvdl 
    996        1.1      fvdl /* Data Cache Unit */
    997       1.89      maxv #define PMC6_DATA_MEM_REFS		0x43
    998       1.89      maxv #define PMC6_DCU_LINES_IN		0x45
    999       1.89      maxv #define PMC6_DCU_M_LINES_IN		0x46
   1000       1.89      maxv #define PMC6_DCU_M_LINES_OUT		0x47
   1001       1.89      maxv #define PMC6_DCU_MISS_OUTSTANDING	0x48
   1002        1.1      fvdl 
   1003        1.1      fvdl /* Instruction Fetch Unit */
   1004       1.89      maxv #define PMC6_IFU_IFETCH			0x80
   1005       1.89      maxv #define PMC6_IFU_IFETCH_MISS		0x81
   1006       1.89      maxv #define PMC6_ITLB_MISS			0x85
   1007       1.89      maxv #define PMC6_IFU_MEM_STALL		0x86
   1008       1.89      maxv #define PMC6_ILD_STALL			0x87
   1009        1.1      fvdl 
   1010        1.1      fvdl /* L2 Cache */
   1011       1.89      maxv #define PMC6_L2_IFETCH			0x28
   1012       1.89      maxv #define PMC6_L2_LD			0x29
   1013       1.89      maxv #define PMC6_L2_ST			0x2a
   1014       1.89      maxv #define PMC6_L2_LINES_IN		0x24
   1015       1.89      maxv #define PMC6_L2_LINES_OUT		0x26
   1016       1.89      maxv #define PMC6_L2_M_LINES_INM		0x25
   1017       1.89      maxv #define PMC6_L2_M_LINES_OUTM		0x27
   1018       1.89      maxv #define PMC6_L2_RQSTS			0x2e
   1019       1.89      maxv #define PMC6_L2_ADS			0x21
   1020       1.89      maxv #define PMC6_L2_DBUS_BUSY		0x22
   1021       1.89      maxv #define PMC6_L2_DBUS_BUSY_RD		0x23
   1022        1.1      fvdl 
   1023        1.1      fvdl /* External Bus Logic */
   1024       1.89      maxv #define PMC6_BUS_DRDY_CLOCKS		0x62
   1025       1.89      maxv #define PMC6_BUS_LOCK_CLOCKS		0x63
   1026       1.89      maxv #define PMC6_BUS_REQ_OUTSTANDING	0x60
   1027       1.89      maxv #define PMC6_BUS_TRAN_BRD		0x65
   1028       1.89      maxv #define PMC6_BUS_TRAN_RFO		0x66
   1029       1.89      maxv #define PMC6_BUS_TRANS_WB		0x67
   1030       1.89      maxv #define PMC6_BUS_TRAN_IFETCH		0x68
   1031       1.89      maxv #define PMC6_BUS_TRAN_INVAL		0x69
   1032       1.89      maxv #define PMC6_BUS_TRAN_PWR		0x6a
   1033       1.89      maxv #define PMC6_BUS_TRANS_P		0x6b
   1034       1.89      maxv #define PMC6_BUS_TRANS_IO		0x6c
   1035       1.89      maxv #define PMC6_BUS_TRAN_DEF		0x6d
   1036       1.89      maxv #define PMC6_BUS_TRAN_BURST		0x6e
   1037       1.89      maxv #define PMC6_BUS_TRAN_ANY		0x70
   1038       1.89      maxv #define PMC6_BUS_TRAN_MEM		0x6f
   1039       1.89      maxv #define PMC6_BUS_DATA_RCV		0x64
   1040       1.89      maxv #define PMC6_BUS_BNR_DRV		0x61
   1041       1.89      maxv #define PMC6_BUS_HIT_DRV		0x7a
   1042       1.89      maxv #define PMC6_BUS_HITM_DRDV		0x7b
   1043       1.89      maxv #define PMC6_BUS_SNOOP_STALL		0x7e
   1044        1.1      fvdl 
   1045        1.1      fvdl /* Floating Point Unit */
   1046       1.89      maxv #define PMC6_FLOPS			0xc1
   1047       1.89      maxv #define PMC6_FP_COMP_OPS_EXE		0x10
   1048       1.89      maxv #define PMC6_FP_ASSIST			0x11
   1049       1.89      maxv #define PMC6_MUL			0x12
   1050       1.89      maxv #define PMC6_DIV			0x12
   1051       1.89      maxv #define PMC6_CYCLES_DIV_BUSY		0x14
   1052        1.1      fvdl 
   1053        1.1      fvdl /* Memory Ordering */
   1054       1.89      maxv #define PMC6_LD_BLOCKS			0x03
   1055       1.89      maxv #define PMC6_SB_DRAINS			0x04
   1056       1.89      maxv #define PMC6_MISALIGN_MEM_REF		0x05
   1057       1.89      maxv #define PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
   1058       1.89      maxv #define PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
   1059        1.1      fvdl 
   1060        1.1      fvdl /* Instruction Decoding and Retirement */
   1061       1.89      maxv #define PMC6_INST_RETIRED		0xc0
   1062       1.89      maxv #define PMC6_UOPS_RETIRED		0xc2
   1063       1.89      maxv #define PMC6_INST_DECODED		0xd0
   1064       1.89      maxv #define PMC6_EMON_KNI_INST_RETIRED	0xd8
   1065       1.89      maxv #define PMC6_EMON_KNI_COMP_INST_RET	0xd9
   1066        1.1      fvdl 
   1067        1.1      fvdl /* Interrupts */
   1068       1.89      maxv #define PMC6_HW_INT_RX			0xc8
   1069       1.89      maxv #define PMC6_CYCLES_INT_MASKED		0xc6
   1070       1.89      maxv #define PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
   1071        1.1      fvdl 
   1072        1.1      fvdl /* Branches */
   1073       1.89      maxv #define PMC6_BR_INST_RETIRED		0xc4
   1074       1.89      maxv #define PMC6_BR_MISS_PRED_RETIRED	0xc5
   1075       1.89      maxv #define PMC6_BR_TAKEN_RETIRED		0xc9
   1076       1.89      maxv #define PMC6_BR_MISS_PRED_TAKEN_RET	0xca
   1077       1.89      maxv #define PMC6_BR_INST_DECODED		0xe0
   1078       1.89      maxv #define PMC6_BTB_MISSES			0xe2
   1079       1.89      maxv #define PMC6_BR_BOGUS			0xe4
   1080       1.89      maxv #define PMC6_BACLEARS			0xe6
   1081        1.1      fvdl 
   1082        1.1      fvdl /* Stalls */
   1083       1.89      maxv #define PMC6_RESOURCE_STALLS		0xa2
   1084       1.89      maxv #define PMC6_PARTIAL_RAT_STALLS		0xd2
   1085        1.1      fvdl 
   1086        1.1      fvdl /* Segment Register Loads */
   1087       1.89      maxv #define PMC6_SEGMENT_REG_LOADS		0x06
   1088        1.1      fvdl 
   1089        1.1      fvdl /* Clocks */
   1090       1.89      maxv #define PMC6_CPU_CLK_UNHALTED		0x79
   1091        1.1      fvdl 
   1092        1.1      fvdl /* MMX Unit */
   1093       1.89      maxv #define PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
   1094       1.89      maxv #define PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
   1095       1.89      maxv #define PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
   1096       1.89      maxv #define PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
   1097       1.89      maxv #define PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
   1098       1.89      maxv #define PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
   1099       1.89      maxv #define PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
   1100        1.1      fvdl 
   1101        1.1      fvdl /* Segment Register Renaming */
   1102       1.89      maxv #define PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
   1103       1.89      maxv #define PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
   1104       1.89      maxv #define PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
   1105        1.1      fvdl 
   1106        1.1      fvdl /*
   1107       1.95      maxv  * AMD K7. [Doc: 22007K.pdf, Feb 2002]
   1108        1.1      fvdl  */
   1109       1.95      maxv /* Event Selector MSR format */
   1110       1.89      maxv #define K7_EVTSEL_EVENT			0x000000ff
   1111       1.89      maxv #define K7_EVTSEL_UNIT			0x0000ff00
   1112       1.89      maxv #define K7_EVTSEL_UNIT_SHIFT		8
   1113       1.95      maxv #define K7_EVTSEL_USR			__BIT(16)
   1114       1.95      maxv #define K7_EVTSEL_OS			__BIT(17)
   1115       1.95      maxv #define K7_EVTSEL_E			__BIT(18)
   1116       1.95      maxv #define K7_EVTSEL_PC			__BIT(19)
   1117       1.95      maxv #define K7_EVTSEL_INT			__BIT(20)
   1118       1.95      maxv #define K7_EVTSEL_EN			__BIT(22)
   1119       1.95      maxv #define K7_EVTSEL_INV			__BIT(23)
   1120       1.89      maxv #define K7_EVTSEL_COUNTER_MASK		0xff000000
   1121       1.89      maxv #define K7_EVTSEL_COUNTER_MASK_SHIFT	24
   1122        1.1      fvdl /* Data Cache Unit */
   1123       1.89      maxv #define K7_DATA_CACHE_ACCESS		0x40
   1124       1.89      maxv #define K7_DATA_CACHE_MISS		0x41
   1125       1.89      maxv #define K7_DATA_CACHE_REFILL		0x42
   1126       1.89      maxv #define K7_DATA_CACHE_REFILL_SYSTEM	0x43
   1127       1.89      maxv #define K7_DATA_CACHE_WBACK		0x44
   1128       1.95      maxv #define K7_L1_DTLB_MISS			0x45
   1129       1.89      maxv #define K7_L2_DTLB_MISS			0x46
   1130       1.89      maxv #define K7_MISALIGNED_DATA_REF		0x47
   1131        1.1      fvdl /* Instruction Fetch Unit */
   1132       1.89      maxv #define K7_IFU_IFETCH			0x80
   1133       1.89      maxv #define K7_IFU_IFETCH_MISS		0x81
   1134       1.89      maxv #define K7_IFU_REFILL_FROM_L2		0x82
   1135       1.89      maxv #define K7_IFU_REFILL_FROM_SYSTEM	0x83
   1136       1.95      maxv #define K7_L1_ITLB_MISS			0x84
   1137       1.95      maxv #define K7_L2_ITLB_MISS			0x85
   1138        1.1      fvdl /* Retired */
   1139       1.89      maxv #define K7_RETIRED_INST			0xc0
   1140       1.89      maxv #define K7_RETIRED_OPS			0xc1
   1141       1.95      maxv #define K7_RETIRED_BRANCH		0xc2
   1142       1.89      maxv #define K7_RETIRED_BRANCH_MISPREDICTED	0xc3
   1143       1.89      maxv #define K7_RETIRED_TAKEN_BRANCH		0xc4
   1144       1.89      maxv #define K7_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xc5
   1145       1.89      maxv #define K7_RETIRED_FAR_CONTROL_TRANSFER	0xc6
   1146       1.89      maxv #define K7_RETIRED_RESYNC_BRANCH	0xc7
   1147        1.1      fvdl /* Interrupts */
   1148       1.89      maxv #define K7_CYCLES_INT_MASKED		0xcd
   1149       1.89      maxv #define K7_CYCLES_INT_PENDING_AND_MASKED	0xce
   1150       1.89      maxv #define K7_HW_INTR_RECV			0xcf
   1151       1.89      maxv 
   1152       1.94      maxv /*
   1153       1.94      maxv  * AMD 10h family PMCs. [Doc: 31116.pdf, Jan 2013]
   1154       1.94      maxv  */
   1155       1.94      maxv /*	Register MSRs			*/
   1156       1.94      maxv #define MSR_F10H_EVNTSEL0			0xc0010000
   1157       1.94      maxv #define MSR_F10H_EVNTSEL1			0xc0010001
   1158       1.94      maxv #define MSR_F10H_EVNTSEL2			0xc0010002
   1159       1.94      maxv #define MSR_F10H_EVNTSEL3			0xc0010003
   1160       1.94      maxv #define MSR_F10H_PERFCTR0			0xc0010004
   1161       1.94      maxv #define MSR_F10H_PERFCTR1			0xc0010005
   1162       1.94      maxv #define MSR_F10H_PERFCTR2			0xc0010006
   1163       1.94      maxv #define MSR_F10H_PERFCTR3			0xc0010007
   1164       1.94      maxv /*	Event Selector MSR format	*/
   1165       1.94      maxv #define F10H_EVTSEL_EVENT_MASK			0x000F000000FF
   1166       1.94      maxv #define F10H_EVTSEL_EVENT_SHIFT_LOW		0
   1167       1.94      maxv #define F10H_EVTSEL_EVENT_SHIFT_HIGH		32
   1168       1.94      maxv #define F10H_EVTSEL_UNIT_MASK			0x0000FF00
   1169       1.94      maxv #define F10H_EVTSEL_UNIT_SHIFT			8
   1170       1.94      maxv #define F10H_EVTSEL_USR				__BIT(16)
   1171       1.94      maxv #define F10H_EVTSEL_OS				__BIT(17)
   1172       1.94      maxv #define F10H_EVTSEL_EDGE			__BIT(18)
   1173       1.94      maxv #define F10H_EVTSEL_RSVD1			__BIT(19)
   1174       1.94      maxv #define F10H_EVTSEL_INT				__BIT(20)
   1175       1.94      maxv #define F10H_EVTSEL_RSVD2			__BIT(21)
   1176       1.94      maxv #define F10H_EVTSEL_EN				__BIT(22)
   1177       1.94      maxv #define F10H_EVTSEL_INV				__BIT(23)
   1178       1.94      maxv #define F10H_EVTSEL_COUNTER_MASK		0xFF000000
   1179       1.94      maxv #define F10H_EVTSEL_COUNTER_MASK_SHIFT		24
   1180       1.94      maxv /*	Floating Point Events		*/
   1181       1.94      maxv #define F10H_FP_DISPATCHED_FPU_OPS		0x00
   1182       1.94      maxv #define F10H_FP_CYCLES_EMPTY_FPU_OPS		0x01
   1183       1.94      maxv #define F10H_FP_DISPATCHED_FASTFLAG_OPS		0x02
   1184       1.94      maxv #define F10H_FP_RETIRED_SSE_OPS			0x03
   1185       1.94      maxv #define F10H_FP_RETIRED_MOVE_OPS		0x04
   1186       1.94      maxv #define F10H_FP_RETIRED_SERIALIZING_OPS		0x05
   1187       1.94      maxv #define F10H_FP_CYCLES_SERIALIZING_OP_SCHEDULER	0x06
   1188       1.94      maxv /*	Load/Store and TLB Events	*/
   1189       1.94      maxv #define F10H_SEGMENT_REG_LOADS			0x20
   1190       1.94      maxv #define	F10H_PIPELINE_RESTART_SELFMOD_CODE	0x21
   1191       1.94      maxv #define F10H_PIPELINE_RESTART_PROBE_HIT		0x22
   1192       1.94      maxv #define F10H_LS_BUFFER_2_FILL			0x23
   1193       1.94      maxv #define F10H_LOCKED_OPERATIONS			0x24
   1194       1.94      maxv #define F10H_RETIRED_CLFLUSH_INSTRUCTIONS	0x26
   1195       1.94      maxv #define F10H_RETIRED_CPUID_INSTRUCTIONS		0x27
   1196       1.94      maxv #define F10H_CANCELLED_STORE_LOAD_FORWARD_OPS	0x2A
   1197       1.94      maxv #define F10H_SMI_RECEIVED			0x2B
   1198       1.94      maxv /*	Data Cache Events		*/
   1199       1.95      maxv #define F10H_DATA_CACHE_ACCESS			0x40
   1200       1.95      maxv #define F10H_DATA_CACHE_MISS			0x41
   1201       1.95      maxv #define F10H_DATA_CACHE_REFILL_FROM_L2		0x42
   1202       1.95      maxv #define F10H_DATA_CACHE_REFILL_FROM_NORTHBRIDGE	0x43
   1203       1.94      maxv #define F10H_CACHE_LINES_EVICTED		0x44
   1204       1.94      maxv #define F10H_L1_DTLB_MISS			0x45
   1205       1.94      maxv #define F10H_L2_DTLB_MISS			0x46
   1206       1.95      maxv #define F10H_MISALIGNED_ACCESS			0x47
   1207       1.94      maxv #define F10H_MICROARCH_LATE_CANCEL_OF_ACCESS	0x48
   1208       1.94      maxv #define F10H_MICROARCH_EARLY_CANCEL_OF_ACCESS	0x49
   1209       1.94      maxv #define F10H_SINGLE_BIT_ECC_ERRORS_RECORDED	0x4A
   1210       1.94      maxv #define F10H_PREFETCH_INSTRUCTIONS_DISPATCHED	0x4B
   1211       1.94      maxv #define F10H_DCACHE_MISSES_LOCKED_INSTRUCTIONS	0x4C
   1212       1.94      maxv #define F10H_L1_DTLB_HIT			0x4D
   1213       1.94      maxv #define F10H_INEFFECTIVE_SOFTWARE_PREFETCHS	0x52
   1214       1.94      maxv #define F10H_GLOBAL_TLB_FLUSHES			0x54
   1215       1.94      maxv #define F10H_MEMORY_REQUESTS_BY_TYPE		0x65
   1216       1.94      maxv #define F10H_DATA_PREFETCHER			0x67
   1217       1.94      maxv #define F10H_MAB_REQUESTS			0x68
   1218       1.94      maxv #define F10H_MAB_WAIT_CYCLES			0x69
   1219       1.94      maxv #define F10H_NORTHBRIDGE_READ_RESP_BY_COH_STATE	0x6C
   1220       1.94      maxv #define F10H_OCTWORDS_WRITTEN_TO_SYSTEM		0x6D
   1221       1.94      maxv #define F10H_CPU_CLOCKS_NOT_HALTED		0x76
   1222       1.94      maxv #define F10H_REQUESTS_TO_L2_CACHE		0x7D
   1223       1.94      maxv #define F10H_L2_CACHE_MISSES			0x7E
   1224       1.94      maxv #define F10H_L2_FILL				0x7F
   1225       1.94      maxv /* F10H_PAGE_SIZE_MISMATCHES (0x01C0): reserved on some revisions */
   1226       1.94      maxv /*	Instruction Cache Events	*/
   1227       1.95      maxv #define F10H_INSTRUCTION_CACHE_FETCH		0x80
   1228       1.95      maxv #define F10H_INSTRUCTION_CACHE_MISS		0x81
   1229       1.95      maxv #define F10H_INSTRUCTION_CACHE_REFILL_FROM_L2	0x82
   1230       1.95      maxv #define F10H_INSTRUCTION_CACHE_REFILL_FROM_SYS	0x83
   1231       1.94      maxv #define F10H_L1_ITLB_MISS			0x84
   1232       1.94      maxv #define F10H_L2_ITLB_MISS			0x85
   1233       1.94      maxv #define F10H_PIPELINE_RESTART_INSTR_STREAM_PROBE	0x86
   1234       1.94      maxv #define F10H_INSTRUCTION_FETCH_STALL		0x87
   1235       1.94      maxv #define F10H_RETURN_STACK_HITS			0x88
   1236       1.94      maxv #define F10H_RETURN_STACK_OVERFLOWS		0x89
   1237       1.94      maxv #define F10H_INSTRUCTION_CACHE_VICTIMS		0x8B
   1238       1.94      maxv #define F10H_INSTRUCTION_CACHE_LINES_INVALIDATED	0x8C
   1239       1.94      maxv #define F10H_ITLD_RELOADS			0x99
   1240       1.94      maxv #define F10H_ITLD_RELOADS_ABORTED		0x9A
   1241       1.94      maxv /*	Execution Unit Events		*/
   1242       1.94      maxv #define F10H_RETIRED_INSTRUCTIONS		0xC0
   1243       1.94      maxv #define F10H_RETIRED_UOPS			0xC1
   1244       1.95      maxv #define F10H_RETIRED_BRANCH			0xC2
   1245       1.95      maxv #define F10H_RETIRED_MISPREDICTED_BRANCH	0xC3
   1246       1.95      maxv #define F10H_RETIRED_TAKEN_BRANCH		0xC4
   1247       1.95      maxv #define F10H_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xC5
   1248       1.95      maxv #define F10H_RETIRED_FAR_CONTROL_TRANSFER	0xC6
   1249       1.95      maxv #define F10H_RETIRED_BRANCH_RESYNC		0xC7
   1250       1.94      maxv #define F10H_RETIRED_NEAR_RETURNS		0xC8
   1251       1.94      maxv #define F10H_RETIRED_NEAR_RETURNS_MISPREDICTED	0xC9
   1252       1.95      maxv #define F10H_RETIRED_INDIRECT_BRANCH_MISPREDICTED	0xCA
   1253       1.94      maxv #define F10H_RETIRED_MMX_FP_INSTRUCTIONS	0xCB
   1254       1.94      maxv #define F10H_RETIRED_FASTPATH_DOUBLE_OP_INSTR	0xCC
   1255       1.94      maxv #define F10H_INTERRUPTS_MASKED_CYCLES		0xCD
   1256       1.94      maxv #define F10H_INTERRUPTS_MASKED_CYCLES_INTERRUPT_PENDING	0xCE
   1257       1.94      maxv #define F10H_INTERRUPTS_TAKEN			0xCF
   1258       1.94      maxv #define F10H_DECODER_EMPTY			0xD0
   1259       1.94      maxv #define F10H_DISPATCH_STALLS			0xD1
   1260       1.94      maxv #define F10H_DISPATCH_STALLS_BRANCH_ABORT_RETIRE	0xD2
   1261       1.94      maxv #define F10H_DISPATCH_STALLS_SERIALIZATION	0xD3
   1262       1.94      maxv #define F10H_DISPATCH_STALLS_SEGMENT_LOAD	0xD4
   1263       1.94      maxv #define F10H_DISPATCH_STALLS_REORDER_BUF_FULL	0xD5
   1264       1.94      maxv #define F10H_DISPATCH_STALLS_RSV_STATION_FULL	0xD6
   1265       1.94      maxv #define F10H_DISPATCH_STALLS_FPU_FULL		0xD7
   1266       1.94      maxv #define F10H_DISPATCH_STALLS_LS_FULL		0xD8
   1267       1.94      maxv #define F10H_DISPATCH_STALLS_WAITING_ALL_QUITE	0xD9
   1268       1.94      maxv #define F10H_DISPATCH_STALLS_FAR_TRANSFER	0xDA
   1269       1.94      maxv #define F10H_FPU_EXCEPTIONS			0xDB
   1270       1.94      maxv #define F10H_DR0_BREAKPOINT_MATCHES		0xDC
   1271       1.94      maxv #define F10H_DR1_BREAKPOINT_MATCHES		0xDD
   1272       1.94      maxv #define F10H_DR2_BREAKPOINT_MATCHES		0xDE
   1273       1.94      maxv #define F10H_DR3_BREAKPOINT_MATCHES		0xDF
   1274       1.94      maxv /* F10H_RETIRED_X87_FP_OPERATIONS (0x01C0): reserved on some revisions */
   1275       1.94      maxv /* F10H_IBS_OPS_TAGGED (0x1CF): reserved on some revisions */
   1276       1.94      maxv /* F10H_LFENCE_INSTRUCTIONS_RETIRED (0x01D3): reserved on some revisions */
   1277       1.94      maxv /* F10H_SFENCE_INSTRUCTIONS_RETIRED (0x01D4): reserved on some revisions */
   1278       1.94      maxv /* F10H_MFENCE_INSTRUCTIONS_RETIRED (0x01D5): reserved on some revisions */
   1279       1.94      maxv /*	Memory Controller Events	*/
   1280       1.94      maxv #define F10H_DRAM_ACCESSES			0xE0
   1281       1.94      maxv #define F10H_DRAM_CONTROLLER_PT_OVERFLOWS	0xE1
   1282       1.94      maxv #define F10H_MEM_CONTROLLER_DRAM_COMMAND_SLOTS_MISSED	0xE2
   1283       1.94      maxv #define F10H_MEM_CONTROLLER_TURNAROUNDS		0xE3
   1284       1.94      maxv #define F10H_MEM_CONTROLLER_BYPASS_COUNTER_SATURATION	0xE4
   1285       1.94      maxv #define F10H_THERMAL_STATUS			0xE8
   1286       1.94      maxv #define F10H_CPU_IO_REQUESTS_TO_MEMORY_IO	0xE9
   1287       1.94      maxv #define F10H_CACHE_BLOCK_COMMANDS		0xEA
   1288       1.94      maxv #define F10H_SIZED_COMMANDS			0xEB
   1289       1.94      maxv #define F10H_PROBE_RESPONSES_AND_UPSTREAM_REQUESTS	0xEC
   1290       1.94      maxv #define F10H_GART_EVENTS			0xEE
   1291       1.94      maxv #define F10H_MEMORY_CONTROLLER_REQUESTS		0x01F0
   1292       1.94      maxv #define F10H_CPU_TO_DRAM_REQUESTS_TO_TARGET_NODE	0x01E0
   1293       1.94      maxv #define F10H_IO_TO_DRAM_REQUESTS_TO_TARGET_NODE	0x01E1
   1294       1.94      maxv #define F10H_CPU_READ_CMD_LATENCY_TARGET_NODE_03	0x01E2
   1295       1.94      maxv #define F10H_CPU_READ_CMD_REQUESTS_TARGET_NODE_03	0x01E3
   1296       1.94      maxv #define F10H_CPU_READ_CMD_LATENCY_TARGET_NODE_47	0x01E4
   1297       1.94      maxv #define F10H_CPU_READ_CMD_REQUESTS_TARGET_NODE_47	0x01E5
   1298       1.94      maxv #define F10H_CPU_CMD_LATENCY_TO_TARGET_NODE_0347	0x01E6
   1299       1.94      maxv #define F10H_CPU_REQUESTS_TO_TARGET_NODE_0347	0x01E7
   1300       1.94      maxv /*	Link Events			*/
   1301       1.94      maxv #define F10H_HYPERTRANSPORT_LINK0_TRANSMIT_BANDWIDTH	0xF6
   1302       1.94      maxv #define F10H_HYPERTRANSPORT_LINK1_TRANSMIT_BANDWIDTH	0xF7
   1303       1.94      maxv #define F10H_HYPERTRANSPORT_LINK2_TRANSMIT_BANDWIDTH	0xF8
   1304       1.94      maxv #define F10H_HYPERTRANSPORT_LINK3_TRANSMIT_BANDWIDTH	0x01F9
   1305       1.94      maxv /*	L3 Cache Events			*/
   1306       1.94      maxv /* F10H_READ_READ_REQUEST_TO_L3_CACHE (0x04E0): depends on the revision */
   1307       1.94      maxv /* F10H_L3_CACHE_MISSES (0x04E1): depends on the revision */
   1308       1.94      maxv /* F10H_L3_FILLS_FROM_L2_EVICTIONS (0x04E2): depends on the revision */
   1309       1.94      maxv #define F10H_L3_EVICTIONS			0x04E3
   1310       1.94      maxv /* F10H_NONCANCELLED_L3_READ_REQUESTS (0x04ED): depends on the revision */
   1311       1.94      maxv 
   1312