Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.112.2.4
      1  1.112.2.4  pgoyette /*	$NetBSD: specialreg.h,v 1.112.2.4 2018/07/28 04:37:42 pgoyette Exp $	*/
      2        1.1      fvdl 
      3        1.1      fvdl /*-
      4        1.1      fvdl  * Copyright (c) 1991 The Regents of the University of California.
      5        1.1      fvdl  * All rights reserved.
      6        1.1      fvdl  *
      7        1.1      fvdl  * Redistribution and use in source and binary forms, with or without
      8        1.1      fvdl  * modification, are permitted provided that the following conditions
      9        1.1      fvdl  * are met:
     10        1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     11        1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     12        1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     14        1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     15        1.3       agc  * 3. Neither the name of the University nor the names of its contributors
     16        1.1      fvdl  *    may be used to endorse or promote products derived from this software
     17        1.1      fvdl  *    without specific prior written permission.
     18        1.1      fvdl  *
     19        1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20        1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21        1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22        1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23        1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24        1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25        1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26        1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27        1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28        1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29        1.1      fvdl  * SUCH DAMAGE.
     30        1.1      fvdl  *
     31        1.1      fvdl  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     32        1.1      fvdl  */
     33        1.1      fvdl 
     34        1.1      fvdl /*
     35        1.1      fvdl  * Bits in 386 special registers:
     36        1.1      fvdl  */
     37       1.89      maxv #define CR0_PE	0x00000001	/* Protected mode Enable */
     38       1.89      maxv #define CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     39       1.89      maxv #define CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     40       1.89      maxv #define CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     41       1.89      maxv #define CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     42       1.89      maxv #define CR0_PG	0x80000000	/* PaGing enable */
     43        1.1      fvdl 
     44        1.1      fvdl /*
     45        1.1      fvdl  * Bits in 486 special registers:
     46        1.1      fvdl  */
     47        1.1      fvdl #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     48        1.1      fvdl #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     49        1.1      fvdl #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     50       1.89      maxv #define CR0_NW	0x20000000	/* Not Write-through */
     51       1.89      maxv #define CR0_CD	0x40000000	/* Cache Disable */
     52        1.1      fvdl 
     53        1.1      fvdl /*
     54        1.1      fvdl  * Cyrix 486 DLC special registers, accessible as IO ports.
     55        1.1      fvdl  */
     56        1.1      fvdl #define CCR0	0xc0		/* configuration control register 0 */
     57        1.1      fvdl #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     58        1.1      fvdl #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     59        1.1      fvdl #define CCR0_A20M	0x04	/* enables A20M# input pin */
     60        1.1      fvdl #define CCR0_KEN	0x08	/* enables KEN# input pin */
     61        1.1      fvdl #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     62        1.1      fvdl #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     63        1.1      fvdl #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     64        1.1      fvdl #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     65        1.1      fvdl 
     66        1.1      fvdl #define CCR1	0xc1		/* configuration control register 1 */
     67        1.1      fvdl #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     68        1.1      fvdl /* the remaining 7 bits of this register are reserved */
     69        1.1      fvdl 
     70        1.1      fvdl /*
     71       1.59       jym  * bits in the %cr4 control register:
     72        1.1      fvdl  */
     73       1.59       jym #define CR4_VME		0x00000001 /* virtual 8086 mode extension enable */
     74       1.59       jym #define CR4_PVI		0x00000002 /* protected mode virtual interrupt enable */
     75       1.59       jym #define CR4_TSD		0x00000004 /* restrict RDTSC instruction to cpl 0 */
     76       1.59       jym #define CR4_DE		0x00000008 /* debugging extension */
     77       1.59       jym #define CR4_PSE		0x00000010 /* large (4MB) page size enable */
     78       1.59       jym #define CR4_PAE		0x00000020 /* physical address extension enable */
     79       1.59       jym #define CR4_MCE		0x00000040 /* machine check enable */
     80       1.59       jym #define CR4_PGE		0x00000080 /* page global enable */
     81       1.59       jym #define CR4_PCE		0x00000100 /* enable RDPMC instruction for all cpls */
     82       1.59       jym #define CR4_OSFXSR	0x00000200 /* enable fxsave/fxrestor and SSE */
     83       1.59       jym #define CR4_OSXMMEXCPT	0x00000400 /* enable unmasked SSE exceptions */
     84       1.88      maxv #define CR4_UMIP	0x00000800 /* user-mode instruction prevention */
     85       1.59       jym #define CR4_VMXE	0x00002000 /* enable VMX operations */
     86       1.59       jym #define CR4_SMXE	0x00004000 /* enable SMX operations */
     87       1.59       jym #define CR4_FSGSBASE	0x00010000 /* enable *FSBASE and *GSBASE instructions */
     88       1.59       jym #define CR4_PCIDE	0x00020000 /* enable Process Context IDentifiers */
     89       1.59       jym #define CR4_OSXSAVE	0x00040000 /* enable xsave and xrestore */
     90       1.59       jym #define CR4_SMEP	0x00100000 /* enable SMEP support */
     91       1.80   msaitoh #define CR4_SMAP	0x00200000 /* enable SMAP support */
     92       1.88      maxv #define CR4_PKE		0x00400000 /* protection key enable */
     93        1.1      fvdl 
     94       1.75   msaitoh /*
     95       1.75   msaitoh  * Extended Control Register XCR0
     96       1.75   msaitoh  */
     97       1.89      maxv #define XCR0_X87	0x00000001	/* x87 FPU/MMX state */
     98       1.89      maxv #define XCR0_SSE	0x00000002	/* SSE state */
     99       1.89      maxv #define XCR0_YMM_Hi128	0x00000004	/* AVX-256 (ymmn registers) */
    100       1.89      maxv #define XCR0_BNDREGS	0x00000008	/* Memory protection ext bounds */
    101       1.89      maxv #define XCR0_BNDCSR	0x00000010	/* Memory protection ext state */
    102       1.89      maxv #define XCR0_Opmask	0x00000020	/* AVX-512 Opmask */
    103       1.89      maxv #define XCR0_ZMM_Hi256	0x00000040	/* AVX-512 upper 256 bits low regs */
    104       1.89      maxv #define XCR0_Hi16_ZMM	0x00000080	/* AVX-512 512 bits upper registers */
    105       1.78       dsl 
    106       1.78       dsl /*
    107  1.112.2.3  pgoyette  * Known fpu bits - only these get enabled. The save area is sized for all the
    108  1.112.2.3  pgoyette  * fields below (max 2680 bytes).
    109       1.78       dsl  */
    110       1.78       dsl #define XCR0_FPU	(XCR0_X87 | XCR0_SSE | XCR0_YMM_Hi128 | \
    111       1.78       dsl 			XCR0_Opmask | XCR0_ZMM_Hi256 | XCR0_Hi16_ZMM)
    112       1.78       dsl 
    113       1.78       dsl #define XCR0_BND	(XCR0_BNDREGS | XCR0_BNDCSR)
    114       1.75   msaitoh 
    115       1.75   msaitoh #define XCR0_FLAGS1	"\20" \
    116       1.78       dsl 	"\1" "x87"	"\2" "SSE"	"\3" "AVX" \
    117       1.78       dsl 	"\4" "BNDREGS"	"\5" "BNDCSR" \
    118       1.78       dsl 	"\6" "Opmask"	"\7" "ZMM_Hi256" "\10" "Hi16_ZMM"
    119       1.75   msaitoh 
    120        1.1      fvdl 
    121        1.1      fvdl /*
    122       1.40       jym  * CPUID "features" bits
    123        1.1      fvdl  */
    124        1.1      fvdl 
    125       1.40       jym /* Fn00000001 %edx features */
    126       1.89      maxv #define CPUID_FPU	0x00000001	/* processor has an FPU? */
    127       1.89      maxv #define CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
    128       1.89      maxv #define CPUID_DE	0x00000004	/* has debugging extension */
    129       1.89      maxv #define CPUID_PSE	0x00000008	/* has 4MB page size extension */
    130       1.89      maxv #define CPUID_TSC	0x00000010	/* has time stamp counter */
    131      1.100      gson #define CPUID_MSR	0x00000020	/* has model specific registers */
    132       1.89      maxv #define CPUID_PAE	0x00000040	/* has phys address extension */
    133       1.89      maxv #define CPUID_MCE	0x00000080	/* has machine check exception */
    134       1.89      maxv #define CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    135       1.89      maxv #define CPUID_APIC	0x00000200	/* has enabled APIC */
    136       1.89      maxv #define CPUID_B10	0x00000400	/* reserved, MTRR */
    137       1.89      maxv #define CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    138       1.89      maxv #define CPUID_MTRR	0x00001000	/* has memory type range register */
    139       1.89      maxv #define CPUID_PGE	0x00002000	/* has page global extension */
    140       1.89      maxv #define CPUID_MCA	0x00004000	/* has machine check architecture */
    141       1.89      maxv #define CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    142       1.89      maxv #define CPUID_PAT	0x00010000	/* Page Attribute Table */
    143       1.89      maxv #define CPUID_PSE36	0x00020000	/* 36-bit PSE */
    144       1.89      maxv #define CPUID_PN	0x00040000	/* processor serial number */
    145       1.98   msaitoh #define CPUID_CFLUSH	0x00080000	/* CLFLUSH insn supported */
    146       1.89      maxv #define CPUID_B20	0x00100000	/* reserved */
    147       1.89      maxv #define CPUID_DS	0x00200000	/* Debug Store */
    148       1.89      maxv #define CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    149       1.89      maxv #define CPUID_MMX	0x00800000	/* MMX supported */
    150       1.89      maxv #define CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    151       1.89      maxv #define CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    152       1.89      maxv #define CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    153       1.89      maxv #define CPUID_SS	0x08000000	/* self-snoop */
    154       1.89      maxv #define CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    155       1.89      maxv #define CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    156       1.89      maxv #define CPUID_IA64	0x40000000	/* IA-64 architecture */
    157       1.89      maxv #define CPUID_SBF	0x80000000	/* signal break on FERR */
    158        1.1      fvdl 
    159       1.61       dsl #define CPUID_FLAGS1	"\20" \
    160       1.61       dsl 	"\1" "FPU"	"\2" "VME"	"\3" "DE"	"\4" "PSE" \
    161       1.61       dsl 	"\5" "TSC"	"\6" "MSR"	"\7" "PAE"	"\10" "MCE" \
    162       1.61       dsl 	"\11" "CX8"	"\12" "APIC"	"\13" "B10"	"\14" "SEP" \
    163       1.61       dsl 	"\15" "MTRR"	"\16" "PGE"	"\17" "MCA"	"\20" "CMOV" \
    164       1.98   msaitoh 	"\21" "PAT"	"\22" "PSE36"	"\23" "PN"	"\24" "CLFLUSH" \
    165       1.61       dsl 	"\25" "B20"	"\26" "DS"	"\27" "ACPI"	"\30" "MMX" \
    166       1.61       dsl 	"\31" "FXSR"	"\32" "SSE"	"\33" "SSE2"	"\34" "SS" \
    167       1.61       dsl 	"\35" "HTT"	"\36" "TM"	"\37" "IA64"	"\40" "SBF"
    168        1.1      fvdl 
    169       1.70   msaitoh /* Blacklists of CPUID flags - used to mask certain features */
    170       1.70   msaitoh #ifdef XEN
    171       1.70   msaitoh /* Not on Xen */
    172       1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
    173       1.70   msaitoh #else
    174       1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 0
    175       1.70   msaitoh #endif /* XEN */
    176       1.70   msaitoh 
    177       1.70   msaitoh /*
    178       1.70   msaitoh  * CPUID "features" bits in Fn00000001 %ecx
    179       1.70   msaitoh  */
    180       1.70   msaitoh 
    181       1.89      maxv #define CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    182       1.89      maxv #define CPUID2_PCLMUL	0x00000002	/* PCLMULQDQ instructions */
    183       1.89      maxv #define CPUID2_DTES64	0x00000004	/* 64-bit Debug Trace */
    184       1.89      maxv #define CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    185       1.89      maxv #define CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    186       1.89      maxv #define CPUID2_VMX	0x00000020	/* Virtual Machine Extensions */
    187       1.89      maxv #define CPUID2_SMX	0x00000040	/* Safer Mode Extensions */
    188       1.89      maxv #define CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    189       1.89      maxv #define CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    190       1.70   msaitoh #define CPUID2_SSSE3	0x00000200	/* Supplemental SSE3 */
    191       1.89      maxv #define CPUID2_CID	0x00000400	/* Context ID */
    192       1.89      maxv #define CPUID2_SDBG	0x00000800	/* Silicon Debug */
    193       1.89      maxv #define CPUID2_FMA	0x00001000	/* has Fused Multiply Add */
    194       1.89      maxv #define CPUID2_CX16	0x00002000	/* has CMPXCHG16B instruction */
    195       1.89      maxv #define CPUID2_xTPR	0x00004000	/* Task Priority Messages disabled? */
    196       1.89      maxv #define CPUID2_PDCM	0x00008000	/* Perf/Debug Capability MSR */
    197       1.70   msaitoh /* bit 16 unused	0x00010000 */
    198       1.89      maxv #define CPUID2_PCID	0x00020000	/* Process Context ID */
    199       1.89      maxv #define CPUID2_DCA	0x00040000	/* Direct Cache Access */
    200       1.89      maxv #define CPUID2_SSE41	0x00080000	/* Streaming SIMD Extensions 4.1 */
    201       1.89      maxv #define CPUID2_SSE42	0x00100000	/* Streaming SIMD Extensions 4.2 */
    202       1.89      maxv #define CPUID2_X2APIC	0x00200000	/* xAPIC Extensions */
    203       1.89      maxv #define CPUID2_MOVBE	0x00400000	/* MOVBE (move after byteswap) */
    204       1.89      maxv #define CPUID2_POPCNT	0x00800000	/* popcount instruction available */
    205       1.89      maxv #define CPUID2_DEADLINE	0x01000000	/* APIC Timer supports TSC Deadline */
    206       1.89      maxv #define CPUID2_AES	0x02000000	/* AES instructions */
    207       1.89      maxv #define CPUID2_XSAVE	0x04000000	/* XSAVE instructions */
    208       1.89      maxv #define CPUID2_OSXSAVE	0x08000000	/* XGETBV/XSETBV instructions */
    209       1.89      maxv #define CPUID2_AVX	0x10000000	/* AVX instructions */
    210       1.89      maxv #define CPUID2_F16C	0x20000000	/* half precision conversion */
    211       1.89      maxv #define CPUID2_RDRAND	0x40000000	/* RDRAND (hardware random number) */
    212       1.89      maxv #define CPUID2_RAZ	0x80000000	/* RAZ. Indicates guest state. */
    213       1.70   msaitoh 
    214       1.70   msaitoh #define CPUID2_FLAGS1	"\20" \
    215       1.70   msaitoh 	"\1" "SSE3"	"\2" "PCLMULQDQ" "\3" "DTES64"	"\4" "MONITOR" \
    216       1.70   msaitoh 	"\5" "DS-CPL"	"\6" "VMX"	"\7" "SMX"	"\10" "EST" \
    217       1.82   msaitoh 	"\11" "TM2"	"\12" "SSSE3"	"\13" "CID"	"\14" "SDBG" \
    218       1.70   msaitoh 	"\15" "FMA"	"\16" "CX16"	"\17" "xTPR"	"\20" "PDCM" \
    219       1.70   msaitoh 	"\21" "B16"	"\22" "PCID"	"\23" "DCA"	"\24" "SSE41" \
    220       1.70   msaitoh 	"\25" "SSE42"	"\26" "X2APIC"	"\27" "MOVBE"	"\30" "POPCNT" \
    221       1.70   msaitoh 	"\31" "DEADLINE" "\32" "AES"	"\33" "XSAVE"	"\34" "OSXSAVE" \
    222       1.70   msaitoh 	"\35" "AVX"	"\36" "F16C"	"\37" "RDRAND"	"\40" "RAZ"
    223       1.70   msaitoh 
    224       1.72   msaitoh /* CPUID Fn00000001 %eax */
    225       1.72   msaitoh 
    226       1.72   msaitoh #define CPUID_TO_BASEFAMILY(cpuid)	(((cpuid) >> 8) & 0xf)
    227       1.72   msaitoh #define CPUID_TO_BASEMODEL(cpuid)	(((cpuid) >> 4) & 0xf)
    228       1.72   msaitoh #define CPUID_TO_STEPPING(cpuid)	((cpuid) & 0xf)
    229       1.70   msaitoh 
    230       1.70   msaitoh /*
    231       1.72   msaitoh  * The Extended family bits should only be inspected when CPUID_TO_BASEFAMILY()
    232       1.70   msaitoh  * returns 15. They are use to encode family value 16 to 270 (add 15).
    233       1.72   msaitoh  * The Extended model bits are the high 4 bits of the model.
    234       1.70   msaitoh  * They are only valid for family >= 15 or family 6 (intel, but all amd
    235       1.70   msaitoh  * family 6 are documented to return zero bits for them).
    236       1.70   msaitoh  */
    237       1.72   msaitoh #define CPUID_TO_EXTFAMILY(cpuid)	(((cpuid) >> 20) & 0xff)
    238       1.72   msaitoh #define CPUID_TO_EXTMODEL(cpuid)	(((cpuid) >> 16) & 0xf)
    239       1.72   msaitoh 
    240       1.72   msaitoh /* The macros for the Display Family and the Display Model */
    241       1.72   msaitoh #define CPUID_TO_FAMILY(cpuid)	(CPUID_TO_BASEFAMILY(cpuid)	\
    242       1.72   msaitoh 	    + ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    243       1.72   msaitoh 		? 0 : CPUID_TO_EXTFAMILY(cpuid)))
    244       1.72   msaitoh #define CPUID_TO_MODEL(cpuid)	(CPUID_TO_BASEMODEL(cpuid)	\
    245       1.72   msaitoh 	    | ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    246       1.72   msaitoh 		&& (CPUID_TO_BASEFAMILY(cpuid) != 0x06)		\
    247       1.72   msaitoh 		? 0 : (CPUID_TO_EXTMODEL(cpuid) << 4)))
    248       1.70   msaitoh 
    249      1.102   msaitoh /* CPUID Fn00000001 %ebx */
    250      1.102   msaitoh #define	CPUID_BRAND_INDEX	__BITS(7,0)
    251  1.112.2.1  pgoyette #define	CPUID_CLFLUSH_SIZE	__BITS(15,8)
    252      1.102   msaitoh #define	CPUID_HTT_CORES		__BITS(23,16)
    253      1.102   msaitoh #define	CPUID_LOCAL_APIC_ID	__BITS(31,24)
    254      1.102   msaitoh 
    255       1.47    jruoho /*
    256       1.71   msaitoh  * Intel Deterministic Cache Parameter Leaf
    257       1.71   msaitoh  * Fn0000_0004
    258       1.71   msaitoh  */
    259       1.71   msaitoh 
    260       1.71   msaitoh /* %eax */
    261       1.71   msaitoh #define CPUID_DCP_CACHETYPE	__BITS(4, 0)	/* Cache type */
    262       1.71   msaitoh #define CPUID_DCP_CACHETYPE_N	0		/*   NULL */
    263       1.71   msaitoh #define CPUID_DCP_CACHETYPE_D	1		/*   Data cache */
    264       1.71   msaitoh #define CPUID_DCP_CACHETYPE_I	2		/*   Instruction cache */
    265       1.71   msaitoh #define CPUID_DCP_CACHETYPE_U	3		/*   Unified cache */
    266       1.71   msaitoh #define CPUID_DCP_CACHELEVEL	__BITS(7, 5)	/* Cache level (start at 1) */
    267       1.71   msaitoh #define CPUID_DCP_SELFINITCL	__BIT(8)	/* Self initializing cachelvl*/
    268       1.71   msaitoh #define CPUID_DCP_FULLASSOC	__BIT(9)	/* Full associative */
    269       1.71   msaitoh #define CPUID_DCP_SHAREING	__BITS(25, 14)	/* shareing */
    270       1.71   msaitoh #define CPUID_DCP_CORE_P_PKG	__BITS(31, 26)	/* Cores/package */
    271       1.71   msaitoh 
    272       1.71   msaitoh /* %ebx */
    273       1.71   msaitoh #define CPUID_DCP_LINESIZE	__BITS(11, 0)	/* System coherency linesize */
    274       1.71   msaitoh #define CPUID_DCP_PARTITIONS	__BITS(21, 12)	/* Physical line partitions */
    275       1.71   msaitoh #define CPUID_DCP_WAYS		__BITS(31, 22)	/* Ways of associativity */
    276       1.71   msaitoh 
    277       1.71   msaitoh /* Number of sets: %ecx */
    278       1.71   msaitoh 
    279       1.71   msaitoh /* %edx */
    280       1.71   msaitoh #define CPUID_DCP_INVALIDATE	__BIT(0)	/* WB invalidate/invalidate */
    281       1.71   msaitoh #define CPUID_DCP_INCLUSIVE	__BIT(1)	/* Cache inclusiveness */
    282       1.71   msaitoh #define CPUID_DCP_COMPLEX	__BIT(2)	/* Complex cache indexing */
    283       1.71   msaitoh 
    284       1.71   msaitoh /*
    285       1.47    jruoho  * Intel Digital Thermal Sensor and
    286       1.47    jruoho  * Power Management, Fn0000_0006 - %eax.
    287       1.47    jruoho  */
    288       1.83   msaitoh #define CPUID_DSPM_DTS	__BIT(0)	/* Digital Thermal Sensor */
    289       1.83   msaitoh #define CPUID_DSPM_IDA	__BIT(1)	/* Intel Dynamic Acceleration */
    290       1.83   msaitoh #define CPUID_DSPM_ARAT	__BIT(2)	/* Always Running APIC Timer */
    291       1.83   msaitoh #define CPUID_DSPM_PLN	__BIT(4)	/* Power Limit Notification */
    292       1.83   msaitoh #define CPUID_DSPM_ECMD	__BIT(5)	/* Clock Modulation Extension */
    293       1.83   msaitoh #define CPUID_DSPM_PTM	__BIT(6)	/* Package Level Thermal Management */
    294       1.83   msaitoh #define CPUID_DSPM_HWP	__BIT(7)	/* HWP */
    295       1.83   msaitoh #define CPUID_DSPM_HWP_NOTIFY __BIT(8)	/* HWP Notification */
    296       1.83   msaitoh #define CPUID_DSPM_HWP_ACTWIN  __BIT(9)	/* HWP Activity Window */
    297       1.83   msaitoh #define CPUID_DSPM_HWP_EPP __BIT(10)	/* HWP Energy Performance Preference */
    298       1.83   msaitoh #define CPUID_DSPM_HWP_PLR __BIT(11)	/* HWP Package Level Request */
    299       1.92   msaitoh #define CPUID_DSPM_HDC	__BIT(13)	/* Hardware Duty Cycling */
    300      1.104   msaitoh #define CPUID_DSPM_TBMT3 __BIT(14)	/* Turbo Boost Max Technology 3.0 */
    301  1.112.2.2  pgoyette #define CPUID_DSPM_HWP_CAP    __BIT(15)	/* HWP Capabilities */
    302  1.112.2.2  pgoyette #define CPUID_DSPM_HWP_PECI   __BIT(16)	/* HWP PECI override */
    303  1.112.2.2  pgoyette #define CPUID_DSPM_HWP_FLEX   __BIT(17)	/* Flexible HWP */
    304  1.112.2.2  pgoyette #define CPUID_DSPM_HWP_FAST   __BIT(18)	/* Fast access for IA32_HWP_REQUEST */
    305  1.112.2.2  pgoyette #define CPUID_DSPM_HWP_IGNIDL __BIT(20)	/* Ignore Idle Logical Processor HWP */
    306       1.47    jruoho 
    307       1.61       dsl #define CPUID_DSPM_FLAGS	"\20" \
    308       1.83   msaitoh 	"\1" "DTS"	"\2" "IDA"	"\3" "ARAT" 			\
    309       1.83   msaitoh 	"\5" "PLN"	"\6" "ECMD"	"\7" "PTM"	"\10" "HWP"	\
    310       1.83   msaitoh 	"\11" "HWP_NOTIFY" "\12" "HWP_ACTWIN" "\13" "HWP_EPP" "\14" "HWP_PLR" \
    311  1.112.2.2  pgoyette 			"\16" "HDC"	"\17" "TBM3"	"\20" "HWP_CAP" \
    312  1.112.2.2  pgoyette 	"\21" "HWP_PECI" "\22" "HWP_FLEX" "\23" "HWP_FAST"		\
    313  1.112.2.2  pgoyette 	"25" "HWP_IGNIDL"
    314       1.47    jruoho 
    315       1.47    jruoho /*
    316       1.47    jruoho  * Intel Digital Thermal Sensor and
    317       1.47    jruoho  * Power Management, Fn0000_0006 - %ecx.
    318       1.47    jruoho  */
    319       1.47    jruoho #define CPUID_DSPM_HWF	0x00000001	/* MSR_APERF/MSR_MPERF available */
    320       1.77   msaitoh #define CPUID_DSPM_EPB	0x00000008	/* Energy Performance Bias */
    321       1.47    jruoho 
    322       1.77   msaitoh #define CPUID_DSPM_FLAGS1	"\20" "\1" "HWF" "\4" "EPB"
    323       1.47    jruoho 
    324       1.63      yamt /*
    325       1.82   msaitoh  * Intel Structured Extended Feature leaf Fn0000_0007
    326       1.82   msaitoh  * %eax == 0: Subleaf 0
    327       1.89      maxv  *	%eax: The Maximum input value for supported subleaf.
    328       1.82   msaitoh  *	%ebx: Feature bits.
    329       1.82   msaitoh  *	%ecx: Feature bits.
    330      1.109   msaitoh  *	%edx: Feature bits.
    331       1.63      yamt  */
    332       1.82   msaitoh 
    333       1.82   msaitoh /* %ebx */
    334      1.106   msaitoh #define CPUID_SEF_FSGSBASE	__BIT(0)  /* {RD,WR}{FS,GS}BASE */
    335      1.106   msaitoh #define CPUID_SEF_TSC_ADJUST	__BIT(1)  /* IA32_TSC_ADJUST MSR support */
    336      1.106   msaitoh #define CPUID_SEF_SGX		__BIT(2)  /* Software Guard Extentions */
    337      1.106   msaitoh #define CPUID_SEF_BMI1		__BIT(3)  /* advanced bit manipulation ext. 1st grp */
    338      1.106   msaitoh #define CPUID_SEF_HLE		__BIT(4)  /* Hardware Lock Elision */
    339      1.106   msaitoh #define CPUID_SEF_AVX2		__BIT(5)  /* Advanced Vector Extensions 2 */
    340      1.106   msaitoh #define CPUID_SEF_FDPEXONLY	__BIT(6)  /* x87FPU Data ptr updated only on x87exp */
    341      1.106   msaitoh #define CPUID_SEF_SMEP		__BIT(7)  /* Supervisor-Mode Excecution Prevention */
    342      1.106   msaitoh #define CPUID_SEF_BMI2		__BIT(8)  /* advanced bit manipulation ext. 2nd grp */
    343      1.106   msaitoh #define CPUID_SEF_ERMS		__BIT(9)  /* Enhanced REP MOVSB/STOSB */
    344      1.106   msaitoh #define CPUID_SEF_INVPCID	__BIT(10) /* INVPCID instruction */
    345      1.106   msaitoh #define CPUID_SEF_RTM		__BIT(11) /* Restricted Transactional Memory */
    346      1.106   msaitoh #define CPUID_SEF_QM		__BIT(12) /* Resource Director Technology Monitoring */
    347      1.106   msaitoh #define CPUID_SEF_FPUCSDS	__BIT(13) /* Deprecate FPU CS and FPU DS values */
    348      1.106   msaitoh #define CPUID_SEF_MPX		__BIT(14) /* Memory Protection Extensions */
    349      1.106   msaitoh #define CPUID_SEF_PQE		__BIT(15) /* Resource Director Technology Allocation */
    350      1.106   msaitoh #define CPUID_SEF_AVX512F	__BIT(16) /* AVX-512 Foundation */
    351      1.106   msaitoh #define CPUID_SEF_AVX512DQ	__BIT(17) /* AVX-512 Double/Quadword */
    352      1.106   msaitoh #define CPUID_SEF_RDSEED	__BIT(18) /* RDSEED instruction */
    353      1.106   msaitoh #define CPUID_SEF_ADX		__BIT(19) /* ADCX/ADOX instructions */
    354      1.106   msaitoh #define CPUID_SEF_SMAP		__BIT(20) /* Supervisor-Mode Access Prevention */
    355      1.106   msaitoh #define CPUID_SEF_AVX512_IFMA	__BIT(21) /* AVX-512 Integer Fused Multiply Add */
    356      1.106   msaitoh #define CPUID_SEF_CLFLUSHOPT	__BIT(23) /* Cache Line FLUSH OPTimized */
    357      1.106   msaitoh #define CPUID_SEF_CLWB		__BIT(24) /* Cache Line Write Back */
    358      1.106   msaitoh #define CPUID_SEF_PT		__BIT(25) /* Processor Trace */
    359      1.106   msaitoh #define CPUID_SEF_AVX512PF	__BIT(26) /* AVX-512 PreFetch */
    360      1.106   msaitoh #define CPUID_SEF_AVX512ER	__BIT(27) /* AVX-512 Exponential and Reciprocal */
    361      1.106   msaitoh #define CPUID_SEF_AVX512CD	__BIT(28) /* AVX-512 Conflict Detection */
    362      1.106   msaitoh #define CPUID_SEF_SHA		__BIT(29) /* SHA Extensions */
    363      1.106   msaitoh #define CPUID_SEF_AVX512BW	__BIT(30) /* AVX-512 Byte and Word */
    364      1.106   msaitoh #define CPUID_SEF_AVX512VL	__BIT(31) /* AVX-512 Vector Length */
    365       1.63      yamt 
    366       1.63      yamt #define CPUID_SEF_FLAGS	"\20" \
    367       1.87   msaitoh 	"\1" "FSGSBASE"	"\2" "TSCADJUST" "\3" "SGX"	"\4" "BMI1"	\
    368       1.84   msaitoh 	"\5" "HLE"	"\6" "AVX2"	"\7" "FDPEXONLY" "\10" "SMEP"	\
    369       1.66   msaitoh 	"\11" "BMI2"	"\12" "ERMS"	"\13" "INVPCID"	"\14" "RTM"	\
    370       1.80   msaitoh 	"\15" "QM"	"\16" "FPUCSDS"	"\17" "MPX"    	"\20" "PQE"	\
    371       1.87   msaitoh 	"\21" "AVX512F"	"\22" "AVX512DQ" "\23" "RDSEED"	"\24" "ADX"	\
    372      1.103   msaitoh 	"\25" "SMAP"	"\26" "AVX512_IFMA"		"\30" "CLFLUSHOPT" \
    373       1.91   msaitoh 	"\31" "CLWB"	"\32" "PT"	"\33" "AVX512PF" "\34" "AVX512ER" \
    374       1.90   msaitoh 	"\35" "AVX512CD""\36" "SHA"	"\37" "AVX512BW" "\40" "AVX512VL"
    375       1.63      yamt 
    376       1.82   msaitoh /* %ecx */
    377      1.106   msaitoh #define CPUID_SEF_PREFETCHWT1	__BIT(0)  /* PREFETCHWT1 instruction */
    378      1.106   msaitoh #define CPUID_SEF_AVX512_VBMI	__BIT(1)  /* AVX-512 Vector Byte Manipulation */
    379      1.106   msaitoh #define CPUID_SEF_UMIP		__BIT(2)  /* User-Mode Instruction prevention */
    380      1.106   msaitoh #define CPUID_SEF_PKU		__BIT(3)  /* Protection Keys for User-mode pages */
    381      1.106   msaitoh #define CPUID_SEF_OSPKE		__BIT(4)  /* OS has set CR4.PKE to ena. protec. keys */
    382      1.106   msaitoh #define CPUID_SEF_AVX512_VBMI2	__BIT(6)  /* AVX-512 Vector Byte Manipulation 2 */
    383      1.103   msaitoh #define CPUID_SEF_GFNI		__BIT(8)
    384      1.103   msaitoh #define CPUID_SEF_VAES		__BIT(9)
    385      1.103   msaitoh #define CPUID_SEF_VPCLMULQDQ	__BIT(10)
    386      1.106   msaitoh #define CPUID_SEF_AVX512_VNNI	__BIT(11) /* Vector neural Network Instruction */
    387      1.103   msaitoh #define CPUID_SEF_AVX512_BITALG	__BIT(12)
    388      1.103   msaitoh #define CPUID_SEF_AVX512_VPOPCNTDQ __BIT(14)
    389  1.112.2.2  pgoyette #define CPUID_SEF_RDPID		__BIT(22) /* RDPID and IA32_TSC_AUX */
    390      1.106   msaitoh #define CPUID_SEF_SGXLC		__BIT(30) /* SGX Launch Configuration */
    391       1.82   msaitoh 
    392       1.82   msaitoh #define CPUID_SEF_FLAGS1	"\20" \
    393      1.103   msaitoh 	"\1" "PREFETCHWT1" "\2" "AVX512_VBMI" "\3" "UMIP" "\4" "PKU"	\
    394      1.103   msaitoh 	"\5" "OSPKE"			"\7" "AVX512_VBMI2"		\
    395      1.103   msaitoh 	"\11" "GFNI"	"\12" "VAES"	"\13" "VPCLMULQDQ" "\14" "AVX512_VNNI"\
    396      1.103   msaitoh 	"\15" "AVX512_BITALG"		"\17" "AVX512_VPOPCNTDQ"	\
    397       1.87   msaitoh 					"\27" "RDPID"			\
    398       1.87   msaitoh 					"\37" "SGXLC"
    399       1.82   msaitoh 
    400      1.103   msaitoh /* %edx */
    401      1.103   msaitoh #define CPUID_SEF_AVX512_4VNNIW	__BIT(2)
    402      1.103   msaitoh #define CPUID_SEF_AVX512_4FMAPS	__BIT(3)
    403      1.107   msaitoh #define CPUID_SEF_IBRS		__BIT(26) /* IBRS / IBPB Speculation Control */
    404      1.107   msaitoh #define CPUID_SEF_STIBP		__BIT(27) /* STIBP Speculation Control */
    405      1.109   msaitoh #define CPUID_SEF_ARCH_CAP	__BIT(29) /* IA32_ARCH_CAPABILITIES */
    406  1.112.2.3  pgoyette #define CPUID_SEF_SSBD		__BIT(31) /* Speculative Store Bypass Disable */
    407      1.103   msaitoh 
    408      1.103   msaitoh #define CPUID_SEF_FLAGS2	"\20" \
    409      1.107   msaitoh 				"\3" "AVX512_4VNNIW" "\4" "AVX512_4FMAPS" \
    410      1.109   msaitoh 					"\33" "IBRS"	"\34" "STIBP"	\
    411  1.112.2.3  pgoyette 			"\36" "ARCH_CAP"		"\40" "SSBD"
    412      1.103   msaitoh 
    413       1.70   msaitoh /*
    414       1.70   msaitoh  * CPUID Processor extended state Enumeration Fn0000000d
    415       1.70   msaitoh  *
    416       1.70   msaitoh  * %ecx == 0: supported features info:
    417       1.76   msaitoh  *	%eax: Valid bits of lower 32bits of XCR0
    418       1.82   msaitoh  *	%ebx: Maximum save area size for features enabled in XCR0
    419       1.89      maxv  *	%ecx: Maximum save area size for all cpu features
    420       1.76   msaitoh  *	%edx: Valid bits of upper 32bits of XCR0
    421       1.70   msaitoh  *
    422       1.76   msaitoh  * %ecx == 1:
    423       1.89      maxv  *	%eax: Bit 0 => xsaveopt instruction available (sandy bridge onwards)
    424       1.82   msaitoh  *	%ebx: Save area size for features enabled by XCR0 | IA32_XSS
    425       1.82   msaitoh  *	%ecx: Valid bits of lower 32bits of IA32_XSS
    426       1.82   msaitoh  *	%edx: Valid bits of upper 32bits of IA32_XSS
    427       1.70   msaitoh  *
    428       1.70   msaitoh  * %ecx >= 2: Save area details for XCR0 bit n
    429       1.70   msaitoh  *	%eax: size of save area for this feature
    430       1.70   msaitoh  *	%ebx: offset of save area for this feature
    431       1.70   msaitoh  *	%ecx, %edx: reserved
    432       1.76   msaitoh  *	All of %eax, %ebx, %ecx and %edx are zero for unsupported features.
    433       1.70   msaitoh  */
    434       1.70   msaitoh 
    435       1.82   msaitoh /* %ecx=1 %eax */
    436       1.89      maxv #define CPUID_PES1_XSAVEOPT	0x00000001	/* xsaveopt instruction */
    437       1.89      maxv #define CPUID_PES1_XSAVEC	0x00000002	/* xsavec & compacted XRSTOR */
    438       1.89      maxv #define CPUID_PES1_XGETBV	0x00000004	/* xgetbv with ECX = 1 */
    439       1.89      maxv #define CPUID_PES1_XSAVES	0x00000008	/* xsaves/xrstors, IA32_XSS */
    440       1.70   msaitoh 
    441       1.70   msaitoh #define CPUID_PES1_FLAGS	"\20" \
    442       1.80   msaitoh 	"\1" "XSAVEOPT"	"\2" "XSAVEC"	"\3" "XGETBV"	"\4" "XSAVES"
    443       1.70   msaitoh 
    444      1.112   msaitoh /*
    445      1.112   msaitoh  * Intel Deterministic Address Translation Parameter Leaf
    446      1.112   msaitoh  * Fn0000_0018
    447      1.112   msaitoh  */
    448      1.112   msaitoh 
    449      1.112   msaitoh /* %ecx=0 %eax __BITS(31, 0): the maximum input value of supported sub-leaf */
    450      1.112   msaitoh 
    451      1.112   msaitoh /* %ebx */
    452      1.112   msaitoh #define CPUID_DATP_PGSIZE	__BITS(3, 0)	/* page size */
    453      1.112   msaitoh #define CPUID_DATP_PGSIZE_4KB	__BIT(0)	/* 4KB page support */
    454      1.112   msaitoh #define CPUID_DATP_PGSIZE_2MB	__BIT(1)	/* 2MB page support */
    455      1.112   msaitoh #define CPUID_DATP_PGSIZE_4MB	__BIT(2)	/* 4MB page support */
    456      1.112   msaitoh #define CPUID_DATP_PGSIZE_1GB	__BIT(3)	/* 1GB page support */
    457      1.112   msaitoh #define CPUID_DATP_PARTITIONING	__BITS(10, 8)	/* Partitioning */
    458      1.112   msaitoh #define CPUID_DATP_WAYS		__BITS(31, 16)	/* Ways of associativity */
    459      1.112   msaitoh 
    460      1.112   msaitoh /* Number of sets: %ecx */
    461      1.112   msaitoh 
    462      1.112   msaitoh /* %edx */
    463      1.112   msaitoh #define CPUID_DATP_TCTYPE	__BITS(4, 0)	/* Translation Cache type */
    464      1.112   msaitoh #define CPUID_DATP_TCTYPE_N	0		/*   NULL (not valid) */
    465      1.112   msaitoh #define CPUID_DATP_TCTYPE_D	1		/*   Data TLB */
    466      1.112   msaitoh #define CPUID_DATP_TCTYPE_I	2		/*   Instruction TLB */
    467      1.112   msaitoh #define CPUID_DATP_TCTYPE_U	3		/*   Unified TLB */
    468      1.112   msaitoh #define CPUID_DATP_TCLEVEL	__BITS(7, 5)	/* TLB level (start at 1) */
    469      1.112   msaitoh #define CPUID_DATP_FULLASSOC	__BIT(8)	/* Full associative */
    470      1.112   msaitoh #define CPUID_DATP_SHAREING	__BITS(25, 14)	/* shareing */
    471      1.112   msaitoh 
    472      1.112   msaitoh 
    473  1.112.2.1  pgoyette /* Intel Fn80000001 extended features - %edx */
    474  1.112.2.1  pgoyette #define CPUID_SYSCALL	0x00000800	/* SYSCALL/SYSRET */
    475  1.112.2.1  pgoyette #define CPUID_XD	0x00100000	/* Execute Disable (like CPUID_NOX) */
    476  1.112.2.1  pgoyette #define CPUID_P1GB	0x04000000	/* 1GB Large Page Support */
    477  1.112.2.1  pgoyette #define CPUID_RDTSCP	0x08000000	/* Read TSC Pair Instruction */
    478  1.112.2.1  pgoyette #define CPUID_EM64T	0x20000000	/* Intel EM64T */
    479  1.112.2.1  pgoyette 
    480  1.112.2.1  pgoyette #define CPUID_INTEL_EXT_FLAGS	"\20" \
    481  1.112.2.1  pgoyette 	"\14" "SYSCALL/SYSRET"	"\25" "XD"	"\33" "P1GB" \
    482  1.112.2.1  pgoyette 	"\34" "RDTSCP"	"\36" "EM64T"
    483  1.112.2.1  pgoyette 
    484  1.112.2.1  pgoyette /* Intel Fn80000001 extended features - %ecx */
    485  1.112.2.1  pgoyette #define CPUID_LAHF	0x00000001	/* LAHF/SAHF in IA-32e mode, 64bit sub*/
    486  1.112.2.1  pgoyette 		/*	0x00000020 */	/* LZCNT. Same as AMD's CPUID_LZCNT */
    487  1.112.2.1  pgoyette #define CPUID_PREFETCHW	0x00000100	/* PREFETCHW */
    488  1.112.2.1  pgoyette 
    489  1.112.2.1  pgoyette #define CPUID_INTEL_FLAGS4	"\20"				\
    490  1.112.2.1  pgoyette 	"\1" "LAHF"	"\02" "B01"	"\03" "B02"		\
    491  1.112.2.1  pgoyette 			"\06" "LZCNT"				\
    492  1.112.2.1  pgoyette 	"\11" "PREFETCHW"
    493  1.112.2.1  pgoyette 
    494  1.112.2.1  pgoyette 
    495       1.39       jym /* AMD/VIA Fn80000001 extended features - %edx */
    496       1.32      yamt /*	CPUID_SYSCALL			   SYSCALL/SYSRET */
    497        1.1      fvdl #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    498        1.5  drochner #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    499        1.1      fvdl #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    500  1.112.2.2  pgoyette /*	CPUID_MMX			   MMX supported */
    501  1.112.2.2  pgoyette /*	CPUID_FXSR			   fast FP/MMX save/restore */
    502       1.27  pgoyette #define CPUID_FFXSR	0x02000000	/* FXSAVE/FXSTOR Extensions */
    503       1.60  drochner /*	CPUID_P1GB			   1GB Large Page Support */
    504       1.60  drochner /*	CPUID_RDTSCP			   Read TSC Pair Instruction */
    505       1.32      yamt /*	CPUID_EM64T			   Long mode */
    506        1.1      fvdl #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    507        1.1      fvdl #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    508        1.1      fvdl 
    509       1.61       dsl #define CPUID_EXT_FLAGS	"\20" \
    510  1.112.2.2  pgoyette 						"\14" "SYSCALL/SYSRET"	\
    511  1.112.2.2  pgoyette 							"\24" "MPC"	\
    512  1.112.2.2  pgoyette 	"\25" "NOX"			"\27" "MMXX"	"\30" "MMX"	\
    513  1.112.2.2  pgoyette 	"\31" "FXSR"	"\32" "FFXSR"	"\33" "P1GB"	"\34" "RDTSCP"	\
    514  1.112.2.2  pgoyette 			"\36" "LONG"	"\37" "3DNOW2"	"\40" "3DNOW"
    515        1.1      fvdl 
    516       1.39       jym /* AMD Fn80000001 extended features - %ecx */
    517       1.53     njoly /* 	CPUID_LAHF			   LAHF/SAHF instruction */
    518       1.28    cegger #define CPUID_CMPLEGACY	0x00000002	/* Compare Legacy */
    519       1.28    cegger #define CPUID_SVM	0x00000004	/* Secure Virtual Machine */
    520       1.28    cegger #define CPUID_EAPIC	0x00000008	/* Extended APIC space */
    521       1.28    cegger #define CPUID_ALTMOVCR0	0x00000010	/* Lock Mov Cr0 */
    522       1.28    cegger #define CPUID_LZCNT	0x00000020	/* LZCNT instruction */
    523       1.28    cegger #define CPUID_SSE4A	0x00000040	/* SSE4A instruction set */
    524       1.28    cegger #define CPUID_MISALIGNSSE 0x00000080	/* Misaligned SSE */
    525       1.28    cegger #define CPUID_3DNOWPF	0x00000100	/* 3DNow Prefetch */
    526       1.28    cegger #define CPUID_OSVW	0x00000200	/* OS visible workarounds */
    527       1.28    cegger #define CPUID_IBS	0x00000400	/* Instruction Based Sampling */
    528       1.50    cegger #define CPUID_XOP	0x00000800	/* XOP instruction set */
    529       1.28    cegger #define CPUID_SKINIT	0x00001000	/* SKINIT */
    530       1.28    cegger #define CPUID_WDT	0x00002000	/* watchdog timer support */
    531       1.50    cegger #define CPUID_LWP	0x00008000	/* Light Weight Profiling */
    532       1.50    cegger #define CPUID_FMA4	0x00010000	/* FMA4 instructions */
    533       1.86   msaitoh #define CPUID_TCE	0x00020000	/* Translation cache Extension */
    534       1.50    cegger #define CPUID_NODEID	0x00080000	/* NodeID MSR available*/
    535       1.50    cegger #define CPUID_TBM	0x00200000	/* TBM instructions */
    536       1.50    cegger #define CPUID_TOPOEXT	0x00400000	/* cpuid Topology Extension */
    537       1.73   msaitoh #define CPUID_PCEC	0x00800000	/* Perf Ctr Ext Core */
    538       1.73   msaitoh #define CPUID_PCENB	0x01000000	/* Perf Ctr Ext NB */
    539       1.73   msaitoh #define CPUID_SPM	0x02000000	/* Stream Perf Mon */
    540       1.73   msaitoh #define CPUID_DBE	0x04000000	/* Data Breakpoint Extension */
    541       1.73   msaitoh #define CPUID_PTSC	0x08000000	/* PerfTsc */
    542       1.86   msaitoh #define CPUID_L2IPERFC	0x10000000	/* L2I performance counter Extension */
    543       1.86   msaitoh #define CPUID_MWAITX	0x20000000	/* MWAITX/MONITORX support */
    544       1.28    cegger 
    545       1.61       dsl #define CPUID_AMD_FLAGS4	"\20" \
    546       1.61       dsl 	"\1" "LAHF"	"\2" "CMPLEGACY" "\3" "SVM"	"\4" "EAPIC" \
    547       1.61       dsl 	"\5" "ALTMOVCR0" "\6" "LZCNT"	"\7" "SSE4A"	"\10" "MISALIGNSSE" \
    548       1.61       dsl 	"\11" "3DNOWPREFETCH" \
    549       1.61       dsl 			"\12" "OSVW"	"\13" "IBS"	"\14" "XOP" \
    550       1.61       dsl 	"\15" "SKINIT"	"\16" "WDT"	"\17" "B14"	"\20" "LWP" \
    551       1.86   msaitoh 	"\21" "FMA4"	"\22" "TCE"	"\23" "B18"	"\24" "NodeID" \
    552       1.73   msaitoh 	"\25" "B20"	"\26" "TBM"	"\27" "TopoExt"	"\30" "PCExtC" \
    553       1.73   msaitoh 	"\31" "PCExtNB"	"\32" "StrmPM"	"\33" "DBExt"	"\34" "PerfTsc" \
    554       1.86   msaitoh 	"\35" "L2IPERFC" "\36" "MWAITX"	"\37" "B30"	"\40" "B31"
    555       1.30    cegger 
    556       1.30    cegger /*
    557       1.30    cegger  * AMD Advanced Power Management
    558       1.30    cegger  * CPUID Fn8000_0007 %edx
    559       1.30    cegger  */
    560       1.30    cegger #define CPUID_APM_TS	0x00000001	/* Temperature Sensor */
    561       1.30    cegger #define CPUID_APM_FID	0x00000002	/* Frequency ID control */
    562       1.30    cegger #define CPUID_APM_VID	0x00000004	/* Voltage ID control */
    563       1.30    cegger #define CPUID_APM_TTP	0x00000008	/* THERMTRIP (PCI F3xE4 register) */
    564       1.30    cegger #define CPUID_APM_HTC	0x00000010	/* Hardware thermal control (HTC) */
    565       1.30    cegger #define CPUID_APM_STC	0x00000020	/* Software thermal control (STC) */
    566       1.30    cegger #define CPUID_APM_100	0x00000040	/* 100MHz multiplier control */
    567       1.30    cegger #define CPUID_APM_HWP	0x00000080	/* HW P-State control */
    568       1.30    cegger #define CPUID_APM_TSC	0x00000100	/* TSC invariant */
    569       1.45    jruoho #define CPUID_APM_CPB	0x00000200	/* Core performance boost */
    570       1.50    cegger #define CPUID_APM_EFF	0x00000400	/* Effective Frequency (read-only) */
    571       1.30    cegger 
    572       1.61       dsl #define CPUID_APM_FLAGS		"\20" \
    573       1.61       dsl 	"\1" "TS"	"\2" "FID"	"\3" "VID"	"\4" "TTP" \
    574       1.61       dsl 	"\5" "HTC"	"\6" "STC"	"\7" "100"	"\10" "HWP" \
    575       1.61       dsl 	"\11" "TSC"	"\12" "CPB"	"\13" "EffFreq"	"\14" "B11" \
    576       1.61       dsl 	"\15" "B12"
    577       1.30    cegger 
    578       1.70   msaitoh /* AMD Fn8000000a %edx features (SVM features) */
    579       1.89      maxv #define CPUID_AMD_SVM_NP		0x00000001
    580       1.89      maxv #define CPUID_AMD_SVM_LbrVirt		0x00000002
    581       1.89      maxv #define CPUID_AMD_SVM_SVML		0x00000004
    582       1.89      maxv #define CPUID_AMD_SVM_NRIPS		0x00000008
    583       1.89      maxv #define CPUID_AMD_SVM_TSCRateCtrl	0x00000010
    584       1.89      maxv #define CPUID_AMD_SVM_VMCBCleanBits	0x00000020
    585       1.89      maxv #define CPUID_AMD_SVM_FlushByASID	0x00000040
    586       1.89      maxv #define CPUID_AMD_SVM_DecodeAssist	0x00000080
    587       1.89      maxv #define CPUID_AMD_SVM_PauseFilter	0x00000400
    588      1.105   msaitoh #define CPUID_AMD_SVM_PFThreshold	0x0x001000 /* PAUSE filter threshold */
    589      1.105   msaitoh #define CPUID_AMD_SVM_AVIC		0x00002000 /* AMD Virtual intr. ctrl */
    590      1.105   msaitoh #define CPUID_AMD_SVM_V_VMSAVE_VMLOAD	0x00008000 /* Virtual VM{SAVE/LOAD} */
    591      1.105   msaitoh #define CPUID_AMD_SVM_vGIF		0x00010000 /* Virtualized GIF */
    592       1.89      maxv #define CPUID_AMD_SVM_FLAGS	 "\20" \
    593      1.105   msaitoh 	"\1" "NP"	"\2" "LbrVirt"	"\3" "SVML"	"\4" "NRIPS"	\
    594      1.105   msaitoh 	"\5" "TSCRate"	"\6" "VMCBCleanBits" 				\
    595      1.105   msaitoh 			        "\7" "FlushByASID" "\10" "DecodeAssist"	\
    596       1.70   msaitoh 	"\11" "B08"	"\12" "B09"	"\13" "PauseFilter" "\14" "B11" \
    597      1.105   msaitoh 	"\15" "PFThreshold" "\16" "AVIC" "\17" "B14"			\
    598      1.105   msaitoh 						"\20" "V_VMSAVE_VMLOAD"	\
    599      1.105   msaitoh 	"\21" "VGIF"
    600       1.70   msaitoh 
    601        1.4     soren /*
    602       1.17  christos  * Centaur Extended Feature flags
    603       1.15    daniel  */
    604       1.17  christos #define CPUID_VIA_HAS_RNG	0x00000004	/* Random number generator */
    605       1.17  christos #define CPUID_VIA_DO_RNG	0x00000008
    606       1.17  christos #define CPUID_VIA_HAS_ACE	0x00000040	/* AES Encryption */
    607       1.17  christos #define CPUID_VIA_DO_ACE	0x00000080
    608       1.17  christos #define CPUID_VIA_HAS_ACE2	0x00000100	/* AES+CTR instructions */
    609       1.17  christos #define CPUID_VIA_DO_ACE2	0x00000200
    610       1.17  christos #define CPUID_VIA_HAS_PHE	0x00000400	/* SHA1+SHA256 HMAC */
    611       1.17  christos #define CPUID_VIA_DO_PHE	0x00000800
    612       1.17  christos #define CPUID_VIA_HAS_PMM	0x00001000	/* RSA Instructions */
    613       1.17  christos #define CPUID_VIA_DO_PMM	0x00002000
    614       1.15    daniel 
    615       1.61       dsl #define CPUID_FLAGS_PADLOCK	"\20" \
    616       1.61       dsl 	"\3" "RNG"	"\7" "AES"	"\11" "AES/CTR"	"\13" "SHA1/SHA256" \
    617       1.61       dsl 	"\15" "RSA"
    618       1.15    daniel 
    619       1.15    daniel /*
    620        1.1      fvdl  * Model-specific registers for the i386 family
    621        1.1      fvdl  */
    622        1.1      fvdl #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    623        1.1      fvdl #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    624        1.1      fvdl #define MSR_TSC			0x010
    625       1.89      maxv #define MSR_CESR		0x011	/* P5 only (trap on P6) */
    626       1.89      maxv #define MSR_CTR0		0x012	/* P5 only (trap on P6) */
    627       1.89      maxv #define MSR_CTR1		0x013	/* P5 only (trap on P6) */
    628       1.81   msaitoh #define MSR_IA32_PLATFORM_ID	0x017
    629        1.1      fvdl #define MSR_APICBASE		0x01b
    630       1.97    nonaka #define 	APICBASE_BSP		0x00000100	/* boot processor */
    631       1.97    nonaka #define 	APICBASE_EXTD		0x00000400	/* x2APIC mode */
    632       1.97    nonaka #define 	APICBASE_EN		0x00000800	/* software enable */
    633      1.101      maxv /*
    634      1.101      maxv  * APICBASE_PHYSADDR is actually variable-sized on some CPUs. But we're
    635      1.101      maxv  * only interested in the initial value, which is guaranteed to fit the
    636      1.101      maxv  * first 32 bits. So this macro is fine.
    637      1.101      maxv  */
    638       1.97    nonaka #define 	APICBASE_PHYSADDR	0xfffff000	/* physical address */
    639        1.1      fvdl #define MSR_EBL_CR_POWERON	0x02a
    640       1.11   xtraeme #define MSR_EBC_FREQUENCY_ID	0x02c	/* PIV only */
    641       1.89      maxv #define MSR_TEST_CTL		0x033
    642      1.111   msaitoh #define MSR_IA32_SPEC_CTRL	0x048
    643  1.112.2.1  pgoyette #define 	IA32_SPEC_CTRL_IBRS	0x01
    644  1.112.2.1  pgoyette #define 	IA32_SPEC_CTRL_STIBP	0x02
    645  1.112.2.3  pgoyette #define 	IA32_SPEC_CTRL_SSBD	0x04
    646      1.111   msaitoh #define MSR_IA32_PRED_CMD	0x049
    647  1.112.2.1  pgoyette #define 	IA32_PRED_CMD_IBPB	0x01
    648        1.1      fvdl #define MSR_BIOS_UPDT_TRIG	0x079
    649       1.89      maxv #define MSR_BBL_CR_D0		0x088	/* PII+ only */
    650       1.89      maxv #define MSR_BBL_CR_D1		0x089	/* PII+ only */
    651       1.89      maxv #define MSR_BBL_CR_D2		0x08a	/* PII+ only */
    652        1.1      fvdl #define MSR_BIOS_SIGN		0x08b
    653        1.1      fvdl #define MSR_PERFCTR0		0x0c1
    654        1.1      fvdl #define MSR_PERFCTR1		0x0c2
    655       1.11   xtraeme #define MSR_FSB_FREQ		0x0cd	/* Core Duo/Solo only */
    656       1.46    jruoho #define MSR_MPERF		0x0e7
    657       1.46    jruoho #define MSR_APERF		0x0e8
    658       1.21   xtraeme #define MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
    659        1.1      fvdl #define MSR_MTRRcap		0x0fe
    660      1.110   msaitoh #define MSR_IA32_ARCH_CAPABILITIES 0x10a
    661  1.112.2.2  pgoyette #define 	IA32_ARCH_RDCL_NO	0x01
    662  1.112.2.2  pgoyette #define 	IA32_ARCH_IBRS_ALL	0x02
    663  1.112.2.3  pgoyette #define 	IA32_ARCH_RSBA		0x04
    664  1.112.2.3  pgoyette #define 	IA32_ARCH_SSB_NO	0x10
    665       1.89      maxv #define MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    666       1.89      maxv #define MSR_BBL_CR_DECC		0x118	/* PII+ only */
    667       1.89      maxv #define MSR_BBL_CR_CTL		0x119	/* PII+ only */
    668       1.89      maxv #define MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    669       1.89      maxv #define MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    670       1.89      maxv #define MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    671       1.89      maxv #define MSR_SYSENTER_CS		0x174	/* PII+ only */
    672       1.89      maxv #define MSR_SYSENTER_ESP	0x175	/* PII+ only */
    673       1.89      maxv #define MSR_SYSENTER_EIP	0x176	/* PII+ only */
    674        1.1      fvdl #define MSR_MCG_CAP		0x179
    675        1.1      fvdl #define MSR_MCG_STATUS		0x17a
    676        1.1      fvdl #define MSR_MCG_CTL		0x17b
    677        1.1      fvdl #define MSR_EVNTSEL0		0x186
    678        1.1      fvdl #define MSR_EVNTSEL1		0x187
    679        1.4     soren #define MSR_PERF_STATUS		0x198	/* Pentium M */
    680        1.4     soren #define MSR_PERF_CTL		0x199	/* Pentium M */
    681        1.4     soren #define MSR_THERM_CONTROL	0x19a
    682        1.4     soren #define MSR_THERM_INTERRUPT	0x19b
    683        1.4     soren #define MSR_THERM_STATUS	0x19c
    684        1.4     soren #define MSR_THERM2_CTL		0x19d	/* Pentium M */
    685        1.4     soren #define MSR_MISC_ENABLE		0x1a0
    686  1.112.2.4  pgoyette #define 	IA32_MISC_MWAIT_EN	0x40000
    687       1.51    jruoho #define MSR_TEMPERATURE_TARGET	0x1a2
    688        1.1      fvdl #define MSR_DEBUGCTLMSR		0x1d9
    689        1.1      fvdl #define MSR_LASTBRANCHFROMIP	0x1db
    690        1.1      fvdl #define MSR_LASTBRANCHTOIP	0x1dc
    691        1.1      fvdl #define MSR_LASTINTFROMIP	0x1dd
    692        1.1      fvdl #define MSR_LASTINTTOIP		0x1de
    693        1.1      fvdl #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    694       1.89      maxv #define MSR_MTRRphysBase0	0x200
    695       1.89      maxv #define MSR_MTRRphysMask0	0x201
    696       1.89      maxv #define MSR_MTRRphysBase1	0x202
    697       1.89      maxv #define MSR_MTRRphysMask1	0x203
    698       1.89      maxv #define MSR_MTRRphysBase2	0x204
    699       1.89      maxv #define MSR_MTRRphysMask2	0x205
    700       1.89      maxv #define MSR_MTRRphysBase3	0x206
    701       1.89      maxv #define MSR_MTRRphysMask3	0x207
    702       1.89      maxv #define MSR_MTRRphysBase4	0x208
    703       1.89      maxv #define MSR_MTRRphysMask4	0x209
    704       1.89      maxv #define MSR_MTRRphysBase5	0x20a
    705       1.89      maxv #define MSR_MTRRphysMask5	0x20b
    706       1.89      maxv #define MSR_MTRRphysBase6	0x20c
    707       1.89      maxv #define MSR_MTRRphysMask6	0x20d
    708       1.89      maxv #define MSR_MTRRphysBase7	0x20e
    709       1.89      maxv #define MSR_MTRRphysMask7	0x20f
    710       1.89      maxv #define MSR_MTRRphysBase8	0x210
    711       1.89      maxv #define MSR_MTRRphysMask8	0x211
    712       1.89      maxv #define MSR_MTRRphysBase9	0x212
    713       1.89      maxv #define MSR_MTRRphysMask9	0x213
    714       1.89      maxv #define MSR_MTRRphysBase10	0x214
    715       1.89      maxv #define MSR_MTRRphysMask10	0x215
    716       1.89      maxv #define MSR_MTRRphysBase11	0x216
    717       1.89      maxv #define MSR_MTRRphysMask11	0x217
    718       1.89      maxv #define MSR_MTRRphysBase12	0x218
    719       1.89      maxv #define MSR_MTRRphysMask12	0x219
    720       1.89      maxv #define MSR_MTRRphysBase13	0x21a
    721       1.89      maxv #define MSR_MTRRphysMask13	0x21b
    722       1.89      maxv #define MSR_MTRRphysBase14	0x21c
    723       1.89      maxv #define MSR_MTRRphysMask14	0x21d
    724       1.89      maxv #define MSR_MTRRphysBase15	0x21e
    725       1.89      maxv #define MSR_MTRRphysMask15	0x21f
    726       1.89      maxv #define MSR_MTRRfix64K_00000	0x250
    727       1.89      maxv #define MSR_MTRRfix16K_80000	0x258
    728       1.89      maxv #define MSR_MTRRfix16K_A0000	0x259
    729       1.89      maxv #define MSR_MTRRfix4K_C0000	0x268
    730       1.89      maxv #define MSR_MTRRfix4K_C8000	0x269
    731       1.89      maxv #define MSR_MTRRfix4K_D0000	0x26a
    732       1.89      maxv #define MSR_MTRRfix4K_D8000	0x26b
    733       1.89      maxv #define MSR_MTRRfix4K_E0000	0x26c
    734       1.89      maxv #define MSR_MTRRfix4K_E8000	0x26d
    735       1.89      maxv #define MSR_MTRRfix4K_F0000	0x26e
    736       1.89      maxv #define MSR_MTRRfix4K_F8000	0x26f
    737       1.89      maxv #define MSR_CR_PAT		0x277
    738        1.1      fvdl #define MSR_MTRRdefType		0x2ff
    739        1.1      fvdl #define MSR_MC0_CTL		0x400
    740        1.1      fvdl #define MSR_MC0_STATUS		0x401
    741        1.1      fvdl #define MSR_MC0_ADDR		0x402
    742        1.1      fvdl #define MSR_MC0_MISC		0x403
    743        1.1      fvdl #define MSR_MC1_CTL		0x404
    744        1.1      fvdl #define MSR_MC1_STATUS		0x405
    745        1.1      fvdl #define MSR_MC1_ADDR		0x406
    746        1.1      fvdl #define MSR_MC1_MISC		0x407
    747        1.1      fvdl #define MSR_MC2_CTL		0x408
    748        1.1      fvdl #define MSR_MC2_STATUS		0x409
    749        1.1      fvdl #define MSR_MC2_ADDR		0x40a
    750        1.1      fvdl #define MSR_MC2_MISC		0x40b
    751       1.93      maxv #define MSR_MC3_CTL		0x40c
    752       1.93      maxv #define MSR_MC3_STATUS		0x40d
    753       1.93      maxv #define MSR_MC3_ADDR		0x40e
    754       1.93      maxv #define MSR_MC3_MISC		0x40f
    755       1.93      maxv #define MSR_MC4_CTL		0x410
    756       1.93      maxv #define MSR_MC4_STATUS		0x411
    757       1.93      maxv #define MSR_MC4_ADDR		0x412
    758       1.93      maxv #define MSR_MC4_MISC		0x413
    759       1.52      yamt 				/* 0x480 - 0x490 VMX */
    760       1.96    nonaka #define MSR_X2APIC_BASE		0x800	/* 0x800 - 0xBFF */
    761       1.96    nonaka #define  MSR_X2APIC_ID			0x002	/* x2APIC ID. (RO) */
    762       1.96    nonaka #define  MSR_X2APIC_VERS		0x003	/* Version. (RO) */
    763       1.96    nonaka #define  MSR_X2APIC_TPRI		0x008	/* Task Prio. (RW) */
    764       1.96    nonaka #define  MSR_X2APIC_PPRI		0x00a	/* Processor prio. (RO) */
    765       1.96    nonaka #define  MSR_X2APIC_EOI			0x00b	/* End Int. (W) */
    766       1.96    nonaka #define  MSR_X2APIC_LDR			0x00d	/* Logical dest. (RO) */
    767       1.96    nonaka #define  MSR_X2APIC_SVR			0x00f	/* Spurious intvec (RW) */
    768       1.96    nonaka #define  MSR_X2APIC_ISR			0x010	/* In-Service Status (RO) */
    769       1.96    nonaka #define  MSR_X2APIC_TMR			0x018	/* Trigger Mode (RO) */
    770       1.96    nonaka #define  MSR_X2APIC_IRR			0x020	/* Interrupt Req (RO) */
    771       1.96    nonaka #define  MSR_X2APIC_ESR			0x028	/* Err status. (RW) */
    772       1.96    nonaka #define  MSR_X2APIC_LVT_CMCI		0x02f	/* LVT CMCI (RW) */
    773       1.96    nonaka #define  MSR_X2APIC_ICRLO		0x030	/* Int. cmd. (RW64) */
    774       1.96    nonaka #define  MSR_X2APIC_LVTT		0x032	/* Loc.vec.(timer) (RW) */
    775       1.96    nonaka #define  MSR_X2APIC_TMINT		0x033	/* Loc.vec (Thermal) (RW) */
    776       1.96    nonaka #define  MSR_X2APIC_PCINT		0x034	/* Loc.vec (Perf Mon) (RW) */
    777       1.96    nonaka #define  MSR_X2APIC_LVINT0		0x035	/* Loc.vec (LINT0) (RW) */
    778       1.96    nonaka #define  MSR_X2APIC_LVINT1		0x036	/* Loc.vec (LINT1) (RW) */
    779       1.96    nonaka #define  MSR_X2APIC_LVERR		0x037	/* Loc.vec (ERROR) (RW) */
    780       1.96    nonaka #define  MSR_X2APIC_ICR_TIMER		0x038	/* Initial count (RW) */
    781       1.96    nonaka #define  MSR_X2APIC_CCR_TIMER		0x039	/* Current count (RO) */
    782       1.96    nonaka #define  MSR_X2APIC_DCR_TIMER		0x03e	/* Divisor config (RW) */
    783       1.96    nonaka #define  MSR_X2APIC_SELF_IPI		0x03f	/* SELF IPI (W) */
    784        1.1      fvdl 
    785        1.1      fvdl /*
    786       1.15    daniel  * VIA "Nehemiah" MSRs
    787       1.15    daniel  */
    788       1.15    daniel #define MSR_VIA_RNG		0x0000110b
    789       1.15    daniel #define MSR_VIA_RNG_ENABLE	0x00000040
    790       1.15    daniel #define MSR_VIA_RNG_NOISE_MASK	0x00000300
    791       1.15    daniel #define MSR_VIA_RNG_NOISE_A	0x00000000
    792       1.15    daniel #define MSR_VIA_RNG_NOISE_B	0x00000100
    793       1.15    daniel #define MSR_VIA_RNG_2NOISE	0x00000300
    794       1.15    daniel #define MSR_VIA_ACE		0x00001107
    795       1.15    daniel #define MSR_VIA_ACE_ENABLE	0x10000000
    796       1.15    daniel 
    797       1.15    daniel /*
    798       1.58  christos  * VIA "Eden" MSRs
    799       1.58  christos  */
    800       1.89      maxv #define MSR_VIA_FCR		MSR_VIA_ACE
    801       1.58  christos 
    802       1.58  christos /*
    803        1.1      fvdl  * AMD K6/K7 MSRs.
    804        1.1      fvdl  */
    805       1.89      maxv #define MSR_K6_UWCCR		0xc0000085
    806       1.89      maxv #define MSR_K7_EVNTSEL0		0xc0010000
    807       1.89      maxv #define MSR_K7_EVNTSEL1		0xc0010001
    808       1.89      maxv #define MSR_K7_EVNTSEL2		0xc0010002
    809       1.89      maxv #define MSR_K7_EVNTSEL3		0xc0010003
    810       1.89      maxv #define MSR_K7_PERFCTR0		0xc0010004
    811       1.89      maxv #define MSR_K7_PERFCTR1		0xc0010005
    812       1.89      maxv #define MSR_K7_PERFCTR2		0xc0010006
    813       1.89      maxv #define MSR_K7_PERFCTR3		0xc0010007
    814        1.1      fvdl 
    815        1.1      fvdl /*
    816       1.12        ad  * AMD K8 (Opteron) MSRs.
    817       1.12        ad  */
    818       1.93      maxv #define MSR_SYSCFG	0xc0010010
    819       1.12        ad 
    820       1.12        ad #define MSR_EFER	0xc0000080		/* Extended feature enable */
    821       1.93      maxv #define 	EFER_SCE	0x00000001	/* SYSCALL extension */
    822      1.108  jdolecek #define 	EFER_LME	0x00000100	/* Long Mode Enable */
    823      1.108  jdolecek #define 	EFER_LMA	0x00000400	/* Long Mode Active */
    824       1.93      maxv #define 	EFER_NXE	0x00000800	/* No-Execute Enabled */
    825       1.93      maxv #define 	EFER_SVME	0x00001000	/* Secure Virtual Machine En. */
    826       1.93      maxv #define 	EFER_LMSLE	0x00002000	/* Long Mode Segment Limit E. */
    827       1.93      maxv #define 	EFER_FFXSR	0x00004000	/* Fast FXSAVE/FXRSTOR En. */
    828       1.99      maxv #define 	EFER_TCE	0x00008000	/* Translation Cache Ext. */
    829       1.12        ad 
    830       1.12        ad #define MSR_STAR	0xc0000081		/* 32 bit syscall gate addr */
    831       1.12        ad #define MSR_LSTAR	0xc0000082		/* 64 bit syscall gate addr */
    832       1.12        ad #define MSR_CSTAR	0xc0000083		/* compat syscall gate addr */
    833       1.12        ad #define MSR_SFMASK	0xc0000084		/* flags to clear on syscall */
    834       1.12        ad 
    835       1.12        ad #define MSR_FSBASE	0xc0000100		/* 64bit offset for fs: */
    836       1.12        ad #define MSR_GSBASE	0xc0000101		/* 64bit offset for gs: */
    837       1.12        ad #define MSR_KERNELGSBASE 0xc0000102		/* storage for swapgs ins */
    838       1.12        ad 
    839       1.28    cegger #define MSR_VMCR	0xc0010114	/* Virtual Machine Control Register */
    840       1.28    cegger #define 	VMCR_DPD	0x00000001	/* Debug port disable */
    841       1.89      maxv #define 	VMCR_RINIT	0x00000002	/* intercept init */
    842       1.89      maxv #define 	VMCR_DISA20	0x00000004	/* Disable A20 masking */
    843       1.89      maxv #define 	VMCR_LOCK	0x00000008	/* SVM Lock */
    844       1.89      maxv #define 	VMCR_SVMED	0x00000010	/* SVME Disable */
    845       1.28    cegger #define MSR_SVMLOCK	0xc0010118	/* SVM Lock key */
    846       1.28    cegger 
    847       1.12        ad /*
    848       1.12        ad  * These require a 'passcode' for access.  See cpufunc.h.
    849       1.12        ad  */
    850       1.89      maxv #define MSR_HWCR	0xc0010015
    851       1.89      maxv #define 	HWCR_TLBCACHEDIS	0x00000008
    852       1.89      maxv #define 	HWCR_FFDIS		0x00000040
    853       1.89      maxv 
    854       1.89      maxv #define MSR_NB_CFG	0xc001001f
    855       1.89      maxv #define 	NB_CFG_DISIOREQLOCK	0x0000000000000008ULL
    856       1.89      maxv #define 	NB_CFG_DISDATMSK	0x0000001000000000ULL
    857       1.89      maxv #define 	NB_CFG_INITAPICCPUIDLO	(1ULL << 54)
    858       1.89      maxv 
    859       1.89      maxv #define MSR_LS_CFG	0xc0011020
    860       1.89      maxv #define 	LS_CFG_DIS_LS2_SQUISH	0x02000000
    861  1.112.2.3  pgoyette #define 	LS_CFG_DIS_SSB_F15H	0x0040000000000000ULL
    862  1.112.2.3  pgoyette #define 	LS_CFG_DIS_SSB_F16H	0x0000000200000000ULL
    863  1.112.2.3  pgoyette #define 	LS_CFG_DIS_SSB_F17H	0x0000000000000400ULL
    864       1.89      maxv 
    865       1.89      maxv #define MSR_IC_CFG	0xc0011021
    866       1.89      maxv #define 	IC_CFG_DIS_SEQ_PREFETCH	0x00000800
    867  1.112.2.1  pgoyette #define 	IC_CFG_DIS_IND		0x00004000
    868       1.89      maxv 
    869       1.89      maxv #define MSR_DC_CFG	0xc0011022
    870       1.89      maxv #define 	DC_CFG_DIS_CNV_WC_SSO	0x00000008
    871       1.89      maxv #define 	DC_CFG_DIS_SMC_CHK_BUF	0x00000400
    872       1.89      maxv #define 	DC_CFG_ERRATA_261	0x01000000
    873       1.89      maxv 
    874       1.89      maxv #define MSR_BU_CFG	0xc0011023
    875       1.89      maxv #define 	BU_CFG_ERRATA_298	0x0000000000000002ULL
    876       1.89      maxv #define 	BU_CFG_ERRATA_254	0x0000000000200000ULL
    877       1.89      maxv #define 	BU_CFG_ERRATA_309	0x0000000000800000ULL
    878       1.89      maxv #define 	BU_CFG_THRL2IDXCMPDIS	0x0000080000000000ULL
    879       1.89      maxv #define 	BU_CFG_WBPFSMCCHKDIS	0x0000200000000000ULL
    880       1.89      maxv #define 	BU_CFG_WBENHWSBDIS	0x0001000000000000ULL
    881       1.12        ad 
    882       1.57       chs #define MSR_DE_CFG	0xc0011029
    883       1.89      maxv #define 	DE_CFG_ERRATA_721	0x00000001
    884       1.57       chs 
    885       1.43    cegger /* AMD Family10h MSRs */
    886       1.89      maxv #define MSR_OSVW_ID_LENGTH		0xc0010140
    887       1.89      maxv #define MSR_OSVW_STATUS			0xc0010141
    888       1.89      maxv #define MSR_UCODE_AMD_PATCHLEVEL	0x0000008b
    889       1.89      maxv #define MSR_UCODE_AMD_PATCHLOADER	0xc0010020
    890       1.43    cegger 
    891       1.44    cegger /* X86 MSRs */
    892       1.89      maxv #define MSR_RDTSCP_AUX			0xc0000103
    893       1.44    cegger 
    894       1.12        ad /*
    895        1.1      fvdl  * Constants related to MTRRs
    896        1.1      fvdl  */
    897        1.1      fvdl #define MTRR_N64K		8	/* numbers of fixed-size entries */
    898        1.1      fvdl #define MTRR_N16K		16
    899        1.1      fvdl #define MTRR_N4K		64
    900        1.1      fvdl 
    901        1.1      fvdl /*
    902        1.1      fvdl  * the following four 3-byte registers control the non-cacheable regions.
    903        1.1      fvdl  * These registers must be written as three separate bytes.
    904        1.1      fvdl  *
    905        1.1      fvdl  * NCRx+0: A31-A24 of starting address
    906        1.1      fvdl  * NCRx+1: A23-A16 of starting address
    907        1.1      fvdl  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    908       1.89      maxv  *
    909        1.1      fvdl  * The non-cacheable region's starting address must be aligned to the
    910        1.1      fvdl  * size indicated by the NCR_SIZE_xx field.
    911        1.1      fvdl  */
    912        1.1      fvdl #define NCR1	0xc4
    913        1.1      fvdl #define NCR2	0xc7
    914        1.1      fvdl #define NCR3	0xca
    915        1.1      fvdl #define NCR4	0xcd
    916        1.1      fvdl 
    917        1.1      fvdl #define NCR_SIZE_0K	0
    918        1.1      fvdl #define NCR_SIZE_4K	1
    919        1.1      fvdl #define NCR_SIZE_8K	2
    920        1.1      fvdl #define NCR_SIZE_16K	3
    921        1.1      fvdl #define NCR_SIZE_32K	4
    922        1.1      fvdl #define NCR_SIZE_64K	5
    923        1.1      fvdl #define NCR_SIZE_128K	6
    924        1.1      fvdl #define NCR_SIZE_256K	7
    925        1.1      fvdl #define NCR_SIZE_512K	8
    926        1.1      fvdl #define NCR_SIZE_1M	9
    927        1.1      fvdl #define NCR_SIZE_2M	10
    928        1.1      fvdl #define NCR_SIZE_4M	11
    929        1.1      fvdl #define NCR_SIZE_8M	12
    930        1.1      fvdl #define NCR_SIZE_16M	13
    931        1.1      fvdl #define NCR_SIZE_32M	14
    932        1.1      fvdl #define NCR_SIZE_4G	15
    933