Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.150.2.3
      1  1.150.2.3    martin /*	$NetBSD: specialreg.h,v 1.150.2.3 2019/11/10 13:06:46 martin Exp $	*/
      2        1.1      fvdl 
      3      1.146      maxv /*
      4      1.146      maxv  * Copyright (c) 2014-2019 The NetBSD Foundation, Inc.
      5      1.146      maxv  * All rights reserved.
      6      1.146      maxv  *
      7      1.146      maxv  * Redistribution and use in source and binary forms, with or without
      8      1.146      maxv  * modification, are permitted provided that the following conditions
      9      1.146      maxv  * are met:
     10      1.146      maxv  * 1. Redistributions of source code must retain the above copyright
     11      1.146      maxv  *    notice, this list of conditions and the following disclaimer.
     12      1.146      maxv  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.146      maxv  *    notice, this list of conditions and the following disclaimer in the
     14      1.146      maxv  *    documentation and/or other materials provided with the distribution.
     15      1.146      maxv  *
     16      1.146      maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     17      1.146      maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18      1.146      maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19      1.146      maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     20      1.146      maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21      1.146      maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22      1.146      maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23      1.146      maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24      1.146      maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25      1.146      maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26      1.146      maxv  * POSSIBILITY OF SUCH DAMAGE.
     27      1.146      maxv  */
     28      1.146      maxv 
     29      1.146      maxv /*
     30        1.1      fvdl  * Copyright (c) 1991 The Regents of the University of California.
     31        1.1      fvdl  * All rights reserved.
     32        1.1      fvdl  *
     33        1.1      fvdl  * Redistribution and use in source and binary forms, with or without
     34        1.1      fvdl  * modification, are permitted provided that the following conditions
     35        1.1      fvdl  * are met:
     36        1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     37        1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     38        1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     39        1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     40        1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     41        1.3       agc  * 3. Neither the name of the University nor the names of its contributors
     42        1.1      fvdl  *    may be used to endorse or promote products derived from this software
     43        1.1      fvdl  *    without specific prior written permission.
     44        1.1      fvdl  *
     45        1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     46        1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     47        1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     48        1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     49        1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     50        1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     51        1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     52        1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     53        1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     54        1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     55        1.1      fvdl  * SUCH DAMAGE.
     56        1.1      fvdl  *
     57        1.1      fvdl  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     58        1.1      fvdl  */
     59        1.1      fvdl 
     60        1.1      fvdl /*
     61      1.146      maxv  * CR0
     62        1.1      fvdl  */
     63       1.89      maxv #define CR0_PE	0x00000001	/* Protected mode Enable */
     64       1.89      maxv #define CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     65       1.89      maxv #define CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     66       1.89      maxv #define CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     67       1.89      maxv #define CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     68        1.1      fvdl #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     69      1.142      maxv #define CR0_WP	0x00010000	/* Write Protect (honor PTE_W in all modes) */
     70        1.1      fvdl #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     71       1.89      maxv #define CR0_NW	0x20000000	/* Not Write-through */
     72       1.89      maxv #define CR0_CD	0x40000000	/* Cache Disable */
     73      1.146      maxv #define CR0_PG	0x80000000	/* PaGing enable */
     74        1.1      fvdl 
     75        1.1      fvdl /*
     76      1.146      maxv  * Cyrix 486 DLC special registers, accessible as IO ports
     77        1.1      fvdl  */
     78      1.146      maxv #define CCR0		0xc0	/* configuration control register 0 */
     79        1.1      fvdl #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     80        1.1      fvdl #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     81        1.1      fvdl #define CCR0_A20M	0x04	/* enables A20M# input pin */
     82        1.1      fvdl #define CCR0_KEN	0x08	/* enables KEN# input pin */
     83        1.1      fvdl #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     84        1.1      fvdl #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     85        1.1      fvdl #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     86        1.1      fvdl #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     87      1.146      maxv #define CCR1		0xc1	/* configuration control register 1 */
     88        1.1      fvdl #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     89        1.1      fvdl 
     90        1.1      fvdl /*
     91      1.147      maxv  * CR3
     92      1.147      maxv  */
     93      1.147      maxv #define CR3_PCID		__BITS(11,0)
     94      1.147      maxv #define CR3_PA			__BITS(62,12)
     95      1.147      maxv #define CR3_NO_TLB_FLUSH	__BIT(63)
     96      1.147      maxv 
     97      1.147      maxv /*
     98      1.146      maxv  * CR4
     99        1.1      fvdl  */
    100       1.59       jym #define CR4_VME		0x00000001 /* virtual 8086 mode extension enable */
    101       1.59       jym #define CR4_PVI		0x00000002 /* protected mode virtual interrupt enable */
    102       1.59       jym #define CR4_TSD		0x00000004 /* restrict RDTSC instruction to cpl 0 */
    103       1.59       jym #define CR4_DE		0x00000008 /* debugging extension */
    104       1.59       jym #define CR4_PSE		0x00000010 /* large (4MB) page size enable */
    105       1.59       jym #define CR4_PAE		0x00000020 /* physical address extension enable */
    106       1.59       jym #define CR4_MCE		0x00000040 /* machine check enable */
    107       1.59       jym #define CR4_PGE		0x00000080 /* page global enable */
    108       1.59       jym #define CR4_PCE		0x00000100 /* enable RDPMC instruction for all cpls */
    109       1.59       jym #define CR4_OSFXSR	0x00000200 /* enable fxsave/fxrestor and SSE */
    110       1.59       jym #define CR4_OSXMMEXCPT	0x00000400 /* enable unmasked SSE exceptions */
    111       1.88      maxv #define CR4_UMIP	0x00000800 /* user-mode instruction prevention */
    112       1.59       jym #define CR4_VMXE	0x00002000 /* enable VMX operations */
    113       1.59       jym #define CR4_SMXE	0x00004000 /* enable SMX operations */
    114       1.59       jym #define CR4_FSGSBASE	0x00010000 /* enable *FSBASE and *GSBASE instructions */
    115       1.59       jym #define CR4_PCIDE	0x00020000 /* enable Process Context IDentifiers */
    116       1.59       jym #define CR4_OSXSAVE	0x00040000 /* enable xsave and xrestore */
    117       1.59       jym #define CR4_SMEP	0x00100000 /* enable SMEP support */
    118       1.80   msaitoh #define CR4_SMAP	0x00200000 /* enable SMAP support */
    119       1.88      maxv #define CR4_PKE		0x00400000 /* protection key enable */
    120        1.1      fvdl 
    121       1.75   msaitoh /*
    122       1.75   msaitoh  * Extended Control Register XCR0
    123       1.75   msaitoh  */
    124       1.89      maxv #define XCR0_X87	0x00000001	/* x87 FPU/MMX state */
    125       1.89      maxv #define XCR0_SSE	0x00000002	/* SSE state */
    126       1.89      maxv #define XCR0_YMM_Hi128	0x00000004	/* AVX-256 (ymmn registers) */
    127       1.89      maxv #define XCR0_BNDREGS	0x00000008	/* Memory protection ext bounds */
    128       1.89      maxv #define XCR0_BNDCSR	0x00000010	/* Memory protection ext state */
    129       1.89      maxv #define XCR0_Opmask	0x00000020	/* AVX-512 Opmask */
    130       1.89      maxv #define XCR0_ZMM_Hi256	0x00000040	/* AVX-512 upper 256 bits low regs */
    131       1.89      maxv #define XCR0_Hi16_ZMM	0x00000080	/* AVX-512 512 bits upper registers */
    132      1.146      maxv #define XCR0_PT		0x00000100	/* Processor Trace state */
    133      1.146      maxv #define XCR0_PKRU	0x00000200	/* Protection Key state */
    134      1.146      maxv #define XCR0_HDC	0x00002000	/* Hardware Duty Cycle state */
    135      1.146      maxv 
    136      1.146      maxv #define XCR0_FLAGS1	"\20" \
    137      1.146      maxv 	"\1" "x87"		"\2" "SSE"		"\3" "AVX"	\
    138      1.146      maxv 	"\4" "BNDREGS"		"\5" "BNDCSR"		"\6" "Opmask"	\
    139      1.146      maxv 	"\7" "ZMM_Hi256"	"\10" "Hi16_ZMM"	"\11" "PT"	\
    140      1.146      maxv 	"\12" "PKRU"		"\16" "HDC"
    141       1.78       dsl 
    142       1.78       dsl /*
    143      1.146      maxv  * Known FPU bits, only these get enabled. The save area is sized for all the
    144      1.146      maxv  * fields below.
    145       1.78       dsl  */
    146       1.78       dsl #define XCR0_FPU	(XCR0_X87 | XCR0_SSE | XCR0_YMM_Hi128 | \
    147      1.146      maxv 			 XCR0_Opmask | XCR0_ZMM_Hi256 | XCR0_Hi16_ZMM)
    148        1.1      fvdl 
    149        1.1      fvdl /*
    150      1.148    mgorny  * XSAVE component indices.
    151      1.148    mgorny  */
    152      1.148    mgorny #define XSAVE_X87	0
    153      1.148    mgorny #define XSAVE_SSE	1
    154      1.148    mgorny #define XSAVE_YMM_Hi128	2
    155      1.148    mgorny #define XSAVE_BNDREGS	3
    156      1.148    mgorny #define XSAVE_BNDCSR	4
    157      1.148    mgorny #define XSAVE_Opmask	5
    158      1.148    mgorny #define XSAVE_ZMM_Hi256	6
    159      1.148    mgorny #define XSAVE_Hi16_ZMM	7
    160      1.148    mgorny #define XSAVE_PT	8
    161      1.148    mgorny #define XSAVE_PKRU	9
    162      1.148    mgorny #define XSAVE_HDC	10
    163      1.148    mgorny 
    164      1.148    mgorny /*
    165      1.148    mgorny  * Highest XSAVE component enabled by XCR0_FPU.
    166      1.148    mgorny  */
    167      1.148    mgorny #define XSAVE_MAX_COMPONENT XSAVE_Hi16_ZMM
    168      1.148    mgorny 
    169      1.148    mgorny /*
    170       1.40       jym  * CPUID "features" bits
    171        1.1      fvdl  */
    172        1.1      fvdl 
    173       1.40       jym /* Fn00000001 %edx features */
    174       1.89      maxv #define CPUID_FPU	0x00000001	/* processor has an FPU? */
    175       1.89      maxv #define CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
    176       1.89      maxv #define CPUID_DE	0x00000004	/* has debugging extension */
    177       1.89      maxv #define CPUID_PSE	0x00000008	/* has 4MB page size extension */
    178       1.89      maxv #define CPUID_TSC	0x00000010	/* has time stamp counter */
    179      1.100      gson #define CPUID_MSR	0x00000020	/* has model specific registers */
    180       1.89      maxv #define CPUID_PAE	0x00000040	/* has phys address extension */
    181       1.89      maxv #define CPUID_MCE	0x00000080	/* has machine check exception */
    182       1.89      maxv #define CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    183       1.89      maxv #define CPUID_APIC	0x00000200	/* has enabled APIC */
    184       1.89      maxv #define CPUID_B10	0x00000400	/* reserved, MTRR */
    185       1.89      maxv #define CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    186       1.89      maxv #define CPUID_MTRR	0x00001000	/* has memory type range register */
    187       1.89      maxv #define CPUID_PGE	0x00002000	/* has page global extension */
    188       1.89      maxv #define CPUID_MCA	0x00004000	/* has machine check architecture */
    189       1.89      maxv #define CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    190       1.89      maxv #define CPUID_PAT	0x00010000	/* Page Attribute Table */
    191       1.89      maxv #define CPUID_PSE36	0x00020000	/* 36-bit PSE */
    192       1.89      maxv #define CPUID_PN	0x00040000	/* processor serial number */
    193       1.98   msaitoh #define CPUID_CFLUSH	0x00080000	/* CLFLUSH insn supported */
    194       1.89      maxv #define CPUID_B20	0x00100000	/* reserved */
    195       1.89      maxv #define CPUID_DS	0x00200000	/* Debug Store */
    196       1.89      maxv #define CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    197       1.89      maxv #define CPUID_MMX	0x00800000	/* MMX supported */
    198       1.89      maxv #define CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    199       1.89      maxv #define CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    200       1.89      maxv #define CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    201       1.89      maxv #define CPUID_SS	0x08000000	/* self-snoop */
    202       1.89      maxv #define CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    203       1.89      maxv #define CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    204       1.89      maxv #define CPUID_IA64	0x40000000	/* IA-64 architecture */
    205       1.89      maxv #define CPUID_SBF	0x80000000	/* signal break on FERR */
    206        1.1      fvdl 
    207       1.61       dsl #define CPUID_FLAGS1	"\20" \
    208       1.61       dsl 	"\1" "FPU"	"\2" "VME"	"\3" "DE"	"\4" "PSE" \
    209       1.61       dsl 	"\5" "TSC"	"\6" "MSR"	"\7" "PAE"	"\10" "MCE" \
    210       1.61       dsl 	"\11" "CX8"	"\12" "APIC"	"\13" "B10"	"\14" "SEP" \
    211       1.61       dsl 	"\15" "MTRR"	"\16" "PGE"	"\17" "MCA"	"\20" "CMOV" \
    212       1.98   msaitoh 	"\21" "PAT"	"\22" "PSE36"	"\23" "PN"	"\24" "CLFLUSH" \
    213       1.61       dsl 	"\25" "B20"	"\26" "DS"	"\27" "ACPI"	"\30" "MMX" \
    214       1.61       dsl 	"\31" "FXSR"	"\32" "SSE"	"\33" "SSE2"	"\34" "SS" \
    215       1.61       dsl 	"\35" "HTT"	"\36" "TM"	"\37" "IA64"	"\40" "SBF"
    216        1.1      fvdl 
    217       1.70   msaitoh /* Blacklists of CPUID flags - used to mask certain features */
    218      1.140    cherry #ifdef XENPV
    219       1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
    220       1.70   msaitoh #else
    221       1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 0
    222      1.146      maxv #endif
    223       1.70   msaitoh 
    224       1.70   msaitoh /*
    225       1.70   msaitoh  * CPUID "features" bits in Fn00000001 %ecx
    226       1.70   msaitoh  */
    227       1.70   msaitoh 
    228       1.89      maxv #define CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    229       1.89      maxv #define CPUID2_PCLMUL	0x00000002	/* PCLMULQDQ instructions */
    230       1.89      maxv #define CPUID2_DTES64	0x00000004	/* 64-bit Debug Trace */
    231       1.89      maxv #define CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    232       1.89      maxv #define CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    233       1.89      maxv #define CPUID2_VMX	0x00000020	/* Virtual Machine Extensions */
    234       1.89      maxv #define CPUID2_SMX	0x00000040	/* Safer Mode Extensions */
    235       1.89      maxv #define CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    236       1.89      maxv #define CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    237       1.70   msaitoh #define CPUID2_SSSE3	0x00000200	/* Supplemental SSE3 */
    238       1.89      maxv #define CPUID2_CID	0x00000400	/* Context ID */
    239       1.89      maxv #define CPUID2_SDBG	0x00000800	/* Silicon Debug */
    240       1.89      maxv #define CPUID2_FMA	0x00001000	/* has Fused Multiply Add */
    241       1.89      maxv #define CPUID2_CX16	0x00002000	/* has CMPXCHG16B instruction */
    242       1.89      maxv #define CPUID2_xTPR	0x00004000	/* Task Priority Messages disabled? */
    243       1.89      maxv #define CPUID2_PDCM	0x00008000	/* Perf/Debug Capability MSR */
    244       1.70   msaitoh /* bit 16 unused	0x00010000 */
    245       1.89      maxv #define CPUID2_PCID	0x00020000	/* Process Context ID */
    246       1.89      maxv #define CPUID2_DCA	0x00040000	/* Direct Cache Access */
    247       1.89      maxv #define CPUID2_SSE41	0x00080000	/* Streaming SIMD Extensions 4.1 */
    248       1.89      maxv #define CPUID2_SSE42	0x00100000	/* Streaming SIMD Extensions 4.2 */
    249       1.89      maxv #define CPUID2_X2APIC	0x00200000	/* xAPIC Extensions */
    250       1.89      maxv #define CPUID2_MOVBE	0x00400000	/* MOVBE (move after byteswap) */
    251       1.89      maxv #define CPUID2_POPCNT	0x00800000	/* popcount instruction available */
    252       1.89      maxv #define CPUID2_DEADLINE	0x01000000	/* APIC Timer supports TSC Deadline */
    253       1.89      maxv #define CPUID2_AES	0x02000000	/* AES instructions */
    254       1.89      maxv #define CPUID2_XSAVE	0x04000000	/* XSAVE instructions */
    255       1.89      maxv #define CPUID2_OSXSAVE	0x08000000	/* XGETBV/XSETBV instructions */
    256       1.89      maxv #define CPUID2_AVX	0x10000000	/* AVX instructions */
    257       1.89      maxv #define CPUID2_F16C	0x20000000	/* half precision conversion */
    258       1.89      maxv #define CPUID2_RDRAND	0x40000000	/* RDRAND (hardware random number) */
    259       1.89      maxv #define CPUID2_RAZ	0x80000000	/* RAZ. Indicates guest state. */
    260       1.70   msaitoh 
    261       1.70   msaitoh #define CPUID2_FLAGS1	"\20" \
    262       1.70   msaitoh 	"\1" "SSE3"	"\2" "PCLMULQDQ" "\3" "DTES64"	"\4" "MONITOR" \
    263       1.70   msaitoh 	"\5" "DS-CPL"	"\6" "VMX"	"\7" "SMX"	"\10" "EST" \
    264       1.82   msaitoh 	"\11" "TM2"	"\12" "SSSE3"	"\13" "CID"	"\14" "SDBG" \
    265       1.70   msaitoh 	"\15" "FMA"	"\16" "CX16"	"\17" "xTPR"	"\20" "PDCM" \
    266       1.70   msaitoh 	"\21" "B16"	"\22" "PCID"	"\23" "DCA"	"\24" "SSE41" \
    267       1.70   msaitoh 	"\25" "SSE42"	"\26" "X2APIC"	"\27" "MOVBE"	"\30" "POPCNT" \
    268       1.70   msaitoh 	"\31" "DEADLINE" "\32" "AES"	"\33" "XSAVE"	"\34" "OSXSAVE" \
    269       1.70   msaitoh 	"\35" "AVX"	"\36" "F16C"	"\37" "RDRAND"	"\40" "RAZ"
    270       1.70   msaitoh 
    271       1.72   msaitoh /* CPUID Fn00000001 %eax */
    272       1.72   msaitoh 
    273       1.72   msaitoh #define CPUID_TO_BASEFAMILY(cpuid)	(((cpuid) >> 8) & 0xf)
    274       1.72   msaitoh #define CPUID_TO_BASEMODEL(cpuid)	(((cpuid) >> 4) & 0xf)
    275       1.72   msaitoh #define CPUID_TO_STEPPING(cpuid)	((cpuid) & 0xf)
    276       1.70   msaitoh 
    277       1.70   msaitoh /*
    278       1.72   msaitoh  * The Extended family bits should only be inspected when CPUID_TO_BASEFAMILY()
    279       1.70   msaitoh  * returns 15. They are use to encode family value 16 to 270 (add 15).
    280       1.72   msaitoh  * The Extended model bits are the high 4 bits of the model.
    281       1.70   msaitoh  * They are only valid for family >= 15 or family 6 (intel, but all amd
    282       1.70   msaitoh  * family 6 are documented to return zero bits for them).
    283       1.70   msaitoh  */
    284       1.72   msaitoh #define CPUID_TO_EXTFAMILY(cpuid)	(((cpuid) >> 20) & 0xff)
    285       1.72   msaitoh #define CPUID_TO_EXTMODEL(cpuid)	(((cpuid) >> 16) & 0xf)
    286       1.72   msaitoh 
    287       1.72   msaitoh /* The macros for the Display Family and the Display Model */
    288       1.72   msaitoh #define CPUID_TO_FAMILY(cpuid)	(CPUID_TO_BASEFAMILY(cpuid)	\
    289       1.72   msaitoh 	    + ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    290       1.72   msaitoh 		? 0 : CPUID_TO_EXTFAMILY(cpuid)))
    291       1.72   msaitoh #define CPUID_TO_MODEL(cpuid)	(CPUID_TO_BASEMODEL(cpuid)	\
    292       1.72   msaitoh 	    | ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    293       1.72   msaitoh 		&& (CPUID_TO_BASEFAMILY(cpuid) != 0x06)		\
    294       1.72   msaitoh 		? 0 : (CPUID_TO_EXTMODEL(cpuid) << 4)))
    295       1.70   msaitoh 
    296      1.102   msaitoh /* CPUID Fn00000001 %ebx */
    297      1.102   msaitoh #define	CPUID_BRAND_INDEX	__BITS(7,0)
    298      1.114   msaitoh #define	CPUID_CLFLUSH_SIZE	__BITS(15,8)
    299      1.102   msaitoh #define	CPUID_HTT_CORES		__BITS(23,16)
    300      1.102   msaitoh #define	CPUID_LOCAL_APIC_ID	__BITS(31,24)
    301      1.102   msaitoh 
    302       1.47    jruoho /*
    303       1.71   msaitoh  * Intel Deterministic Cache Parameter Leaf
    304       1.71   msaitoh  * Fn0000_0004
    305       1.71   msaitoh  */
    306       1.71   msaitoh 
    307       1.71   msaitoh /* %eax */
    308       1.71   msaitoh #define CPUID_DCP_CACHETYPE	__BITS(4, 0)	/* Cache type */
    309       1.71   msaitoh #define CPUID_DCP_CACHETYPE_N	0		/*   NULL */
    310       1.71   msaitoh #define CPUID_DCP_CACHETYPE_D	1		/*   Data cache */
    311       1.71   msaitoh #define CPUID_DCP_CACHETYPE_I	2		/*   Instruction cache */
    312       1.71   msaitoh #define CPUID_DCP_CACHETYPE_U	3		/*   Unified cache */
    313       1.71   msaitoh #define CPUID_DCP_CACHELEVEL	__BITS(7, 5)	/* Cache level (start at 1) */
    314       1.71   msaitoh #define CPUID_DCP_SELFINITCL	__BIT(8)	/* Self initializing cachelvl*/
    315       1.71   msaitoh #define CPUID_DCP_FULLASSOC	__BIT(9)	/* Full associative */
    316       1.71   msaitoh #define CPUID_DCP_SHAREING	__BITS(25, 14)	/* shareing */
    317       1.71   msaitoh #define CPUID_DCP_CORE_P_PKG	__BITS(31, 26)	/* Cores/package */
    318       1.71   msaitoh 
    319       1.71   msaitoh /* %ebx */
    320       1.71   msaitoh #define CPUID_DCP_LINESIZE	__BITS(11, 0)	/* System coherency linesize */
    321       1.71   msaitoh #define CPUID_DCP_PARTITIONS	__BITS(21, 12)	/* Physical line partitions */
    322       1.71   msaitoh #define CPUID_DCP_WAYS		__BITS(31, 22)	/* Ways of associativity */
    323       1.71   msaitoh 
    324       1.71   msaitoh /* Number of sets: %ecx */
    325       1.71   msaitoh 
    326       1.71   msaitoh /* %edx */
    327       1.71   msaitoh #define CPUID_DCP_INVALIDATE	__BIT(0)	/* WB invalidate/invalidate */
    328       1.71   msaitoh #define CPUID_DCP_INCLUSIVE	__BIT(1)	/* Cache inclusiveness */
    329       1.71   msaitoh #define CPUID_DCP_COMPLEX	__BIT(2)	/* Complex cache indexing */
    330       1.71   msaitoh 
    331       1.71   msaitoh /*
    332      1.135   msaitoh  * Intel/AMD MONITOR/MWAIT
    333      1.135   msaitoh  * Fn0000_0005
    334      1.135   msaitoh  */
    335      1.135   msaitoh /* %eax */
    336      1.135   msaitoh #define CPUID_MON_MINSIZE	__BITS(15, 0)  /* Smallest monitor-line size */
    337      1.135   msaitoh /* %ebx */
    338      1.135   msaitoh #define CPUID_MON_MAXSIZE	__BITS(15, 0)  /* Largest monitor-line size */
    339      1.135   msaitoh /* %ecx */
    340      1.135   msaitoh #define CPUID_MON_EMX		__BIT(0)       /* MONITOR/MWAIT Extensions */
    341      1.135   msaitoh #define CPUID_MON_IBE		__BIT(1)       /* Interrupt as Break Event */
    342      1.135   msaitoh 
    343      1.135   msaitoh #define CPUID_MON_FLAGS	"\20" \
    344      1.135   msaitoh 	"\1" "EMX"	"\2" "IBE"
    345      1.135   msaitoh 
    346      1.135   msaitoh /* %edx: number of substates for specific C-state */
    347      1.135   msaitoh #define CPUID_MON_SUBSTATE(edx, cstate) (((edx) >> (cstate * 4)) & 0x0000000f)
    348      1.135   msaitoh 
    349      1.135   msaitoh /*
    350      1.133   msaitoh  * Intel/AMD Digital Thermal Sensor and
    351       1.47    jruoho  * Power Management, Fn0000_0006 - %eax.
    352       1.47    jruoho  */
    353       1.83   msaitoh #define CPUID_DSPM_DTS	__BIT(0)	/* Digital Thermal Sensor */
    354       1.83   msaitoh #define CPUID_DSPM_IDA	__BIT(1)	/* Intel Dynamic Acceleration */
    355       1.83   msaitoh #define CPUID_DSPM_ARAT	__BIT(2)	/* Always Running APIC Timer */
    356       1.83   msaitoh #define CPUID_DSPM_PLN	__BIT(4)	/* Power Limit Notification */
    357       1.83   msaitoh #define CPUID_DSPM_ECMD	__BIT(5)	/* Clock Modulation Extension */
    358       1.83   msaitoh #define CPUID_DSPM_PTM	__BIT(6)	/* Package Level Thermal Management */
    359       1.83   msaitoh #define CPUID_DSPM_HWP	__BIT(7)	/* HWP */
    360       1.83   msaitoh #define CPUID_DSPM_HWP_NOTIFY __BIT(8)	/* HWP Notification */
    361       1.83   msaitoh #define CPUID_DSPM_HWP_ACTWIN  __BIT(9)	/* HWP Activity Window */
    362       1.83   msaitoh #define CPUID_DSPM_HWP_EPP __BIT(10)	/* HWP Energy Performance Preference */
    363       1.83   msaitoh #define CPUID_DSPM_HWP_PLR __BIT(11)	/* HWP Package Level Request */
    364       1.92   msaitoh #define CPUID_DSPM_HDC	__BIT(13)	/* Hardware Duty Cycling */
    365      1.104   msaitoh #define CPUID_DSPM_TBMT3 __BIT(14)	/* Turbo Boost Max Technology 3.0 */
    366      1.118   msaitoh #define CPUID_DSPM_HWP_CAP    __BIT(15)	/* HWP Capabilities */
    367      1.118   msaitoh #define CPUID_DSPM_HWP_PECI   __BIT(16)	/* HWP PECI override */
    368      1.118   msaitoh #define CPUID_DSPM_HWP_FLEX   __BIT(17)	/* Flexible HWP */
    369      1.118   msaitoh #define CPUID_DSPM_HWP_FAST   __BIT(18)	/* Fast access for IA32_HWP_REQUEST */
    370      1.118   msaitoh #define CPUID_DSPM_HWP_IGNIDL __BIT(20)	/* Ignore Idle Logical Processor HWP */
    371       1.47    jruoho 
    372       1.61       dsl #define CPUID_DSPM_FLAGS	"\20" \
    373       1.83   msaitoh 	"\1" "DTS"	"\2" "IDA"	"\3" "ARAT" 			\
    374       1.83   msaitoh 	"\5" "PLN"	"\6" "ECMD"	"\7" "PTM"	"\10" "HWP"	\
    375       1.83   msaitoh 	"\11" "HWP_NOTIFY" "\12" "HWP_ACTWIN" "\13" "HWP_EPP" "\14" "HWP_PLR" \
    376      1.118   msaitoh 			"\16" "HDC"	"\17" "TBM3"	"\20" "HWP_CAP" \
    377      1.118   msaitoh 	"\21" "HWP_PECI" "\22" "HWP_FLEX" "\23" "HWP_FAST"		\
    378      1.118   msaitoh 	"25" "HWP_IGNIDL"
    379       1.47    jruoho 
    380       1.47    jruoho /*
    381      1.133   msaitoh  * Intel/AMD Digital Thermal Sensor and
    382       1.47    jruoho  * Power Management, Fn0000_0006 - %ecx.
    383       1.47    jruoho  */
    384       1.47    jruoho #define CPUID_DSPM_HWF	0x00000001	/* MSR_APERF/MSR_MPERF available */
    385       1.77   msaitoh #define CPUID_DSPM_EPB	0x00000008	/* Energy Performance Bias */
    386       1.47    jruoho 
    387       1.77   msaitoh #define CPUID_DSPM_FLAGS1	"\20" "\1" "HWF" "\4" "EPB"
    388       1.47    jruoho 
    389       1.63      yamt /*
    390      1.133   msaitoh  * Intel/AMD Structured Extended Feature leaf Fn0000_0007
    391       1.82   msaitoh  * %eax == 0: Subleaf 0
    392       1.89      maxv  *	%eax: The Maximum input value for supported subleaf.
    393       1.82   msaitoh  *	%ebx: Feature bits.
    394       1.82   msaitoh  *	%ecx: Feature bits.
    395      1.109   msaitoh  *	%edx: Feature bits.
    396       1.63      yamt  */
    397       1.82   msaitoh 
    398       1.82   msaitoh /* %ebx */
    399      1.106   msaitoh #define CPUID_SEF_FSGSBASE	__BIT(0)  /* {RD,WR}{FS,GS}BASE */
    400      1.106   msaitoh #define CPUID_SEF_TSC_ADJUST	__BIT(1)  /* IA32_TSC_ADJUST MSR support */
    401      1.146      maxv #define CPUID_SEF_SGX		__BIT(2)  /* Software Guard Extensions */
    402      1.106   msaitoh #define CPUID_SEF_BMI1		__BIT(3)  /* advanced bit manipulation ext. 1st grp */
    403      1.106   msaitoh #define CPUID_SEF_HLE		__BIT(4)  /* Hardware Lock Elision */
    404      1.106   msaitoh #define CPUID_SEF_AVX2		__BIT(5)  /* Advanced Vector Extensions 2 */
    405      1.106   msaitoh #define CPUID_SEF_FDPEXONLY	__BIT(6)  /* x87FPU Data ptr updated only on x87exp */
    406      1.146      maxv #define CPUID_SEF_SMEP		__BIT(7)  /* Supervisor-Mode Execution Prevention */
    407      1.106   msaitoh #define CPUID_SEF_BMI2		__BIT(8)  /* advanced bit manipulation ext. 2nd grp */
    408      1.106   msaitoh #define CPUID_SEF_ERMS		__BIT(9)  /* Enhanced REP MOVSB/STOSB */
    409      1.106   msaitoh #define CPUID_SEF_INVPCID	__BIT(10) /* INVPCID instruction */
    410      1.106   msaitoh #define CPUID_SEF_RTM		__BIT(11) /* Restricted Transactional Memory */
    411      1.106   msaitoh #define CPUID_SEF_QM		__BIT(12) /* Resource Director Technology Monitoring */
    412      1.106   msaitoh #define CPUID_SEF_FPUCSDS	__BIT(13) /* Deprecate FPU CS and FPU DS values */
    413      1.106   msaitoh #define CPUID_SEF_MPX		__BIT(14) /* Memory Protection Extensions */
    414      1.106   msaitoh #define CPUID_SEF_PQE		__BIT(15) /* Resource Director Technology Allocation */
    415      1.106   msaitoh #define CPUID_SEF_AVX512F	__BIT(16) /* AVX-512 Foundation */
    416      1.106   msaitoh #define CPUID_SEF_AVX512DQ	__BIT(17) /* AVX-512 Double/Quadword */
    417      1.106   msaitoh #define CPUID_SEF_RDSEED	__BIT(18) /* RDSEED instruction */
    418      1.106   msaitoh #define CPUID_SEF_ADX		__BIT(19) /* ADCX/ADOX instructions */
    419      1.106   msaitoh #define CPUID_SEF_SMAP		__BIT(20) /* Supervisor-Mode Access Prevention */
    420      1.106   msaitoh #define CPUID_SEF_AVX512_IFMA	__BIT(21) /* AVX-512 Integer Fused Multiply Add */
    421      1.133   msaitoh /* Bit 22 was PCOMMIT */
    422      1.106   msaitoh #define CPUID_SEF_CLFLUSHOPT	__BIT(23) /* Cache Line FLUSH OPTimized */
    423      1.106   msaitoh #define CPUID_SEF_CLWB		__BIT(24) /* Cache Line Write Back */
    424      1.106   msaitoh #define CPUID_SEF_PT		__BIT(25) /* Processor Trace */
    425      1.106   msaitoh #define CPUID_SEF_AVX512PF	__BIT(26) /* AVX-512 PreFetch */
    426      1.106   msaitoh #define CPUID_SEF_AVX512ER	__BIT(27) /* AVX-512 Exponential and Reciprocal */
    427      1.106   msaitoh #define CPUID_SEF_AVX512CD	__BIT(28) /* AVX-512 Conflict Detection */
    428      1.106   msaitoh #define CPUID_SEF_SHA		__BIT(29) /* SHA Extensions */
    429      1.106   msaitoh #define CPUID_SEF_AVX512BW	__BIT(30) /* AVX-512 Byte and Word */
    430      1.106   msaitoh #define CPUID_SEF_AVX512VL	__BIT(31) /* AVX-512 Vector Length */
    431       1.63      yamt 
    432       1.63      yamt #define CPUID_SEF_FLAGS	"\20" \
    433       1.87   msaitoh 	"\1" "FSGSBASE"	"\2" "TSCADJUST" "\3" "SGX"	"\4" "BMI1"	\
    434       1.84   msaitoh 	"\5" "HLE"	"\6" "AVX2"	"\7" "FDPEXONLY" "\10" "SMEP"	\
    435       1.66   msaitoh 	"\11" "BMI2"	"\12" "ERMS"	"\13" "INVPCID"	"\14" "RTM"	\
    436       1.80   msaitoh 	"\15" "QM"	"\16" "FPUCSDS"	"\17" "MPX"    	"\20" "PQE"	\
    437       1.87   msaitoh 	"\21" "AVX512F"	"\22" "AVX512DQ" "\23" "RDSEED"	"\24" "ADX"	\
    438      1.103   msaitoh 	"\25" "SMAP"	"\26" "AVX512_IFMA"		"\30" "CLFLUSHOPT" \
    439       1.91   msaitoh 	"\31" "CLWB"	"\32" "PT"	"\33" "AVX512PF" "\34" "AVX512ER" \
    440       1.90   msaitoh 	"\35" "AVX512CD""\36" "SHA"	"\37" "AVX512BW" "\40" "AVX512VL"
    441       1.63      yamt 
    442       1.82   msaitoh /* %ecx */
    443      1.106   msaitoh #define CPUID_SEF_PREFETCHWT1	__BIT(0)  /* PREFETCHWT1 instruction */
    444      1.106   msaitoh #define CPUID_SEF_AVX512_VBMI	__BIT(1)  /* AVX-512 Vector Byte Manipulation */
    445      1.106   msaitoh #define CPUID_SEF_UMIP		__BIT(2)  /* User-Mode Instruction prevention */
    446      1.106   msaitoh #define CPUID_SEF_PKU		__BIT(3)  /* Protection Keys for User-mode pages */
    447      1.106   msaitoh #define CPUID_SEF_OSPKE		__BIT(4)  /* OS has set CR4.PKE to ena. protec. keys */
    448      1.138   msaitoh #define CPUID_SEF_WAITPKG	__BIT(5)  /* TPAUSE,UMONITOR,UMWAIT */
    449      1.106   msaitoh #define CPUID_SEF_AVX512_VBMI2	__BIT(6)  /* AVX-512 Vector Byte Manipulation 2 */
    450      1.103   msaitoh #define CPUID_SEF_GFNI		__BIT(8)
    451      1.103   msaitoh #define CPUID_SEF_VAES		__BIT(9)
    452      1.103   msaitoh #define CPUID_SEF_VPCLMULQDQ	__BIT(10)
    453      1.106   msaitoh #define CPUID_SEF_AVX512_VNNI	__BIT(11) /* Vector neural Network Instruction */
    454      1.103   msaitoh #define CPUID_SEF_AVX512_BITALG	__BIT(12)
    455      1.103   msaitoh #define CPUID_SEF_AVX512_VPOPCNTDQ __BIT(14)
    456      1.132   msaitoh #define CPUID_SEF_MAWAU		__BITS(21, 17) /* MAWAU for BND{LD,ST}X */
    457      1.118   msaitoh #define CPUID_SEF_RDPID		__BIT(22) /* RDPID and IA32_TSC_AUX */
    458      1.138   msaitoh #define CPUID_SEF_CLDEMOTE	__BIT(25) /* Cache line demote */
    459      1.138   msaitoh #define CPUID_SEF_MOVDIRI	__BIT(27) /* MOVDIRI instruction */
    460      1.138   msaitoh #define CPUID_SEF_MOVDIR64B	__BIT(28) /* MOVDIR64B instruction */
    461      1.106   msaitoh #define CPUID_SEF_SGXLC		__BIT(30) /* SGX Launch Configuration */
    462       1.82   msaitoh 
    463      1.132   msaitoh #define CPUID_SEF_FLAGS1	"\177\20" \
    464      1.132   msaitoh 	"b\0PREFETCHWT1\0" "b\1AVX512_VBMI\0" "b\2UMIP\0" "b\3PKU\0"	\
    465      1.138   msaitoh 	"b\4OSPKE\0"	"b\5WAITPKG\0"	"b\6AVX512_VBMI2\0"		      \
    466      1.132   msaitoh 	"b\10GFNI\0"	"b\11VAES\0"	"b\12VPCLMULQDQ\0" "b\13AVX512_VNNI\0"\
    467      1.132   msaitoh 	"b\14AVX512_BITALG\0"		"b\16AVX512_VPOPCNTDQ\0"	\
    468      1.132   msaitoh 	"f\21\5MAWAU\0"							\
    469      1.132   msaitoh 					"b\26RDPID\0"			\
    470      1.138   msaitoh 			"b\31CLDEMOTE\0"		"b\33MOVDIRI\0"	\
    471      1.138   msaitoh 	"b\34MOVDIR64B\0"		"b\36SGXLC\0"
    472       1.82   msaitoh 
    473      1.103   msaitoh /* %edx */
    474      1.103   msaitoh #define CPUID_SEF_AVX512_4VNNIW	__BIT(2)
    475      1.103   msaitoh #define CPUID_SEF_AVX512_4FMAPS	__BIT(3)
    476      1.144      maxv #define CPUID_SEF_MD_CLEAR	__BIT(10)
    477      1.143   msaitoh #define CPUID_SEF_TSX_FORCE_ABORT __BIT(13) /* MSR_TSX_FORCE_ABORT bit 0 */
    478      1.107   msaitoh #define CPUID_SEF_IBRS		__BIT(26) /* IBRS / IBPB Speculation Control */
    479      1.107   msaitoh #define CPUID_SEF_STIBP		__BIT(27) /* STIBP Speculation Control */
    480      1.130   msaitoh #define CPUID_SEF_L1D_FLUSH	__BIT(28) /* IA32_FLUSH_CMD MSR */
    481      1.109   msaitoh #define CPUID_SEF_ARCH_CAP	__BIT(29) /* IA32_ARCH_CAPABILITIES */
    482      1.138   msaitoh #define CPUID_SEF_CORE_CAP	__BIT(30) /* IA32_CORE_CAPABILITIES */
    483      1.121      maxv #define CPUID_SEF_SSBD		__BIT(31) /* Speculative Store Bypass Disable */
    484      1.103   msaitoh 
    485      1.126   msaitoh #define CPUID_SEF_FLAGS2	"\20" \
    486      1.126   msaitoh 				"\3" "AVX512_4VNNIW" "\4" "AVX512_4FMAPS" \
    487      1.145   msaitoh 				"\13" "MD_CLEAR"			\
    488      1.143   msaitoh 			"\16" "TSX_FORCE_ABORT"				\
    489      1.143   msaitoh 	"\33" "IBRS"	"\34" "STIBP"					\
    490      1.138   msaitoh 	"\35" "L1D_FLUSH" "\36" "ARCH_CAP" "\37CORE_CAP"	"\40" "SSBD"
    491      1.103   msaitoh 
    492       1.70   msaitoh /*
    493      1.136   msaitoh  * Intel CPUID Architectural Performance Monitoring Fn0000000a
    494      1.136   msaitoh  *
    495      1.136   msaitoh  * See also src/usr.sbin/tprof/arch/tprof_x86.c
    496      1.136   msaitoh  */
    497      1.136   msaitoh 
    498      1.136   msaitoh /* %eax */
    499      1.136   msaitoh #define CPUID_PERF_VERSION	__BITS(7, 0)   /* Version ID */
    500      1.136   msaitoh #define CPUID_PERF_NGPPC	__BITS(15, 8)  /* Num of G.P. perf counter */
    501      1.136   msaitoh #define CPUID_PERF_NBWGPPC	__BITS(23, 16) /* Bit width of G.P. perfcnt */
    502      1.136   msaitoh #define CPUID_PERF_BVECLEN	__BITS(31, 24) /* Length of EBX bit vector */
    503      1.136   msaitoh 
    504      1.136   msaitoh #define CPUID_PERF_FLAGS0	"\177\20"	\
    505      1.136   msaitoh 	"f\0\10VERSION\0" "f\10\10GPCounter\0"	\
    506      1.136   msaitoh 	"f\20\10GPBitwidth\0" "f\30\10Vectorlen\0"
    507      1.136   msaitoh 
    508      1.136   msaitoh /* %ebx */
    509      1.136   msaitoh #define CPUID_PERF_CORECYCL	__BIT(0)       /* No core cycle */
    510      1.136   msaitoh #define CPUID_PERF_INSTRETRY	__BIT(1)       /* No instruction retried */
    511      1.136   msaitoh #define CPUID_PERF_REFCYCL	__BIT(2)       /* No reference cycles */
    512      1.136   msaitoh #define CPUID_PERF_LLCREF	__BIT(3)       /* No LLCache reference */
    513      1.136   msaitoh #define CPUID_PERF_LLCMISS	__BIT(4)       /* No LLCache miss */
    514      1.136   msaitoh #define CPUID_PERF_BRINSRETR	__BIT(5)       /* No branch inst. retried */
    515      1.136   msaitoh #define CPUID_PERF_BRMISPRRETR	__BIT(6)       /* No branch mispredict retry */
    516      1.136   msaitoh 
    517      1.136   msaitoh #define CPUID_PERF_FLAGS1	"\177\20"				      \
    518      1.139   msaitoh 	"b\0CORECYCL\0" "b\1INSTRETRY\0" "b\2REFCYCL\0" "b\3LLCREF\0" \
    519      1.139   msaitoh 	"b\4LLCMISS\0" "b\5BRINSRETR\0" "b\6BRMISPRRETR\0"
    520      1.136   msaitoh 
    521      1.136   msaitoh /* %edx */
    522      1.136   msaitoh #define CPUID_PERF_NFFPC	__BITS(4, 0)   /* Num of fixed-funct perfcnt */
    523      1.136   msaitoh #define CPUID_PERF_NBWFFPC	__BITS(12, 5)  /* Bit width of fixed-func pc */
    524      1.136   msaitoh #define CPUID_PERF_ANYTHREADDEPR __BIT(15)      /* Any Thread deprecation */
    525      1.136   msaitoh 
    526      1.136   msaitoh #define CPUID_PERF_FLAGS3	"\177\20"				\
    527      1.136   msaitoh 	"f\0\5FixedFunc\0" "f\5\10FFBitwidth\0" "b\17ANYTHREADDEPR\0"
    528      1.136   msaitoh 
    529      1.136   msaitoh /*
    530      1.134   msaitoh  * Intel CPUID Extended Topology Enumeration Fn0000000b
    531      1.134   msaitoh  * %ecx == level number
    532      1.134   msaitoh  *	%eax: See below.
    533      1.134   msaitoh  *	%ebx: Number of logical processors at this level.
    534      1.134   msaitoh  *	%ecx: See below.
    535      1.134   msaitoh  *	%edx: x2APIC ID of the current logical processor.
    536      1.134   msaitoh  */
    537      1.134   msaitoh /* %eax */
    538      1.134   msaitoh #define CPUID_TOP_SHIFTNUM	__BITS(4, 0) /* Topology ID shift value */
    539      1.134   msaitoh /* %ecx */
    540      1.134   msaitoh #define CPUID_TOP_LVLNUM	__BITS(7, 0) /* Level number */
    541      1.134   msaitoh #define CPUID_TOP_LVLTYPE	__BITS(15, 8) /* Level type */
    542      1.134   msaitoh #define CPUID_TOP_LVLTYPE_INVAL	0	 	/* Invalid */
    543      1.134   msaitoh #define CPUID_TOP_LVLTYPE_SMT	1	 	/* SMT */
    544      1.134   msaitoh #define CPUID_TOP_LVLTYPE_CORE	2	 	/* Core */
    545      1.134   msaitoh 
    546      1.134   msaitoh /*
    547      1.133   msaitoh  * Intel/AMD CPUID Processor extended state Enumeration Fn0000000d
    548       1.70   msaitoh  *
    549       1.70   msaitoh  * %ecx == 0: supported features info:
    550       1.76   msaitoh  *	%eax: Valid bits of lower 32bits of XCR0
    551       1.82   msaitoh  *	%ebx: Maximum save area size for features enabled in XCR0
    552       1.89      maxv  *	%ecx: Maximum save area size for all cpu features
    553       1.76   msaitoh  *	%edx: Valid bits of upper 32bits of XCR0
    554       1.70   msaitoh  *
    555       1.76   msaitoh  * %ecx == 1:
    556       1.89      maxv  *	%eax: Bit 0 => xsaveopt instruction available (sandy bridge onwards)
    557       1.82   msaitoh  *	%ebx: Save area size for features enabled by XCR0 | IA32_XSS
    558       1.82   msaitoh  *	%ecx: Valid bits of lower 32bits of IA32_XSS
    559       1.82   msaitoh  *	%edx: Valid bits of upper 32bits of IA32_XSS
    560       1.70   msaitoh  *
    561       1.70   msaitoh  * %ecx >= 2: Save area details for XCR0 bit n
    562       1.70   msaitoh  *	%eax: size of save area for this feature
    563       1.70   msaitoh  *	%ebx: offset of save area for this feature
    564       1.70   msaitoh  *	%ecx, %edx: reserved
    565       1.76   msaitoh  *	All of %eax, %ebx, %ecx and %edx are zero for unsupported features.
    566       1.70   msaitoh  */
    567       1.70   msaitoh 
    568       1.82   msaitoh /* %ecx=1 %eax */
    569       1.89      maxv #define CPUID_PES1_XSAVEOPT	0x00000001	/* xsaveopt instruction */
    570       1.89      maxv #define CPUID_PES1_XSAVEC	0x00000002	/* xsavec & compacted XRSTOR */
    571       1.89      maxv #define CPUID_PES1_XGETBV	0x00000004	/* xgetbv with ECX = 1 */
    572       1.89      maxv #define CPUID_PES1_XSAVES	0x00000008	/* xsaves/xrstors, IA32_XSS */
    573       1.70   msaitoh 
    574       1.70   msaitoh #define CPUID_PES1_FLAGS	"\20" \
    575       1.80   msaitoh 	"\1" "XSAVEOPT"	"\2" "XSAVEC"	"\3" "XGETBV"	"\4" "XSAVES"
    576       1.70   msaitoh 
    577      1.112   msaitoh /*
    578      1.112   msaitoh  * Intel Deterministic Address Translation Parameter Leaf
    579      1.112   msaitoh  * Fn0000_0018
    580      1.112   msaitoh  */
    581      1.112   msaitoh 
    582      1.112   msaitoh /* %ecx=0 %eax __BITS(31, 0): the maximum input value of supported sub-leaf */
    583      1.112   msaitoh 
    584      1.112   msaitoh /* %ebx */
    585      1.112   msaitoh #define CPUID_DATP_PGSIZE	__BITS(3, 0)	/* page size */
    586      1.112   msaitoh #define CPUID_DATP_PGSIZE_4KB	__BIT(0)	/* 4KB page support */
    587      1.112   msaitoh #define CPUID_DATP_PGSIZE_2MB	__BIT(1)	/* 2MB page support */
    588      1.112   msaitoh #define CPUID_DATP_PGSIZE_4MB	__BIT(2)	/* 4MB page support */
    589      1.112   msaitoh #define CPUID_DATP_PGSIZE_1GB	__BIT(3)	/* 1GB page support */
    590      1.112   msaitoh #define CPUID_DATP_PARTITIONING	__BITS(10, 8)	/* Partitioning */
    591      1.112   msaitoh #define CPUID_DATP_WAYS		__BITS(31, 16)	/* Ways of associativity */
    592      1.112   msaitoh 
    593      1.112   msaitoh /* Number of sets: %ecx */
    594      1.112   msaitoh 
    595      1.112   msaitoh /* %edx */
    596      1.112   msaitoh #define CPUID_DATP_TCTYPE	__BITS(4, 0)	/* Translation Cache type */
    597      1.112   msaitoh #define CPUID_DATP_TCTYPE_N	0		/*   NULL (not valid) */
    598      1.112   msaitoh #define CPUID_DATP_TCTYPE_D	1		/*   Data TLB */
    599      1.112   msaitoh #define CPUID_DATP_TCTYPE_I	2		/*   Instruction TLB */
    600      1.112   msaitoh #define CPUID_DATP_TCTYPE_U	3		/*   Unified TLB */
    601      1.112   msaitoh #define CPUID_DATP_TCLEVEL	__BITS(7, 5)	/* TLB level (start at 1) */
    602      1.112   msaitoh #define CPUID_DATP_FULLASSOC	__BIT(8)	/* Full associative */
    603      1.112   msaitoh #define CPUID_DATP_SHAREING	__BITS(25, 14)	/* shareing */
    604      1.112   msaitoh 
    605      1.112   msaitoh 
    606      1.113   msaitoh /* Intel Fn80000001 extended features - %edx */
    607      1.113   msaitoh #define CPUID_SYSCALL	0x00000800	/* SYSCALL/SYSRET */
    608      1.113   msaitoh #define CPUID_XD	0x00100000	/* Execute Disable (like CPUID_NOX) */
    609      1.113   msaitoh #define CPUID_P1GB	0x04000000	/* 1GB Large Page Support */
    610      1.113   msaitoh #define CPUID_RDTSCP	0x08000000	/* Read TSC Pair Instruction */
    611      1.113   msaitoh #define CPUID_EM64T	0x20000000	/* Intel EM64T */
    612      1.113   msaitoh 
    613      1.113   msaitoh #define CPUID_INTEL_EXT_FLAGS	"\20" \
    614      1.113   msaitoh 	"\14" "SYSCALL/SYSRET"	"\25" "XD"	"\33" "P1GB" \
    615      1.113   msaitoh 	"\34" "RDTSCP"	"\36" "EM64T"
    616      1.113   msaitoh 
    617      1.113   msaitoh /* Intel Fn80000001 extended features - %ecx */
    618      1.113   msaitoh #define CPUID_LAHF	0x00000001	/* LAHF/SAHF in IA-32e mode, 64bit sub*/
    619      1.113   msaitoh 		/*	0x00000020 */	/* LZCNT. Same as AMD's CPUID_LZCNT */
    620      1.113   msaitoh #define CPUID_PREFETCHW	0x00000100	/* PREFETCHW */
    621      1.113   msaitoh 
    622      1.113   msaitoh #define CPUID_INTEL_FLAGS4	"\20"				\
    623      1.113   msaitoh 	"\1" "LAHF"	"\02" "B01"	"\03" "B02"		\
    624      1.113   msaitoh 			"\06" "LZCNT"				\
    625      1.113   msaitoh 	"\11" "PREFETCHW"
    626      1.113   msaitoh 
    627      1.113   msaitoh 
    628       1.39       jym /* AMD/VIA Fn80000001 extended features - %edx */
    629       1.32      yamt /*	CPUID_SYSCALL			   SYSCALL/SYSRET */
    630        1.1      fvdl #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    631        1.5  drochner #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    632        1.1      fvdl #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    633      1.119   msaitoh /*	CPUID_MMX			   MMX supported */
    634      1.119   msaitoh /*	CPUID_FXSR			   fast FP/MMX save/restore */
    635       1.27  pgoyette #define CPUID_FFXSR	0x02000000	/* FXSAVE/FXSTOR Extensions */
    636       1.60  drochner /*	CPUID_P1GB			   1GB Large Page Support */
    637       1.60  drochner /*	CPUID_RDTSCP			   Read TSC Pair Instruction */
    638       1.32      yamt /*	CPUID_EM64T			   Long mode */
    639        1.1      fvdl #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    640        1.1      fvdl #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    641        1.1      fvdl 
    642       1.61       dsl #define CPUID_EXT_FLAGS	"\20" \
    643      1.119   msaitoh 						"\14" "SYSCALL/SYSRET"	\
    644      1.119   msaitoh 							"\24" "MPC"	\
    645      1.119   msaitoh 	"\25" "NOX"			"\27" "MMXX"	"\30" "MMX"	\
    646      1.119   msaitoh 	"\31" "FXSR"	"\32" "FFXSR"	"\33" "P1GB"	"\34" "RDTSCP"	\
    647      1.119   msaitoh 			"\36" "LONG"	"\37" "3DNOW2"	"\40" "3DNOW"
    648        1.1      fvdl 
    649  1.150.2.2    martin /* AMD Fn8000_0001 extended features - %ecx */
    650       1.53     njoly /* 	CPUID_LAHF			   LAHF/SAHF instruction */
    651       1.28    cegger #define CPUID_CMPLEGACY	0x00000002	/* Compare Legacy */
    652       1.28    cegger #define CPUID_SVM	0x00000004	/* Secure Virtual Machine */
    653       1.28    cegger #define CPUID_EAPIC	0x00000008	/* Extended APIC space */
    654       1.28    cegger #define CPUID_ALTMOVCR0	0x00000010	/* Lock Mov Cr0 */
    655       1.28    cegger #define CPUID_LZCNT	0x00000020	/* LZCNT instruction */
    656       1.28    cegger #define CPUID_SSE4A	0x00000040	/* SSE4A instruction set */
    657       1.28    cegger #define CPUID_MISALIGNSSE 0x00000080	/* Misaligned SSE */
    658       1.28    cegger #define CPUID_3DNOWPF	0x00000100	/* 3DNow Prefetch */
    659       1.28    cegger #define CPUID_OSVW	0x00000200	/* OS visible workarounds */
    660       1.28    cegger #define CPUID_IBS	0x00000400	/* Instruction Based Sampling */
    661       1.50    cegger #define CPUID_XOP	0x00000800	/* XOP instruction set */
    662       1.28    cegger #define CPUID_SKINIT	0x00001000	/* SKINIT */
    663       1.28    cegger #define CPUID_WDT	0x00002000	/* watchdog timer support */
    664       1.50    cegger #define CPUID_LWP	0x00008000	/* Light Weight Profiling */
    665       1.50    cegger #define CPUID_FMA4	0x00010000	/* FMA4 instructions */
    666       1.86   msaitoh #define CPUID_TCE	0x00020000	/* Translation cache Extension */
    667       1.50    cegger #define CPUID_NODEID	0x00080000	/* NodeID MSR available*/
    668       1.50    cegger #define CPUID_TBM	0x00200000	/* TBM instructions */
    669       1.50    cegger #define CPUID_TOPOEXT	0x00400000	/* cpuid Topology Extension */
    670       1.73   msaitoh #define CPUID_PCEC	0x00800000	/* Perf Ctr Ext Core */
    671       1.73   msaitoh #define CPUID_PCENB	0x01000000	/* Perf Ctr Ext NB */
    672       1.73   msaitoh #define CPUID_SPM	0x02000000	/* Stream Perf Mon */
    673       1.73   msaitoh #define CPUID_DBE	0x04000000	/* Data Breakpoint Extension */
    674       1.73   msaitoh #define CPUID_PTSC	0x08000000	/* PerfTsc */
    675       1.86   msaitoh #define CPUID_L2IPERFC	0x10000000	/* L2I performance counter Extension */
    676       1.86   msaitoh #define CPUID_MWAITX	0x20000000	/* MWAITX/MONITORX support */
    677       1.28    cegger 
    678       1.61       dsl #define CPUID_AMD_FLAGS4	"\20" \
    679       1.61       dsl 	"\1" "LAHF"	"\2" "CMPLEGACY" "\3" "SVM"	"\4" "EAPIC" \
    680       1.61       dsl 	"\5" "ALTMOVCR0" "\6" "LZCNT"	"\7" "SSE4A"	"\10" "MISALIGNSSE" \
    681       1.61       dsl 	"\11" "3DNOWPREFETCH" \
    682       1.61       dsl 			"\12" "OSVW"	"\13" "IBS"	"\14" "XOP" \
    683       1.61       dsl 	"\15" "SKINIT"	"\16" "WDT"	"\17" "B14"	"\20" "LWP" \
    684       1.86   msaitoh 	"\21" "FMA4"	"\22" "TCE"	"\23" "B18"	"\24" "NodeID" \
    685       1.73   msaitoh 	"\25" "B20"	"\26" "TBM"	"\27" "TopoExt"	"\30" "PCExtC" \
    686       1.73   msaitoh 	"\31" "PCExtNB"	"\32" "StrmPM"	"\33" "DBExt"	"\34" "PerfTsc" \
    687       1.86   msaitoh 	"\35" "L2IPERFC" "\36" "MWAITX"	"\37" "B30"	"\40" "B31"
    688       1.30    cegger 
    689       1.30    cegger /*
    690       1.30    cegger  * AMD Advanced Power Management
    691       1.30    cegger  * CPUID Fn8000_0007 %edx
    692       1.30    cegger  */
    693       1.30    cegger #define CPUID_APM_TS	0x00000001	/* Temperature Sensor */
    694       1.30    cegger #define CPUID_APM_FID	0x00000002	/* Frequency ID control */
    695       1.30    cegger #define CPUID_APM_VID	0x00000004	/* Voltage ID control */
    696       1.30    cegger #define CPUID_APM_TTP	0x00000008	/* THERMTRIP (PCI F3xE4 register) */
    697       1.30    cegger #define CPUID_APM_HTC	0x00000010	/* Hardware thermal control (HTC) */
    698       1.30    cegger #define CPUID_APM_STC	0x00000020	/* Software thermal control (STC) */
    699       1.30    cegger #define CPUID_APM_100	0x00000040	/* 100MHz multiplier control */
    700       1.30    cegger #define CPUID_APM_HWP	0x00000080	/* HW P-State control */
    701       1.30    cegger #define CPUID_APM_TSC	0x00000100	/* TSC invariant */
    702       1.45    jruoho #define CPUID_APM_CPB	0x00000200	/* Core performance boost */
    703       1.50    cegger #define CPUID_APM_EFF	0x00000400	/* Effective Frequency (read-only) */
    704      1.149   msaitoh #define CPUID_APM_PROCFI 0x00000800	/* Proc Feedback Interface */
    705      1.149   msaitoh #define CPUID_APM_PROCPR 0x00001000	/* Proc Power Reporting  */
    706      1.149   msaitoh #define CPUID_APM_CONNSTBY 0x00002000	/* Connected Standby */
    707      1.149   msaitoh #define CPUID_APM_RAPL	0x00004000	/* Running Average Power Limit */
    708      1.149   msaitoh 
    709      1.149   msaitoh #define CPUID_APM_FLAGS		"\20"					      \
    710      1.149   msaitoh 	"\1" "TS"	"\2" "FID"	"\3" "VID"	"\4" "TTP"	      \
    711      1.149   msaitoh 	"\5" "HTC"	"\6" "STC"	"\7" "100"	"\10" "HWP"	      \
    712      1.149   msaitoh 	"\11" "TSC"	"\12" "CPB"	"\13" "EffFreq"	"\14" "PROCFI"	      \
    713      1.149   msaitoh 	"\15" "PROCPR"	"\16" "CONNSTBY" "\17" "RAPL"
    714       1.30    cegger 
    715  1.150.2.1    martin /*
    716  1.150.2.1    martin  * AMD Processor Capacity Parameters and Extended Features
    717  1.150.2.1    martin  * CPUID Fn8000_0008
    718  1.150.2.1    martin  * %eax: Long Mode Size Identifiers
    719  1.150.2.1    martin  * %ebx: Extended Feature Identifiers
    720  1.150.2.1    martin  * %ecx: Size Identifiers
    721  1.150.2.1    martin  */
    722  1.150.2.1    martin 
    723  1.150.2.1    martin /* %ebx */
    724  1.150.2.1    martin #define CPUID_CAPEX_CLZERO	__BIT(0)	/* CLZERO instruction */
    725  1.150.2.1    martin #define CPUID_CAPEX_IRPERF	__BIT(1)	/* InstRetCntMsr */
    726  1.150.2.1    martin #define CPUID_CAPEX_XSAVEERPTR	__BIT(2)	/* RstrFpErrPtrs by XRSTOR */
    727  1.150.2.1    martin #define CPUID_CAPEX_RDPRU	__BIT(4)	/* RDPRU instruction */
    728  1.150.2.1    martin #define CPUID_CAPEX_MCOMMIT	__BIT(8)	/* MCOMMIT instruction */
    729  1.150.2.1    martin #define CPUID_CAPEX_WBNOINVD	__BIT(9)	/* WBNOINVD instruction */
    730  1.150.2.1    martin #define CPUID_CAPEX_IBPB	__BIT(12)	/* Speculation Control IBPB */
    731  1.150.2.1    martin #define CPUID_CAPEX_IBRS	__BIT(14)	/* Speculation Control IBRS */
    732  1.150.2.1    martin #define CPUID_CAPEX_STIBP	__BIT(15)	/* Speculation Control STIBP */
    733  1.150.2.1    martin #define CPUID_CAPEX_IBRS_ALWAYSON __BIT(16)	/* IBRS always on mode */
    734  1.150.2.1    martin #define CPUID_CAPEX_STIBP_ALWAYSON __BIT(17)	/* STIBP always on mode */
    735  1.150.2.1    martin #define CPUID_CAPEX_PREFER_IBRS	__BIT(18)	/* IBRS preferred */
    736  1.150.2.1    martin #define CPUID_CAPEX_SSBD	__BIT(24)	/* Speculation Control SSBD */
    737  1.150.2.1    martin #define CPUID_CAPEX_VIRT_SSBD	__BIT(25)	/* Virt Spec Control SSBD */
    738  1.150.2.1    martin #define CPUID_CAPEX_SSB_NO	__BIT(26)	/* SSBD not required */
    739  1.150.2.1    martin 
    740  1.150.2.1    martin #define CPUID_CAPEX_FLAGS	"\20"					 \
    741  1.150.2.1    martin 	"\1CLZERO"	"\2IRPERF"	"\3XSAVEERPTR"			 \
    742  1.150.2.1    martin 	"\5RDPRU"			"\7B6"				 \
    743  1.150.2.1    martin 	"\11MCOMMIT"	"\12WBNOINVD"	"\13B10"			 \
    744  1.150.2.1    martin 	"\15IBPB"	"\16B13"	"\17IBRS"	"\20STIBP"	 \
    745  1.150.2.1    martin 	"\21IBRS_ALWAYSON" "\22STIBP_ALWAYSON" "\23PREFER_IBRS"	"\24B19" \
    746  1.150.2.1    martin 	"\31SSBD"	"\32VIRT_SSBD"	"\33SSB_NO"
    747  1.150.2.1    martin 
    748  1.150.2.2    martin /* AMD Fn8000_000a %edx features (SVM features) */
    749       1.89      maxv #define CPUID_AMD_SVM_NP		0x00000001
    750       1.89      maxv #define CPUID_AMD_SVM_LbrVirt		0x00000002
    751       1.89      maxv #define CPUID_AMD_SVM_SVML		0x00000004
    752       1.89      maxv #define CPUID_AMD_SVM_NRIPS		0x00000008
    753       1.89      maxv #define CPUID_AMD_SVM_TSCRateCtrl	0x00000010
    754       1.89      maxv #define CPUID_AMD_SVM_VMCBCleanBits	0x00000020
    755       1.89      maxv #define CPUID_AMD_SVM_FlushByASID	0x00000040
    756       1.89      maxv #define CPUID_AMD_SVM_DecodeAssist	0x00000080
    757       1.89      maxv #define CPUID_AMD_SVM_PauseFilter	0x00000400
    758  1.150.2.2    martin #define CPUID_AMD_SVM_PFThreshold	0x00001000 /* PAUSE filter threshold */
    759      1.105   msaitoh #define CPUID_AMD_SVM_AVIC		0x00002000 /* AMD Virtual intr. ctrl */
    760      1.105   msaitoh #define CPUID_AMD_SVM_V_VMSAVE_VMLOAD	0x00008000 /* Virtual VM{SAVE/LOAD} */
    761      1.105   msaitoh #define CPUID_AMD_SVM_vGIF		0x00010000 /* Virtualized GIF */
    762  1.150.2.3    martin #define CPUID_AMD_SVM_GMET		0x00020000
    763       1.89      maxv #define CPUID_AMD_SVM_FLAGS	 "\20" \
    764      1.105   msaitoh 	"\1" "NP"	"\2" "LbrVirt"	"\3" "SVML"	"\4" "NRIPS"	\
    765      1.105   msaitoh 	"\5" "TSCRate"	"\6" "VMCBCleanBits" 				\
    766      1.105   msaitoh 			        "\7" "FlushByASID" "\10" "DecodeAssist"	\
    767  1.150.2.3    martin 	"\11" "B08"	"\12" "B09"	"\13" "PauseFilter" "\14" "B11"	\
    768      1.105   msaitoh 	"\15" "PFThreshold" "\16" "AVIC" "\17" "B14"			\
    769      1.105   msaitoh 						"\20" "V_VMSAVE_VMLOAD"	\
    770  1.150.2.3    martin 	"\21" "VGIF"	"\22" "GMET"					\
    771  1.150.2.3    martin 	"\25" "B20"
    772       1.70   msaitoh 
    773        1.4     soren /*
    774  1.150.2.2    martin  * AMD Fn8000_0001d Cache Topology Information.
    775      1.150   msaitoh  * It's almost the same as Intel Deterministic Cache Parameter Leaf(0x04)
    776      1.150   msaitoh  * except the following:
    777      1.150   msaitoh  *	No Cores/package (%eax bit 31..26)
    778      1.150   msaitoh  *	No Complex cache indexing (%edx bit 2)
    779      1.150   msaitoh  */
    780      1.150   msaitoh 
    781      1.150   msaitoh /*
    782  1.150.2.2    martin  * AMD Fn8000_0001f Encrypted Memory Capabilities.
    783  1.150.2.2    martin  * %eax: flags
    784  1.150.2.2    martin  * %ebx:  5-0: Cbit Position
    785  1.150.2.2    martin  *       11-6: PhysAddrReduction
    786  1.150.2.2    martin  * %ecx: 31-0: NumEncryptedGuests
    787  1.150.2.2    martin  * %edx: 31-0: MinSevNoEsAsid
    788  1.150.2.2    martin  */
    789  1.150.2.2    martin #define CPUID_AMD_ENCMEM_SME	__BIT(0)   /* Secure Memory Encryption */
    790  1.150.2.2    martin #define CPUID_AMD_ENCMEM_SEV	__BIT(1)   /* Secure Encrypted Virtualiz. */
    791  1.150.2.2    martin #define CPUID_AMD_ENCMEM_PGFLMSR __BIT(2)  /* Page Flush MSR */
    792  1.150.2.2    martin #define CPUID_AMD_ENCMEM_SEVES	__BIT(3)   /* SEV Encrypted State */
    793  1.150.2.2    martin #define CPUID_AMD_ENCMEM_VTE	__BIT(16)  /* Virtual Transparent Encryption */
    794  1.150.2.2    martin 
    795  1.150.2.2    martin #define CPUID_AMD_ENCMEM_FLAGS	 "\20"					      \
    796  1.150.2.2    martin 	"\1" "SME"	"\2" "SEV"	"\3" "PageFlushMsr"	"\4" "SEV-ES" \
    797  1.150.2.2    martin 	"\21" "VTE"
    798  1.150.2.2    martin 
    799  1.150.2.2    martin /*
    800       1.17  christos  * Centaur Extended Feature flags
    801       1.15    daniel  */
    802       1.17  christos #define CPUID_VIA_HAS_RNG	0x00000004	/* Random number generator */
    803       1.17  christos #define CPUID_VIA_DO_RNG	0x00000008
    804       1.17  christos #define CPUID_VIA_HAS_ACE	0x00000040	/* AES Encryption */
    805       1.17  christos #define CPUID_VIA_DO_ACE	0x00000080
    806       1.17  christos #define CPUID_VIA_HAS_ACE2	0x00000100	/* AES+CTR instructions */
    807       1.17  christos #define CPUID_VIA_DO_ACE2	0x00000200
    808       1.17  christos #define CPUID_VIA_HAS_PHE	0x00000400	/* SHA1+SHA256 HMAC */
    809       1.17  christos #define CPUID_VIA_DO_PHE	0x00000800
    810       1.17  christos #define CPUID_VIA_HAS_PMM	0x00001000	/* RSA Instructions */
    811       1.17  christos #define CPUID_VIA_DO_PMM	0x00002000
    812       1.15    daniel 
    813       1.61       dsl #define CPUID_FLAGS_PADLOCK	"\20" \
    814       1.61       dsl 	"\3" "RNG"	"\7" "AES"	"\11" "AES/CTR"	"\13" "SHA1/SHA256" \
    815       1.61       dsl 	"\15" "RSA"
    816       1.15    daniel 
    817       1.15    daniel /*
    818      1.146      maxv  * Model-Specific Registers
    819        1.1      fvdl  */
    820        1.1      fvdl #define MSR_TSC			0x010
    821       1.81   msaitoh #define MSR_IA32_PLATFORM_ID	0x017
    822        1.1      fvdl #define MSR_APICBASE		0x01b
    823       1.97    nonaka #define 	APICBASE_BSP		0x00000100	/* boot processor */
    824       1.97    nonaka #define 	APICBASE_EXTD		0x00000400	/* x2APIC mode */
    825       1.97    nonaka #define 	APICBASE_EN		0x00000800	/* software enable */
    826      1.101      maxv /*
    827      1.101      maxv  * APICBASE_PHYSADDR is actually variable-sized on some CPUs. But we're
    828      1.101      maxv  * only interested in the initial value, which is guaranteed to fit the
    829      1.101      maxv  * first 32 bits. So this macro is fine.
    830      1.101      maxv  */
    831       1.97    nonaka #define 	APICBASE_PHYSADDR	0xfffff000	/* physical address */
    832        1.1      fvdl #define MSR_EBL_CR_POWERON	0x02a
    833       1.11   xtraeme #define MSR_EBC_FREQUENCY_ID	0x02c	/* PIV only */
    834      1.111   msaitoh #define MSR_IA32_SPEC_CTRL	0x048
    835      1.116      maxv #define 	IA32_SPEC_CTRL_IBRS	0x01
    836      1.116      maxv #define 	IA32_SPEC_CTRL_STIBP	0x02
    837      1.121      maxv #define 	IA32_SPEC_CTRL_SSBD	0x04
    838      1.111   msaitoh #define MSR_IA32_PRED_CMD	0x049
    839      1.117      maxv #define 	IA32_PRED_CMD_IBPB	0x01
    840        1.1      fvdl #define MSR_BIOS_UPDT_TRIG	0x079
    841        1.1      fvdl #define MSR_BIOS_SIGN		0x08b
    842        1.1      fvdl #define MSR_PERFCTR0		0x0c1
    843        1.1      fvdl #define MSR_PERFCTR1		0x0c2
    844       1.11   xtraeme #define MSR_FSB_FREQ		0x0cd	/* Core Duo/Solo only */
    845       1.46    jruoho #define MSR_MPERF		0x0e7
    846       1.46    jruoho #define MSR_APERF		0x0e8
    847       1.21   xtraeme #define MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
    848        1.1      fvdl #define MSR_MTRRcap		0x0fe
    849      1.110   msaitoh #define MSR_IA32_ARCH_CAPABILITIES 0x10a
    850      1.120      maxv #define 	IA32_ARCH_RDCL_NO	0x01
    851      1.120      maxv #define 	IA32_ARCH_IBRS_ALL	0x02
    852      1.122      maxv #define 	IA32_ARCH_RSBA		0x04
    853      1.130   msaitoh #define 	IA32_ARCH_SKIP_L1DFL_VMENTRY 0x08
    854      1.121      maxv #define 	IA32_ARCH_SSB_NO	0x10
    855      1.144      maxv #define 	IA32_ARCH_MDS_NO	0x20
    856      1.143   msaitoh #define MSR_IA32_FLUSH_CMD	0x10b
    857      1.130   msaitoh #define 	IA32_FLUSH_CMD_L1D_FLUSH 0x01
    858      1.143   msaitoh #define MSR_TSX_FORCE_ABORT	0x10f
    859       1.89      maxv #define MSR_SYSENTER_CS		0x174	/* PII+ only */
    860       1.89      maxv #define MSR_SYSENTER_ESP	0x175	/* PII+ only */
    861       1.89      maxv #define MSR_SYSENTER_EIP	0x176	/* PII+ only */
    862        1.1      fvdl #define MSR_MCG_CAP		0x179
    863        1.1      fvdl #define MSR_MCG_STATUS		0x17a
    864        1.1      fvdl #define MSR_MCG_CTL		0x17b
    865        1.1      fvdl #define MSR_EVNTSEL0		0x186
    866        1.1      fvdl #define MSR_EVNTSEL1		0x187
    867        1.4     soren #define MSR_PERF_STATUS		0x198	/* Pentium M */
    868        1.4     soren #define MSR_PERF_CTL		0x199	/* Pentium M */
    869        1.4     soren #define MSR_THERM_CONTROL	0x19a
    870        1.4     soren #define MSR_THERM_INTERRUPT	0x19b
    871        1.4     soren #define MSR_THERM_STATUS	0x19c
    872        1.4     soren #define MSR_THERM2_CTL		0x19d	/* Pentium M */
    873        1.4     soren #define MSR_MISC_ENABLE		0x1a0
    874      1.141      maxv #define 	IA32_MISC_FAST_STR_EN	__BIT(0)
    875      1.141      maxv #define 	IA32_MISC_ATCC_EN	__BIT(3)
    876      1.141      maxv #define 	IA32_MISC_PERFMON_EN	__BIT(7)
    877      1.141      maxv #define 	IA32_MISC_BTS_UNAVAIL	__BIT(11)
    878      1.141      maxv #define 	IA32_MISC_PEBS_UNAVAIL	__BIT(12)
    879      1.141      maxv #define 	IA32_MISC_EISST_EN	__BIT(16)
    880      1.141      maxv #define 	IA32_MISC_MWAIT_EN	__BIT(18)
    881      1.141      maxv #define 	IA32_MISC_LIMIT_CPUID	__BIT(22)
    882      1.141      maxv #define 	IA32_MISC_XTPR_DIS	__BIT(23)
    883      1.141      maxv #define 	IA32_MISC_XD_DIS	__BIT(34)
    884       1.51    jruoho #define MSR_TEMPERATURE_TARGET	0x1a2
    885        1.1      fvdl #define MSR_DEBUGCTLMSR		0x1d9
    886        1.1      fvdl #define MSR_LASTBRANCHFROMIP	0x1db
    887        1.1      fvdl #define MSR_LASTBRANCHTOIP	0x1dc
    888        1.1      fvdl #define MSR_LASTINTFROMIP	0x1dd
    889        1.1      fvdl #define MSR_LASTINTTOIP		0x1de
    890        1.1      fvdl #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    891       1.89      maxv #define MSR_MTRRphysBase0	0x200
    892       1.89      maxv #define MSR_MTRRphysMask0	0x201
    893       1.89      maxv #define MSR_MTRRphysBase1	0x202
    894       1.89      maxv #define MSR_MTRRphysMask1	0x203
    895       1.89      maxv #define MSR_MTRRphysBase2	0x204
    896       1.89      maxv #define MSR_MTRRphysMask2	0x205
    897       1.89      maxv #define MSR_MTRRphysBase3	0x206
    898       1.89      maxv #define MSR_MTRRphysMask3	0x207
    899       1.89      maxv #define MSR_MTRRphysBase4	0x208
    900       1.89      maxv #define MSR_MTRRphysMask4	0x209
    901       1.89      maxv #define MSR_MTRRphysBase5	0x20a
    902       1.89      maxv #define MSR_MTRRphysMask5	0x20b
    903       1.89      maxv #define MSR_MTRRphysBase6	0x20c
    904       1.89      maxv #define MSR_MTRRphysMask6	0x20d
    905       1.89      maxv #define MSR_MTRRphysBase7	0x20e
    906       1.89      maxv #define MSR_MTRRphysMask7	0x20f
    907       1.89      maxv #define MSR_MTRRphysBase8	0x210
    908       1.89      maxv #define MSR_MTRRphysMask8	0x211
    909       1.89      maxv #define MSR_MTRRphysBase9	0x212
    910       1.89      maxv #define MSR_MTRRphysMask9	0x213
    911       1.89      maxv #define MSR_MTRRphysBase10	0x214
    912       1.89      maxv #define MSR_MTRRphysMask10	0x215
    913       1.89      maxv #define MSR_MTRRphysBase11	0x216
    914       1.89      maxv #define MSR_MTRRphysMask11	0x217
    915       1.89      maxv #define MSR_MTRRphysBase12	0x218
    916       1.89      maxv #define MSR_MTRRphysMask12	0x219
    917       1.89      maxv #define MSR_MTRRphysBase13	0x21a
    918       1.89      maxv #define MSR_MTRRphysMask13	0x21b
    919       1.89      maxv #define MSR_MTRRphysBase14	0x21c
    920       1.89      maxv #define MSR_MTRRphysMask14	0x21d
    921       1.89      maxv #define MSR_MTRRphysBase15	0x21e
    922       1.89      maxv #define MSR_MTRRphysMask15	0x21f
    923       1.89      maxv #define MSR_MTRRfix64K_00000	0x250
    924       1.89      maxv #define MSR_MTRRfix16K_80000	0x258
    925       1.89      maxv #define MSR_MTRRfix16K_A0000	0x259
    926       1.89      maxv #define MSR_MTRRfix4K_C0000	0x268
    927       1.89      maxv #define MSR_MTRRfix4K_C8000	0x269
    928       1.89      maxv #define MSR_MTRRfix4K_D0000	0x26a
    929       1.89      maxv #define MSR_MTRRfix4K_D8000	0x26b
    930       1.89      maxv #define MSR_MTRRfix4K_E0000	0x26c
    931       1.89      maxv #define MSR_MTRRfix4K_E8000	0x26d
    932       1.89      maxv #define MSR_MTRRfix4K_F0000	0x26e
    933       1.89      maxv #define MSR_MTRRfix4K_F8000	0x26f
    934       1.89      maxv #define MSR_CR_PAT		0x277
    935        1.1      fvdl #define MSR_MTRRdefType		0x2ff
    936        1.1      fvdl #define MSR_MC0_CTL		0x400
    937        1.1      fvdl #define MSR_MC0_STATUS		0x401
    938        1.1      fvdl #define MSR_MC0_ADDR		0x402
    939        1.1      fvdl #define MSR_MC0_MISC		0x403
    940        1.1      fvdl #define MSR_MC1_CTL		0x404
    941        1.1      fvdl #define MSR_MC1_STATUS		0x405
    942        1.1      fvdl #define MSR_MC1_ADDR		0x406
    943        1.1      fvdl #define MSR_MC1_MISC		0x407
    944        1.1      fvdl #define MSR_MC2_CTL		0x408
    945        1.1      fvdl #define MSR_MC2_STATUS		0x409
    946        1.1      fvdl #define MSR_MC2_ADDR		0x40a
    947        1.1      fvdl #define MSR_MC2_MISC		0x40b
    948       1.93      maxv #define MSR_MC3_CTL		0x40c
    949       1.93      maxv #define MSR_MC3_STATUS		0x40d
    950       1.93      maxv #define MSR_MC3_ADDR		0x40e
    951       1.93      maxv #define MSR_MC3_MISC		0x40f
    952       1.93      maxv #define MSR_MC4_CTL		0x410
    953       1.93      maxv #define MSR_MC4_STATUS		0x411
    954       1.93      maxv #define MSR_MC4_ADDR		0x412
    955       1.93      maxv #define MSR_MC4_MISC		0x413
    956       1.52      yamt 				/* 0x480 - 0x490 VMX */
    957       1.96    nonaka #define MSR_X2APIC_BASE		0x800	/* 0x800 - 0xBFF */
    958       1.96    nonaka #define  MSR_X2APIC_ID			0x002	/* x2APIC ID. (RO) */
    959       1.96    nonaka #define  MSR_X2APIC_VERS		0x003	/* Version. (RO) */
    960       1.96    nonaka #define  MSR_X2APIC_TPRI		0x008	/* Task Prio. (RW) */
    961       1.96    nonaka #define  MSR_X2APIC_PPRI		0x00a	/* Processor prio. (RO) */
    962       1.96    nonaka #define  MSR_X2APIC_EOI			0x00b	/* End Int. (W) */
    963       1.96    nonaka #define  MSR_X2APIC_LDR			0x00d	/* Logical dest. (RO) */
    964       1.96    nonaka #define  MSR_X2APIC_SVR			0x00f	/* Spurious intvec (RW) */
    965       1.96    nonaka #define  MSR_X2APIC_ISR			0x010	/* In-Service Status (RO) */
    966       1.96    nonaka #define  MSR_X2APIC_TMR			0x018	/* Trigger Mode (RO) */
    967       1.96    nonaka #define  MSR_X2APIC_IRR			0x020	/* Interrupt Req (RO) */
    968       1.96    nonaka #define  MSR_X2APIC_ESR			0x028	/* Err status. (RW) */
    969       1.96    nonaka #define  MSR_X2APIC_LVT_CMCI		0x02f	/* LVT CMCI (RW) */
    970       1.96    nonaka #define  MSR_X2APIC_ICRLO		0x030	/* Int. cmd. (RW64) */
    971       1.96    nonaka #define  MSR_X2APIC_LVTT		0x032	/* Loc.vec.(timer) (RW) */
    972       1.96    nonaka #define  MSR_X2APIC_TMINT		0x033	/* Loc.vec (Thermal) (RW) */
    973       1.96    nonaka #define  MSR_X2APIC_PCINT		0x034	/* Loc.vec (Perf Mon) (RW) */
    974       1.96    nonaka #define  MSR_X2APIC_LVINT0		0x035	/* Loc.vec (LINT0) (RW) */
    975       1.96    nonaka #define  MSR_X2APIC_LVINT1		0x036	/* Loc.vec (LINT1) (RW) */
    976       1.96    nonaka #define  MSR_X2APIC_LVERR		0x037	/* Loc.vec (ERROR) (RW) */
    977       1.96    nonaka #define  MSR_X2APIC_ICR_TIMER		0x038	/* Initial count (RW) */
    978       1.96    nonaka #define  MSR_X2APIC_CCR_TIMER		0x039	/* Current count (RO) */
    979       1.96    nonaka #define  MSR_X2APIC_DCR_TIMER		0x03e	/* Divisor config (RW) */
    980       1.96    nonaka #define  MSR_X2APIC_SELF_IPI		0x03f	/* SELF IPI (W) */
    981        1.1      fvdl 
    982        1.1      fvdl /*
    983       1.15    daniel  * VIA "Nehemiah" MSRs
    984       1.15    daniel  */
    985       1.15    daniel #define MSR_VIA_RNG		0x0000110b
    986       1.15    daniel #define MSR_VIA_RNG_ENABLE	0x00000040
    987       1.15    daniel #define MSR_VIA_RNG_NOISE_MASK	0x00000300
    988       1.15    daniel #define MSR_VIA_RNG_NOISE_A	0x00000000
    989       1.15    daniel #define MSR_VIA_RNG_NOISE_B	0x00000100
    990       1.15    daniel #define MSR_VIA_RNG_2NOISE	0x00000300
    991       1.15    daniel #define MSR_VIA_ACE		0x00001107
    992      1.131      maxv #define 	VIA_ACE_ALTINST	0x00000001
    993      1.131      maxv #define 	VIA_ACE_ECX8	0x00000002
    994      1.131      maxv #define 	VIA_ACE_ENABLE	0x10000000
    995       1.15    daniel 
    996       1.15    daniel /*
    997       1.58  christos  * VIA "Eden" MSRs
    998       1.58  christos  */
    999       1.89      maxv #define MSR_VIA_FCR		MSR_VIA_ACE
   1000       1.58  christos 
   1001       1.58  christos /*
   1002        1.1      fvdl  * AMD K6/K7 MSRs.
   1003        1.1      fvdl  */
   1004       1.89      maxv #define MSR_K6_UWCCR		0xc0000085
   1005       1.89      maxv #define MSR_K7_EVNTSEL0		0xc0010000
   1006       1.89      maxv #define MSR_K7_EVNTSEL1		0xc0010001
   1007       1.89      maxv #define MSR_K7_EVNTSEL2		0xc0010002
   1008       1.89      maxv #define MSR_K7_EVNTSEL3		0xc0010003
   1009       1.89      maxv #define MSR_K7_PERFCTR0		0xc0010004
   1010       1.89      maxv #define MSR_K7_PERFCTR1		0xc0010005
   1011       1.89      maxv #define MSR_K7_PERFCTR2		0xc0010006
   1012       1.89      maxv #define MSR_K7_PERFCTR3		0xc0010007
   1013        1.1      fvdl 
   1014        1.1      fvdl /*
   1015       1.12        ad  * AMD K8 (Opteron) MSRs.
   1016       1.12        ad  */
   1017       1.93      maxv #define MSR_SYSCFG	0xc0010010
   1018       1.12        ad 
   1019       1.12        ad #define MSR_EFER	0xc0000080		/* Extended feature enable */
   1020       1.93      maxv #define 	EFER_SCE	0x00000001	/* SYSCALL extension */
   1021      1.108  jdolecek #define 	EFER_LME	0x00000100	/* Long Mode Enable */
   1022      1.108  jdolecek #define 	EFER_LMA	0x00000400	/* Long Mode Active */
   1023       1.93      maxv #define 	EFER_NXE	0x00000800	/* No-Execute Enabled */
   1024       1.93      maxv #define 	EFER_SVME	0x00001000	/* Secure Virtual Machine En. */
   1025       1.93      maxv #define 	EFER_LMSLE	0x00002000	/* Long Mode Segment Limit E. */
   1026       1.93      maxv #define 	EFER_FFXSR	0x00004000	/* Fast FXSAVE/FXRSTOR En. */
   1027       1.99      maxv #define 	EFER_TCE	0x00008000	/* Translation Cache Ext. */
   1028       1.12        ad 
   1029       1.12        ad #define MSR_STAR	0xc0000081		/* 32 bit syscall gate addr */
   1030       1.12        ad #define MSR_LSTAR	0xc0000082		/* 64 bit syscall gate addr */
   1031       1.12        ad #define MSR_CSTAR	0xc0000083		/* compat syscall gate addr */
   1032       1.12        ad #define MSR_SFMASK	0xc0000084		/* flags to clear on syscall */
   1033       1.12        ad 
   1034       1.12        ad #define MSR_FSBASE	0xc0000100		/* 64bit offset for fs: */
   1035       1.12        ad #define MSR_GSBASE	0xc0000101		/* 64bit offset for gs: */
   1036       1.12        ad #define MSR_KERNELGSBASE 0xc0000102		/* storage for swapgs ins */
   1037       1.12        ad 
   1038       1.28    cegger #define MSR_VMCR	0xc0010114	/* Virtual Machine Control Register */
   1039       1.28    cegger #define 	VMCR_DPD	0x00000001	/* Debug port disable */
   1040       1.89      maxv #define 	VMCR_RINIT	0x00000002	/* intercept init */
   1041       1.89      maxv #define 	VMCR_DISA20	0x00000004	/* Disable A20 masking */
   1042       1.89      maxv #define 	VMCR_LOCK	0x00000008	/* SVM Lock */
   1043       1.89      maxv #define 	VMCR_SVMED	0x00000010	/* SVME Disable */
   1044       1.28    cegger #define MSR_SVMLOCK	0xc0010118	/* SVM Lock key */
   1045       1.28    cegger 
   1046       1.12        ad /*
   1047       1.12        ad  * These require a 'passcode' for access.  See cpufunc.h.
   1048       1.12        ad  */
   1049       1.89      maxv #define MSR_HWCR	0xc0010015
   1050       1.89      maxv #define 	HWCR_TLBCACHEDIS	0x00000008
   1051       1.89      maxv #define 	HWCR_FFDIS		0x00000040
   1052       1.89      maxv 
   1053       1.89      maxv #define MSR_NB_CFG	0xc001001f
   1054       1.89      maxv #define 	NB_CFG_DISIOREQLOCK	0x0000000000000008ULL
   1055       1.89      maxv #define 	NB_CFG_DISDATMSK	0x0000001000000000ULL
   1056       1.89      maxv #define 	NB_CFG_INITAPICCPUIDLO	(1ULL << 54)
   1057       1.89      maxv 
   1058       1.89      maxv #define MSR_LS_CFG	0xc0011020
   1059      1.129      maxv #define 	LS_CFG_ERRATA_1033	__BIT(4)
   1060      1.129      maxv #define 	LS_CFG_ERRATA_793	__BIT(15)
   1061      1.129      maxv #define 	LS_CFG_ERRATA_1095	__BIT(57)
   1062       1.89      maxv #define 	LS_CFG_DIS_LS2_SQUISH	0x02000000
   1063      1.123      maxv #define 	LS_CFG_DIS_SSB_F15H	0x0040000000000000ULL
   1064      1.123      maxv #define 	LS_CFG_DIS_SSB_F16H	0x0000000200000000ULL
   1065      1.124      maxv #define 	LS_CFG_DIS_SSB_F17H	0x0000000000000400ULL
   1066       1.89      maxv 
   1067       1.89      maxv #define MSR_IC_CFG	0xc0011021
   1068       1.89      maxv #define 	IC_CFG_DIS_SEQ_PREFETCH	0x00000800
   1069      1.115      maxv #define 	IC_CFG_DIS_IND		0x00004000
   1070      1.129      maxv #define 	IC_CFG_ERRATA_776	__BIT(26)
   1071       1.89      maxv 
   1072       1.89      maxv #define MSR_DC_CFG	0xc0011022
   1073       1.89      maxv #define 	DC_CFG_DIS_CNV_WC_SSO	0x00000008
   1074       1.89      maxv #define 	DC_CFG_DIS_SMC_CHK_BUF	0x00000400
   1075       1.89      maxv #define 	DC_CFG_ERRATA_261	0x01000000
   1076       1.89      maxv 
   1077       1.89      maxv #define MSR_BU_CFG	0xc0011023
   1078       1.89      maxv #define 	BU_CFG_ERRATA_298	0x0000000000000002ULL
   1079       1.89      maxv #define 	BU_CFG_ERRATA_254	0x0000000000200000ULL
   1080       1.89      maxv #define 	BU_CFG_ERRATA_309	0x0000000000800000ULL
   1081       1.89      maxv #define 	BU_CFG_THRL2IDXCMPDIS	0x0000080000000000ULL
   1082       1.89      maxv #define 	BU_CFG_WBPFSMCCHKDIS	0x0000200000000000ULL
   1083       1.89      maxv #define 	BU_CFG_WBENHWSBDIS	0x0001000000000000ULL
   1084       1.12        ad 
   1085      1.129      maxv #define MSR_FP_CFG	0xc0011028
   1086      1.129      maxv #define 	FP_CFG_ERRATA_1049	__BIT(4)
   1087      1.129      maxv 
   1088       1.57       chs #define MSR_DE_CFG	0xc0011029
   1089       1.89      maxv #define 	DE_CFG_ERRATA_721	0x00000001
   1090      1.129      maxv #define 	DE_CFG_ERRATA_1021	__BIT(13)
   1091      1.129      maxv 
   1092      1.137      maxv #define MSR_BU_CFG2	0xc001102a
   1093      1.137      maxv #define 	BU_CFG2_CWPLUS_DIS	__BIT(24)
   1094      1.137      maxv 
   1095      1.129      maxv #define MSR_LS_CFG2	0xc001102d
   1096      1.129      maxv #define 	LS_CFG2_ERRATA_1091	__BIT(34)
   1097       1.57       chs 
   1098       1.43    cegger /* AMD Family10h MSRs */
   1099       1.89      maxv #define MSR_OSVW_ID_LENGTH		0xc0010140
   1100       1.89      maxv #define MSR_OSVW_STATUS			0xc0010141
   1101       1.89      maxv #define MSR_UCODE_AMD_PATCHLEVEL	0x0000008b
   1102       1.89      maxv #define MSR_UCODE_AMD_PATCHLOADER	0xc0010020
   1103       1.43    cegger 
   1104       1.44    cegger /* X86 MSRs */
   1105       1.89      maxv #define MSR_RDTSCP_AUX			0xc0000103
   1106       1.44    cegger 
   1107       1.12        ad /*
   1108        1.1      fvdl  * Constants related to MTRRs
   1109        1.1      fvdl  */
   1110        1.1      fvdl #define MTRR_N64K		8	/* numbers of fixed-size entries */
   1111        1.1      fvdl #define MTRR_N16K		16
   1112        1.1      fvdl #define MTRR_N4K		64
   1113        1.1      fvdl 
   1114        1.1      fvdl /*
   1115        1.1      fvdl  * the following four 3-byte registers control the non-cacheable regions.
   1116        1.1      fvdl  * These registers must be written as three separate bytes.
   1117        1.1      fvdl  *
   1118        1.1      fvdl  * NCRx+0: A31-A24 of starting address
   1119        1.1      fvdl  * NCRx+1: A23-A16 of starting address
   1120        1.1      fvdl  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
   1121       1.89      maxv  *
   1122        1.1      fvdl  * The non-cacheable region's starting address must be aligned to the
   1123        1.1      fvdl  * size indicated by the NCR_SIZE_xx field.
   1124        1.1      fvdl  */
   1125        1.1      fvdl #define NCR1	0xc4
   1126        1.1      fvdl #define NCR2	0xc7
   1127        1.1      fvdl #define NCR3	0xca
   1128        1.1      fvdl #define NCR4	0xcd
   1129        1.1      fvdl 
   1130        1.1      fvdl #define NCR_SIZE_0K	0
   1131        1.1      fvdl #define NCR_SIZE_4K	1
   1132        1.1      fvdl #define NCR_SIZE_8K	2
   1133        1.1      fvdl #define NCR_SIZE_16K	3
   1134        1.1      fvdl #define NCR_SIZE_32K	4
   1135        1.1      fvdl #define NCR_SIZE_64K	5
   1136        1.1      fvdl #define NCR_SIZE_128K	6
   1137        1.1      fvdl #define NCR_SIZE_256K	7
   1138        1.1      fvdl #define NCR_SIZE_512K	8
   1139        1.1      fvdl #define NCR_SIZE_1M	9
   1140        1.1      fvdl #define NCR_SIZE_2M	10
   1141        1.1      fvdl #define NCR_SIZE_4M	11
   1142        1.1      fvdl #define NCR_SIZE_8M	12
   1143        1.1      fvdl #define NCR_SIZE_16M	13
   1144        1.1      fvdl #define NCR_SIZE_32M	14
   1145        1.1      fvdl #define NCR_SIZE_4G	15
   1146