Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.195
      1  1.195   msaitoh /*	$NetBSD: specialreg.h,v 1.195 2022/11/16 13:14:33 msaitoh Exp $	*/
      2    1.1      fvdl 
      3  1.146      maxv /*
      4  1.168      maxv  * Copyright (c) 2014-2020 The NetBSD Foundation, Inc.
      5  1.146      maxv  * All rights reserved.
      6  1.146      maxv  *
      7  1.146      maxv  * Redistribution and use in source and binary forms, with or without
      8  1.146      maxv  * modification, are permitted provided that the following conditions
      9  1.146      maxv  * are met:
     10  1.146      maxv  * 1. Redistributions of source code must retain the above copyright
     11  1.146      maxv  *    notice, this list of conditions and the following disclaimer.
     12  1.146      maxv  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.146      maxv  *    notice, this list of conditions and the following disclaimer in the
     14  1.146      maxv  *    documentation and/or other materials provided with the distribution.
     15  1.146      maxv  *
     16  1.146      maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     17  1.146      maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18  1.146      maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19  1.146      maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     20  1.146      maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21  1.146      maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22  1.146      maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23  1.146      maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24  1.146      maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25  1.146      maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26  1.146      maxv  * POSSIBILITY OF SUCH DAMAGE.
     27  1.146      maxv  */
     28  1.146      maxv 
     29  1.146      maxv /*
     30    1.1      fvdl  * Copyright (c) 1991 The Regents of the University of California.
     31    1.1      fvdl  * All rights reserved.
     32    1.1      fvdl  *
     33    1.1      fvdl  * Redistribution and use in source and binary forms, with or without
     34    1.1      fvdl  * modification, are permitted provided that the following conditions
     35    1.1      fvdl  * are met:
     36    1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     37    1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     38    1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     39    1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     40    1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     41    1.3       agc  * 3. Neither the name of the University nor the names of its contributors
     42    1.1      fvdl  *    may be used to endorse or promote products derived from this software
     43    1.1      fvdl  *    without specific prior written permission.
     44    1.1      fvdl  *
     45    1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     46    1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     47    1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     48    1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     49    1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     50    1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     51    1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     52    1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     53    1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     54    1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     55    1.1      fvdl  * SUCH DAMAGE.
     56    1.1      fvdl  *
     57    1.1      fvdl  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     58    1.1      fvdl  */
     59    1.1      fvdl 
     60    1.1      fvdl /*
     61  1.146      maxv  * CR0
     62    1.1      fvdl  */
     63   1.89      maxv #define CR0_PE	0x00000001	/* Protected mode Enable */
     64   1.89      maxv #define CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     65   1.89      maxv #define CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     66   1.89      maxv #define CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     67   1.89      maxv #define CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     68    1.1      fvdl #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     69  1.142      maxv #define CR0_WP	0x00010000	/* Write Protect (honor PTE_W in all modes) */
     70    1.1      fvdl #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     71   1.89      maxv #define CR0_NW	0x20000000	/* Not Write-through */
     72   1.89      maxv #define CR0_CD	0x40000000	/* Cache Disable */
     73  1.146      maxv #define CR0_PG	0x80000000	/* PaGing enable */
     74    1.1      fvdl 
     75    1.1      fvdl /*
     76  1.146      maxv  * Cyrix 486 DLC special registers, accessible as IO ports
     77    1.1      fvdl  */
     78  1.146      maxv #define CCR0		0xc0	/* configuration control register 0 */
     79    1.1      fvdl #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     80    1.1      fvdl #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     81    1.1      fvdl #define CCR0_A20M	0x04	/* enables A20M# input pin */
     82    1.1      fvdl #define CCR0_KEN	0x08	/* enables KEN# input pin */
     83    1.1      fvdl #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     84    1.1      fvdl #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     85    1.1      fvdl #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     86    1.1      fvdl #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     87  1.146      maxv #define CCR1		0xc1	/* configuration control register 1 */
     88    1.1      fvdl #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     89    1.1      fvdl 
     90    1.1      fvdl /*
     91  1.147      maxv  * CR3
     92  1.147      maxv  */
     93  1.147      maxv #define CR3_PCID		__BITS(11,0)
     94  1.147      maxv #define CR3_PA			__BITS(62,12)
     95  1.147      maxv #define CR3_NO_TLB_FLUSH	__BIT(63)
     96  1.147      maxv 
     97  1.147      maxv /*
     98  1.146      maxv  * CR4
     99    1.1      fvdl  */
    100  1.183   msaitoh #define CR4_VME		0x00000001 /* Virtual 8086 mode extension enable */
    101  1.183   msaitoh #define CR4_PVI		0x00000002 /* Protected mode virtual interrupt enable */
    102  1.183   msaitoh #define CR4_TSD		0x00000004 /* Restrict RDTSC instruction to cpl 0 */
    103  1.183   msaitoh #define CR4_DE		0x00000008 /* Debugging extension */
    104  1.183   msaitoh #define CR4_PSE		0x00000010 /* Large (4MB) page size enable */
    105  1.183   msaitoh #define CR4_PAE		0x00000020 /* Physical address extension enable */
    106  1.183   msaitoh #define CR4_MCE		0x00000040 /* Machine check enable */
    107  1.183   msaitoh #define CR4_PGE		0x00000080 /* Page global enable */
    108  1.183   msaitoh #define CR4_PCE		0x00000100 /* Enable RDPMC instruction for all cpls */
    109  1.183   msaitoh #define CR4_OSFXSR	0x00000200 /* Enable fxsave/fxrestor and SSE */
    110  1.183   msaitoh #define CR4_OSXMMEXCPT	0x00000400 /* Enable unmasked SSE exceptions */
    111  1.183   msaitoh #define CR4_UMIP	0x00000800 /* User Mode Instruction Prevention */
    112  1.171      maxv #define CR4_LA57	0x00001000 /* 57-bit linear addresses */
    113  1.183   msaitoh #define CR4_VMXE	0x00002000 /* Enable VMX operations */
    114  1.183   msaitoh #define CR4_SMXE	0x00004000 /* Enable SMX operations */
    115  1.183   msaitoh #define CR4_FSGSBASE	0x00010000 /* Enable *FSBASE and *GSBASE instructions */
    116  1.183   msaitoh #define CR4_PCIDE	0x00020000 /* Enable Process Context IDentifiers */
    117  1.183   msaitoh #define CR4_OSXSAVE	0x00040000 /* Enable xsave and xrestore */
    118  1.183   msaitoh #define CR4_SMEP	0x00100000 /* Enable SMEP support */
    119  1.183   msaitoh #define CR4_SMAP	0x00200000 /* Enable SMAP support */
    120  1.183   msaitoh #define CR4_PKE		0x00400000 /* Enable Protection Keys for user pages */
    121  1.183   msaitoh #define CR4_CET		0x00800000 /* Enable CET */
    122  1.183   msaitoh #define CR4_PKS		0x01000000 /* Enable Protection Keys for kern pages */
    123    1.1      fvdl 
    124   1.75   msaitoh /*
    125   1.75   msaitoh  * Extended Control Register XCR0
    126   1.75   msaitoh  */
    127   1.89      maxv #define XCR0_X87	0x00000001	/* x87 FPU/MMX state */
    128   1.89      maxv #define XCR0_SSE	0x00000002	/* SSE state */
    129   1.89      maxv #define XCR0_YMM_Hi128	0x00000004	/* AVX-256 (ymmn registers) */
    130   1.89      maxv #define XCR0_BNDREGS	0x00000008	/* Memory protection ext bounds */
    131   1.89      maxv #define XCR0_BNDCSR	0x00000010	/* Memory protection ext state */
    132   1.89      maxv #define XCR0_Opmask	0x00000020	/* AVX-512 Opmask */
    133   1.89      maxv #define XCR0_ZMM_Hi256	0x00000040	/* AVX-512 upper 256 bits low regs */
    134   1.89      maxv #define XCR0_Hi16_ZMM	0x00000080	/* AVX-512 512 bits upper registers */
    135  1.146      maxv #define XCR0_PT		0x00000100	/* Processor Trace state */
    136  1.146      maxv #define XCR0_PKRU	0x00000200	/* Protection Key state */
    137  1.171      maxv #define XCR0_CET_U	0x00000800	/* User CET state */
    138  1.171      maxv #define XCR0_CET_S	0x00001000	/* Kern CET state */
    139  1.146      maxv #define XCR0_HDC	0x00002000	/* Hardware Duty Cycle state */
    140  1.180   msaitoh #define XCR0_LBR	0x00008000	/* Last Branch Record */
    141  1.171      maxv #define XCR0_HWP	0x00010000	/* Hardware P-states */
    142  1.146      maxv 
    143  1.179   msaitoh #define XCR0_FLAGS1	"\20"						  \
    144  1.179   msaitoh 	"\1" "x87"	"\2" "SSE"	"\3" "AVX"	"\4" "BNDREGS"	  \
    145  1.179   msaitoh 	"\5" "BNDCSR"	"\6" "Opmask"	"\7" "ZMM_Hi256" "\10" "Hi16_ZMM" \
    146  1.179   msaitoh 	"\11" "PT"	"\12" "PKRU"			"\14" "CET_U"	  \
    147  1.180   msaitoh 	"\15" "CET_S"	"\16" "HDC"			"\20" "LBR"	  \
    148  1.179   msaitoh 	"\21" "HWP"
    149   1.78       dsl 
    150   1.78       dsl /*
    151  1.146      maxv  * Known FPU bits, only these get enabled. The save area is sized for all the
    152  1.146      maxv  * fields below.
    153   1.78       dsl  */
    154   1.78       dsl #define XCR0_FPU	(XCR0_X87 | XCR0_SSE | XCR0_YMM_Hi128 | \
    155  1.146      maxv 			 XCR0_Opmask | XCR0_ZMM_Hi256 | XCR0_Hi16_ZMM)
    156    1.1      fvdl 
    157    1.1      fvdl /*
    158  1.171      maxv  * XSAVE component indices, internal to NetBSD.
    159  1.148    mgorny  */
    160  1.148    mgorny #define XSAVE_X87	0
    161  1.148    mgorny #define XSAVE_SSE	1
    162  1.148    mgorny #define XSAVE_YMM_Hi128	2
    163  1.148    mgorny #define XSAVE_BNDREGS	3
    164  1.148    mgorny #define XSAVE_BNDCSR	4
    165  1.148    mgorny #define XSAVE_Opmask	5
    166  1.148    mgorny #define XSAVE_ZMM_Hi256	6
    167  1.148    mgorny #define XSAVE_Hi16_ZMM	7
    168  1.148    mgorny 
    169  1.148    mgorny /*
    170  1.148    mgorny  * Highest XSAVE component enabled by XCR0_FPU.
    171  1.148    mgorny  */
    172  1.148    mgorny #define XSAVE_MAX_COMPONENT XSAVE_Hi16_ZMM
    173  1.148    mgorny 
    174  1.148    mgorny /*
    175  1.183   msaitoh  * "features" bits.
    176  1.183   msaitoh  * CPUID Fn00000001
    177    1.1      fvdl  */
    178  1.183   msaitoh /* %edx */
    179   1.89      maxv #define CPUID_FPU	0x00000001	/* processor has an FPU? */
    180   1.89      maxv #define CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
    181   1.89      maxv #define CPUID_DE	0x00000004	/* has debugging extension */
    182   1.89      maxv #define CPUID_PSE	0x00000008	/* has 4MB page size extension */
    183   1.89      maxv #define CPUID_TSC	0x00000010	/* has time stamp counter */
    184  1.100      gson #define CPUID_MSR	0x00000020	/* has model specific registers */
    185  1.183   msaitoh #define CPUID_PAE	0x00000040	/* has physical address extension */
    186   1.89      maxv #define CPUID_MCE	0x00000080	/* has machine check exception */
    187   1.89      maxv #define CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    188   1.89      maxv #define CPUID_APIC	0x00000200	/* has enabled APIC */
    189   1.89      maxv #define CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    190   1.89      maxv #define CPUID_MTRR	0x00001000	/* has memory type range register */
    191   1.89      maxv #define CPUID_PGE	0x00002000	/* has page global extension */
    192   1.89      maxv #define CPUID_MCA	0x00004000	/* has machine check architecture */
    193   1.89      maxv #define CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    194   1.89      maxv #define CPUID_PAT	0x00010000	/* Page Attribute Table */
    195   1.89      maxv #define CPUID_PSE36	0x00020000	/* 36-bit PSE */
    196  1.183   msaitoh #define CPUID_PSN	0x00040000	/* Processor Serial Number */
    197  1.183   msaitoh #define CPUID_CLFSH	0x00080000	/* CLFLUSH instruction supported */
    198   1.89      maxv #define CPUID_DS	0x00200000	/* Debug Store */
    199   1.89      maxv #define CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    200   1.89      maxv #define CPUID_MMX	0x00800000	/* MMX supported */
    201  1.183   msaitoh #define CPUID_FXSR	0x01000000	/* Fast FP/MMX Save/Restore */
    202  1.183   msaitoh #define CPUID_SSE	0x02000000	/* Streaming SIMD Extensions */
    203  1.183   msaitoh #define CPUID_SSE2	0x04000000	/* Streaming SIMD Extensions #2 */
    204  1.183   msaitoh #define CPUID_SS	0x08000000	/* Self-Snoop */
    205   1.89      maxv #define CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    206  1.183   msaitoh #define CPUID_TM	0x20000000	/* Thermal Monitor (TCC) */
    207  1.173      maxv #define CPUID_PBE	0x80000000	/* Pending Break Enable */
    208    1.1      fvdl 
    209  1.179   msaitoh #define CPUID_FLAGS1	"\20"						\
    210  1.179   msaitoh 	"\1" "FPU"	"\2" "VME"	"\3" "DE"	"\4" "PSE"	\
    211  1.179   msaitoh 	"\5" "TSC"	"\6" "MSR"	"\7" "PAE"	"\10" "MCE"	\
    212  1.179   msaitoh 	"\11" "CX8"	"\12" "APIC"	"\13" "B10"	"\14" "SEP"	\
    213  1.179   msaitoh 	"\15" "MTRR"	"\16" "PGE"	"\17" "MCA"	"\20" "CMOV"	\
    214  1.181   msaitoh 	"\21" "PAT"	"\22" "PSE36"	"\23" "PN"	"\24" "CLFSH"	\
    215  1.179   msaitoh 	"\25" "B20"	"\26" "DS"	"\27" "ACPI"	"\30" "MMX"	\
    216  1.179   msaitoh 	"\31" "FXSR"	"\32" "SSE"	"\33" "SSE2"	"\34" "SS"	\
    217  1.178   msaitoh 	"\35" "HTT"	"\36" "TM"	"\37" "IA64"	"\40" "PBE"
    218    1.1      fvdl 
    219   1.70   msaitoh /* Blacklists of CPUID flags - used to mask certain features */
    220  1.140    cherry #ifdef XENPV
    221   1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
    222   1.70   msaitoh #else
    223   1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 0
    224  1.146      maxv #endif
    225   1.70   msaitoh 
    226  1.183   msaitoh /* %ecx */
    227   1.89      maxv #define CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    228  1.173      maxv #define CPUID2_PCLMULQDQ 0x00000002	/* PCLMULQDQ instructions */
    229   1.89      maxv #define CPUID2_DTES64	0x00000004	/* 64-bit Debug Trace */
    230   1.89      maxv #define CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    231   1.89      maxv #define CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    232  1.183   msaitoh #define CPUID2_VMX	0x00000020	/* Virtual Machine eXtensions */
    233  1.183   msaitoh #define CPUID2_SMX	0x00000040	/* Safer Mode eXtensions */
    234   1.89      maxv #define CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    235   1.89      maxv #define CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    236   1.70   msaitoh #define CPUID2_SSSE3	0x00000200	/* Supplemental SSE3 */
    237  1.173      maxv #define CPUID2_CNXTID	0x00000400	/* Context ID */
    238   1.89      maxv #define CPUID2_SDBG	0x00000800	/* Silicon Debug */
    239  1.183   msaitoh #define CPUID2_FMA	0x00001000	/* Fused Multiply Add */
    240  1.183   msaitoh #define CPUID2_CX16	0x00002000	/* CMPXCHG16B instruction */
    241  1.173      maxv #define CPUID2_XTPR	0x00004000	/* Task Priority Messages disabled? */
    242   1.89      maxv #define CPUID2_PDCM	0x00008000	/* Perf/Debug Capability MSR */
    243   1.70   msaitoh /* bit 16 unused	0x00010000 */
    244   1.89      maxv #define CPUID2_PCID	0x00020000	/* Process Context ID */
    245   1.89      maxv #define CPUID2_DCA	0x00040000	/* Direct Cache Access */
    246   1.89      maxv #define CPUID2_SSE41	0x00080000	/* Streaming SIMD Extensions 4.1 */
    247   1.89      maxv #define CPUID2_SSE42	0x00100000	/* Streaming SIMD Extensions 4.2 */
    248   1.89      maxv #define CPUID2_X2APIC	0x00200000	/* xAPIC Extensions */
    249   1.89      maxv #define CPUID2_MOVBE	0x00400000	/* MOVBE (move after byteswap) */
    250  1.183   msaitoh #define CPUID2_POPCNT	0x00800000	/* POPCNT instruction available */
    251   1.89      maxv #define CPUID2_DEADLINE	0x01000000	/* APIC Timer supports TSC Deadline */
    252  1.173      maxv #define CPUID2_AESNI	0x02000000	/* AES instructions */
    253   1.89      maxv #define CPUID2_XSAVE	0x04000000	/* XSAVE instructions */
    254   1.89      maxv #define CPUID2_OSXSAVE	0x08000000	/* XGETBV/XSETBV instructions */
    255   1.89      maxv #define CPUID2_AVX	0x10000000	/* AVX instructions */
    256   1.89      maxv #define CPUID2_F16C	0x20000000	/* half precision conversion */
    257   1.89      maxv #define CPUID2_RDRAND	0x40000000	/* RDRAND (hardware random number) */
    258   1.89      maxv #define CPUID2_RAZ	0x80000000	/* RAZ. Indicates guest state. */
    259   1.70   msaitoh 
    260  1.179   msaitoh #define CPUID2_FLAGS1	"\20"						\
    261  1.179   msaitoh 	"\1" "SSE3"	"\2" "PCLMULQDQ" "\3" "DTES64"	"\4" "MONITOR"	\
    262  1.179   msaitoh 	"\5" "DS-CPL"	"\6" "VMX"	"\7" "SMX"	"\10" "EST"	\
    263  1.179   msaitoh 	"\11" "TM2"	"\12" "SSSE3"	"\13" "CID"	"\14" "SDBG"	\
    264  1.179   msaitoh 	"\15" "FMA"	"\16" "CX16"	"\17" "xTPR"	"\20" "PDCM"	\
    265  1.179   msaitoh 	"\21" "B16"	"\22" "PCID"	"\23" "DCA"	"\24" "SSE41"	\
    266  1.179   msaitoh 	"\25" "SSE42"	"\26" "X2APIC"	"\27" "MOVBE"	"\30" "POPCNT"	\
    267  1.179   msaitoh 	"\31" "DEADLINE" "\32" "AES"	"\33" "XSAVE"	"\34" "OSXSAVE"	\
    268   1.70   msaitoh 	"\35" "AVX"	"\36" "F16C"	"\37" "RDRAND"	"\40" "RAZ"
    269   1.70   msaitoh 
    270  1.183   msaitoh /* %eax */
    271   1.72   msaitoh #define CPUID_TO_BASEFAMILY(cpuid)	(((cpuid) >> 8) & 0xf)
    272   1.72   msaitoh #define CPUID_TO_BASEMODEL(cpuid)	(((cpuid) >> 4) & 0xf)
    273   1.72   msaitoh #define CPUID_TO_STEPPING(cpuid)	((cpuid) & 0xf)
    274   1.70   msaitoh 
    275   1.70   msaitoh /*
    276   1.72   msaitoh  * The Extended family bits should only be inspected when CPUID_TO_BASEFAMILY()
    277   1.70   msaitoh  * returns 15. They are use to encode family value 16 to 270 (add 15).
    278   1.72   msaitoh  * The Extended model bits are the high 4 bits of the model.
    279   1.70   msaitoh  * They are only valid for family >= 15 or family 6 (intel, but all amd
    280   1.70   msaitoh  * family 6 are documented to return zero bits for them).
    281   1.70   msaitoh  */
    282   1.72   msaitoh #define CPUID_TO_EXTFAMILY(cpuid)	(((cpuid) >> 20) & 0xff)
    283   1.72   msaitoh #define CPUID_TO_EXTMODEL(cpuid)	(((cpuid) >> 16) & 0xf)
    284   1.72   msaitoh 
    285   1.72   msaitoh /* The macros for the Display Family and the Display Model */
    286   1.72   msaitoh #define CPUID_TO_FAMILY(cpuid)	(CPUID_TO_BASEFAMILY(cpuid)	\
    287   1.72   msaitoh 	    + ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    288   1.72   msaitoh 		? 0 : CPUID_TO_EXTFAMILY(cpuid)))
    289   1.72   msaitoh #define CPUID_TO_MODEL(cpuid)	(CPUID_TO_BASEMODEL(cpuid)	\
    290   1.72   msaitoh 	    | ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    291   1.72   msaitoh 		&& (CPUID_TO_BASEFAMILY(cpuid) != 0x06)		\
    292   1.72   msaitoh 		? 0 : (CPUID_TO_EXTMODEL(cpuid) << 4)))
    293   1.70   msaitoh 
    294  1.183   msaitoh /* %ebx */
    295  1.168      maxv #define CPUID_BRAND_INDEX	__BITS(7,0)
    296  1.168      maxv #define CPUID_CLFLUSH_SIZE	__BITS(15,8)
    297  1.168      maxv #define CPUID_HTT_CORES		__BITS(23,16)
    298  1.168      maxv #define CPUID_LOCAL_APIC_ID	__BITS(31,24)
    299  1.102   msaitoh 
    300   1.47    jruoho /*
    301  1.183   msaitoh  * Intel Deterministic Cache Parameter.
    302  1.183   msaitoh  * CPUID Fn0000_0004
    303   1.71   msaitoh  */
    304   1.71   msaitoh 
    305   1.71   msaitoh /* %eax */
    306   1.71   msaitoh #define CPUID_DCP_CACHETYPE	__BITS(4, 0)	/* Cache type */
    307   1.71   msaitoh #define CPUID_DCP_CACHETYPE_N	0		/*   NULL */
    308   1.71   msaitoh #define CPUID_DCP_CACHETYPE_D	1		/*   Data cache */
    309   1.71   msaitoh #define CPUID_DCP_CACHETYPE_I	2		/*   Instruction cache */
    310   1.71   msaitoh #define CPUID_DCP_CACHETYPE_U	3		/*   Unified cache */
    311   1.71   msaitoh #define CPUID_DCP_CACHELEVEL	__BITS(7, 5)	/* Cache level (start at 1) */
    312   1.71   msaitoh #define CPUID_DCP_SELFINITCL	__BIT(8)	/* Self initializing cachelvl*/
    313   1.71   msaitoh #define CPUID_DCP_FULLASSOC	__BIT(9)	/* Full associative */
    314  1.189   msaitoh #define CPUID_DCP_SHARING	__BITS(25, 14)	/* sharing */
    315   1.71   msaitoh #define CPUID_DCP_CORE_P_PKG	__BITS(31, 26)	/* Cores/package */
    316   1.71   msaitoh 
    317   1.71   msaitoh /* %ebx */
    318   1.71   msaitoh #define CPUID_DCP_LINESIZE	__BITS(11, 0)	/* System coherency linesize */
    319   1.71   msaitoh #define CPUID_DCP_PARTITIONS	__BITS(21, 12)	/* Physical line partitions */
    320   1.71   msaitoh #define CPUID_DCP_WAYS		__BITS(31, 22)	/* Ways of associativity */
    321   1.71   msaitoh 
    322  1.183   msaitoh /* %ecx: Number of sets */
    323   1.71   msaitoh 
    324   1.71   msaitoh /* %edx */
    325   1.71   msaitoh #define CPUID_DCP_INVALIDATE	__BIT(0)	/* WB invalidate/invalidate */
    326   1.71   msaitoh #define CPUID_DCP_INCLUSIVE	__BIT(1)	/* Cache inclusiveness */
    327   1.71   msaitoh #define CPUID_DCP_COMPLEX	__BIT(2)	/* Complex cache indexing */
    328   1.71   msaitoh 
    329   1.71   msaitoh /*
    330  1.183   msaitoh  * Intel/AMD MONITOR/MWAIT.
    331  1.183   msaitoh  * CPUID Fn0000_0005
    332  1.135   msaitoh  */
    333  1.135   msaitoh /* %eax */
    334  1.135   msaitoh #define CPUID_MON_MINSIZE	__BITS(15, 0)  /* Smallest monitor-line size */
    335  1.135   msaitoh /* %ebx */
    336  1.135   msaitoh #define CPUID_MON_MAXSIZE	__BITS(15, 0)  /* Largest monitor-line size */
    337  1.135   msaitoh /* %ecx */
    338  1.135   msaitoh #define CPUID_MON_EMX		__BIT(0)       /* MONITOR/MWAIT Extensions */
    339  1.135   msaitoh #define CPUID_MON_IBE		__BIT(1)       /* Interrupt as Break Event */
    340  1.135   msaitoh 
    341  1.135   msaitoh #define CPUID_MON_FLAGS	"\20" \
    342  1.135   msaitoh 	"\1" "EMX"	"\2" "IBE"
    343  1.135   msaitoh 
    344  1.135   msaitoh /* %edx: number of substates for specific C-state */
    345  1.135   msaitoh #define CPUID_MON_SUBSTATE(edx, cstate) (((edx) >> (cstate * 4)) & 0x0000000f)
    346  1.135   msaitoh 
    347  1.135   msaitoh /*
    348  1.183   msaitoh  * Intel/AMD Digital Thermal Sensor and Power Management.
    349  1.183   msaitoh  * CPUID Fn0000_0006
    350   1.47    jruoho  */
    351  1.183   msaitoh /* %eax */
    352  1.179   msaitoh #define CPUID_DSPM_DTS	      __BIT(0)	/* Digital Thermal Sensor */
    353  1.179   msaitoh #define CPUID_DSPM_IDA	      __BIT(1)	/* Intel Dynamic Acceleration */
    354  1.179   msaitoh #define CPUID_DSPM_ARAT	      __BIT(2)	/* Always Running APIC Timer */
    355  1.179   msaitoh #define CPUID_DSPM_PLN	      __BIT(4)	/* Power Limit Notification */
    356  1.179   msaitoh #define CPUID_DSPM_ECMD	      __BIT(5)	/* Clock Modulation Extension */
    357  1.179   msaitoh #define CPUID_DSPM_PTM	      __BIT(6)	/* Package Level Thermal Management */
    358  1.179   msaitoh #define CPUID_DSPM_HWP	      __BIT(7)	/* HWP */
    359   1.83   msaitoh #define CPUID_DSPM_HWP_NOTIFY __BIT(8)	/* HWP Notification */
    360  1.179   msaitoh #define CPUID_DSPM_HWP_ACTWIN __BIT(9)	/* HWP Activity Window */
    361  1.179   msaitoh #define CPUID_DSPM_HWP_EPP    __BIT(10)	/* HWP Energy Performance Preference */
    362  1.179   msaitoh #define CPUID_DSPM_HWP_PLR    __BIT(11)	/* HWP Package Level Request */
    363  1.179   msaitoh #define CPUID_DSPM_HDC	      __BIT(13)	/* Hardware Duty Cycling */
    364  1.179   msaitoh #define CPUID_DSPM_TBMT3      __BIT(14)	/* Turbo Boost Max Technology 3.0 */
    365  1.118   msaitoh #define CPUID_DSPM_HWP_CAP    __BIT(15)	/* HWP Capabilities */
    366  1.118   msaitoh #define CPUID_DSPM_HWP_PECI   __BIT(16)	/* HWP PECI override */
    367  1.118   msaitoh #define CPUID_DSPM_HWP_FLEX   __BIT(17)	/* Flexible HWP */
    368  1.118   msaitoh #define CPUID_DSPM_HWP_FAST   __BIT(18)	/* Fast access for IA32_HWP_REQUEST */
    369  1.166   msaitoh #define CPUID_DSPM_HW_FEEDBACK __BIT(19) /* HW_FEEDBACK*, IA32_PACKAGE_TERM* */
    370  1.118   msaitoh #define CPUID_DSPM_HWP_IGNIDL __BIT(20)	/* Ignore Idle Logical Processor HWP */
    371  1.180   msaitoh #define CPUID_DSPM_TD	__BIT(23)	/* Thread Director */
    372   1.47    jruoho 
    373  1.179   msaitoh #define CPUID_DSPM_FLAGS	"\20"					      \
    374  1.179   msaitoh 	"\1" "DTS"	"\2" "IDA"	"\3" "ARAT" 			      \
    375  1.179   msaitoh 	"\5" "PLN"	"\6" "ECMD"	"\7" "PTM"	"\10" "HWP"	      \
    376   1.83   msaitoh 	"\11" "HWP_NOTIFY" "\12" "HWP_ACTWIN" "\13" "HWP_EPP" "\14" "HWP_PLR" \
    377  1.179   msaitoh 			"\16" "HDC"	"\17" "TBM3"	"\20" "HWP_CAP"       \
    378  1.166   msaitoh 	"\21" "HWP_PECI" "\22" "HWP_FLEX" "\23" "HWP_FAST" "\24HW_FEEDBACK"   \
    379  1.180   msaitoh 	"\25" "HWP_IGNIDL"				"\30" "TD"
    380   1.47    jruoho 
    381  1.183   msaitoh /* %ecx */
    382  1.179   msaitoh #define CPUID_DSPM_HWF	__BIT(0)	/* MSR_APERF/MSR_MPERF available */
    383  1.179   msaitoh #define CPUID_DSPM_EPB	__BIT(3)	/* Energy Performance Bias */
    384  1.180   msaitoh #define CPUID_DSPM_NTDC	__BITS(15, 8)	/* Number of Thread Director Classes */
    385   1.47    jruoho 
    386  1.180   msaitoh #define CPUID_DSPM_FLAGS1	"\177\20"				\
    387  1.180   msaitoh 	"b\0HWF\0"					"b\3EPB\0"	\
    388  1.180   msaitoh 	"f\10\10NTDC\0"
    389   1.47    jruoho 
    390   1.63      yamt /*
    391  1.183   msaitoh  * Intel/AMD Structured Extended Feature.
    392  1.183   msaitoh  * CPUID Fn0000_0007
    393  1.168      maxv  * %ecx == 0: Subleaf 0
    394   1.89      maxv  *	%eax: The Maximum input value for supported subleaf.
    395   1.82   msaitoh  *	%ebx: Feature bits.
    396   1.82   msaitoh  *	%ecx: Feature bits.
    397  1.109   msaitoh  *	%edx: Feature bits.
    398  1.176   msaitoh  *
    399  1.176   msaitoh  * %ecx == 1: Structure Extendede Feature Enumeration Sub-leaf
    400  1.176   msaitoh  *	%eax: See below.
    401   1.63      yamt  */
    402   1.82   msaitoh 
    403  1.176   msaitoh /* %ecx = 0, %ebx */
    404  1.179   msaitoh #define CPUID_SEF_FSGSBASE    __BIT(0)  /* {RD,WR}{FS,GS}BASE */
    405  1.179   msaitoh #define CPUID_SEF_TSC_ADJUST  __BIT(1)  /* IA32_TSC_ADJUST MSR support */
    406  1.179   msaitoh #define CPUID_SEF_SGX	      __BIT(2)  /* Software Guard Extensions */
    407  1.183   msaitoh #define CPUID_SEF_BMI1	      __BIT(3)  /* Advanced bit manipulation ext. 1st grp */
    408  1.179   msaitoh #define CPUID_SEF_HLE	      __BIT(4)  /* Hardware Lock Elision */
    409  1.179   msaitoh #define CPUID_SEF_AVX2	      __BIT(5)  /* Advanced Vector Extensions 2 */
    410  1.179   msaitoh #define CPUID_SEF_FDPEXONLY   __BIT(6)  /* x87FPU Data ptr updated only on x87exp */
    411  1.179   msaitoh #define CPUID_SEF_SMEP	      __BIT(7)  /* Supervisor-Mode Execution Prevention */
    412  1.183   msaitoh #define CPUID_SEF_BMI2	      __BIT(8)  /* Advanced bit manipulation ext. 2nd grp */
    413  1.179   msaitoh #define CPUID_SEF_ERMS	      __BIT(9)  /* Enhanced REP MOVSB/STOSB */
    414  1.179   msaitoh #define CPUID_SEF_INVPCID     __BIT(10) /* INVPCID instruction */
    415  1.179   msaitoh #define CPUID_SEF_RTM	      __BIT(11) /* Restricted Transactional Memory */
    416  1.179   msaitoh #define CPUID_SEF_QM	      __BIT(12) /* Resource Director Technology Monitoring */
    417  1.179   msaitoh #define CPUID_SEF_FPUCSDS     __BIT(13) /* Deprecate FPU CS and FPU DS values */
    418  1.179   msaitoh #define CPUID_SEF_MPX	      __BIT(14) /* Memory Protection Extensions */
    419  1.179   msaitoh #define CPUID_SEF_PQE	      __BIT(15) /* Resource Director Technology Allocation */
    420  1.179   msaitoh #define CPUID_SEF_AVX512F     __BIT(16) /* AVX-512 Foundation */
    421  1.179   msaitoh #define CPUID_SEF_AVX512DQ    __BIT(17) /* AVX-512 Double/Quadword */
    422  1.179   msaitoh #define CPUID_SEF_RDSEED      __BIT(18) /* RDSEED instruction */
    423  1.179   msaitoh #define CPUID_SEF_ADX	      __BIT(19) /* ADCX/ADOX instructions */
    424  1.179   msaitoh #define CPUID_SEF_SMAP	      __BIT(20) /* Supervisor-Mode Access Prevention */
    425  1.179   msaitoh #define CPUID_SEF_AVX512_IFMA __BIT(21) /* AVX-512 Integer Fused Multiply Add */
    426  1.133   msaitoh /* Bit 22 was PCOMMIT */
    427  1.179   msaitoh #define CPUID_SEF_CLFLUSHOPT  __BIT(23) /* Cache Line FLUSH OPTimized */
    428  1.179   msaitoh #define CPUID_SEF_CLWB	      __BIT(24) /* Cache Line Write Back */
    429  1.179   msaitoh #define CPUID_SEF_PT	      __BIT(25) /* Processor Trace */
    430  1.179   msaitoh #define CPUID_SEF_AVX512PF    __BIT(26) /* AVX-512 PreFetch */
    431  1.179   msaitoh #define CPUID_SEF_AVX512ER    __BIT(27) /* AVX-512 Exponential and Reciprocal */
    432  1.179   msaitoh #define CPUID_SEF_AVX512CD    __BIT(28) /* AVX-512 Conflict Detection */
    433  1.179   msaitoh #define CPUID_SEF_SHA	      __BIT(29) /* SHA Extensions */
    434  1.179   msaitoh #define CPUID_SEF_AVX512BW    __BIT(30) /* AVX-512 Byte and Word */
    435  1.179   msaitoh #define CPUID_SEF_AVX512VL    __BIT(31) /* AVX-512 Vector Length */
    436  1.179   msaitoh 
    437  1.179   msaitoh #define CPUID_SEF_FLAGS	"\20"						   \
    438  1.179   msaitoh 	"\1" "FSGSBASE"	"\2" "TSCADJUST" "\3" "SGX"	"\4" "BMI1"	   \
    439  1.179   msaitoh 	"\5" "HLE"	"\6" "AVX2"	"\7" "FDPEXONLY" "\10" "SMEP"	   \
    440  1.179   msaitoh 	"\11" "BMI2"	"\12" "ERMS"	"\13" "INVPCID"	"\14" "RTM"	   \
    441  1.179   msaitoh 	"\15" "QM"	"\16" "FPUCSDS"	"\17" "MPX"    	"\20" "PQE"	   \
    442  1.179   msaitoh 	"\21" "AVX512F"	"\22" "AVX512DQ" "\23" "RDSEED"	"\24" "ADX"	   \
    443  1.103   msaitoh 	"\25" "SMAP"	"\26" "AVX512_IFMA"		"\30" "CLFLUSHOPT" \
    444  1.179   msaitoh 	"\31" "CLWB"	"\32" "PT"	"\33" "AVX512PF" "\34" "AVX512ER"  \
    445   1.90   msaitoh 	"\35" "AVX512CD""\36" "SHA"	"\37" "AVX512BW" "\40" "AVX512VL"
    446   1.63      yamt 
    447  1.176   msaitoh /* %ecx = 0, %ecx */
    448  1.106   msaitoh #define CPUID_SEF_PREFETCHWT1	__BIT(0)  /* PREFETCHWT1 instruction */
    449  1.106   msaitoh #define CPUID_SEF_AVX512_VBMI	__BIT(1)  /* AVX-512 Vector Byte Manipulation */
    450  1.106   msaitoh #define CPUID_SEF_UMIP		__BIT(2)  /* User-Mode Instruction prevention */
    451  1.106   msaitoh #define CPUID_SEF_PKU		__BIT(3)  /* Protection Keys for User-mode pages */
    452  1.106   msaitoh #define CPUID_SEF_OSPKE		__BIT(4)  /* OS has set CR4.PKE to ena. protec. keys */
    453  1.138   msaitoh #define CPUID_SEF_WAITPKG	__BIT(5)  /* TPAUSE,UMONITOR,UMWAIT */
    454  1.106   msaitoh #define CPUID_SEF_AVX512_VBMI2	__BIT(6)  /* AVX-512 Vector Byte Manipulation 2 */
    455  1.171      maxv #define CPUID_SEF_CET_SS	__BIT(7)  /* CET Shadow Stack */
    456  1.183   msaitoh #define CPUID_SEF_GFNI		__BIT(8)  /* Galois Field instructions */
    457  1.183   msaitoh #define CPUID_SEF_VAES		__BIT(9)  /* Vector AES instruction set */
    458  1.183   msaitoh #define CPUID_SEF_VPCLMULQDQ	__BIT(10) /* CLMUL instruction set */
    459  1.183   msaitoh #define CPUID_SEF_AVX512_VNNI	__BIT(11) /* Vector Neural Network Instruction */
    460  1.183   msaitoh #define CPUID_SEF_AVX512_BITALG	__BIT(12) /* BITALG instructions */
    461  1.177   msaitoh #define CPUID_SEF_TME_EN	__BIT(13) /* Total Memory Encryption */
    462  1.183   msaitoh #define CPUID_SEF_AVX512_VPOPCNTDQ __BIT(14) /* Vector Population Count D/Q */
    463  1.174   msaitoh #define CPUID_SEF_LA57		__BIT(16) /* 57bit linear addr & 5LVL paging */
    464  1.132   msaitoh #define CPUID_SEF_MAWAU		__BITS(21, 17) /* MAWAU for BND{LD,ST}X */
    465  1.118   msaitoh #define CPUID_SEF_RDPID		__BIT(22) /* RDPID and IA32_TSC_AUX */
    466  1.176   msaitoh #define CPUID_SEF_KL		__BIT(23) /* Key Locker */
    467  1.138   msaitoh #define CPUID_SEF_CLDEMOTE	__BIT(25) /* Cache line demote */
    468  1.138   msaitoh #define CPUID_SEF_MOVDIRI	__BIT(27) /* MOVDIRI instruction */
    469  1.138   msaitoh #define CPUID_SEF_MOVDIR64B	__BIT(28) /* MOVDIR64B instruction */
    470  1.106   msaitoh #define CPUID_SEF_SGXLC		__BIT(30) /* SGX Launch Configuration */
    471  1.183   msaitoh #define CPUID_SEF_PKS		__BIT(31) /* Protection Keys for kern-mode pages */
    472   1.82   msaitoh 
    473  1.179   msaitoh #define CPUID_SEF_FLAGS1	"\177\20"				      \
    474  1.179   msaitoh 	"b\0PREFETCHWT1\0" "b\1AVX512_VBMI\0" "b\2UMIP\0" "b\3PKU\0"	      \
    475  1.179   msaitoh 	"b\4OSPKE\0"	"b\5WAITPKG\0"	"b\6AVX512_VBMI2\0" "b\7CET_SS\0"     \
    476  1.132   msaitoh 	"b\10GFNI\0"	"b\11VAES\0"	"b\12VPCLMULQDQ\0" "b\13AVX512_VNNI\0"\
    477  1.179   msaitoh 	"b\14AVX512_BITALG\0" "b\15TME_EN\0" "b\16AVX512_VPOPCNTDQ\0"	      \
    478  1.179   msaitoh 	"b\20LA57\0"							      \
    479  1.179   msaitoh 	"f\21\5MAWAU\0"			"b\26RDPID\0"	"b\27KL\0"	      \
    480  1.179   msaitoh 			"b\31CLDEMOTE\0"		"b\33MOVDIRI\0"	      \
    481  1.166   msaitoh 	"b\34MOVDIR64B\0"		"b\36SGXLC\0"	"b\37PKS\0"
    482   1.82   msaitoh 
    483  1.176   msaitoh /* %ecx = 0, %edx */
    484  1.183   msaitoh #define CPUID_SEF_AVX512_4VNNIW	__BIT(2)  /* AVX512 4-reg Neural Network ins */
    485  1.183   msaitoh #define CPUID_SEF_AVX512_4FMAPS	__BIT(3)  /* AVX512 4-reg Mult Accum Single precision */
    486  1.192   msaitoh #define CPUID_SEF_FSRM		__BIT(4)  /* Fast Short Rep Move */
    487  1.183   msaitoh #define CPUID_SEF_AVX512_VP2INTERSECT __BIT(8) /* AVX512 VP2INTERSECT */
    488  1.167   msaitoh #define CPUID_SEF_SRBDS_CTRL	__BIT(9)  /* IA32_MCU_OPT_CTRL */
    489  1.183   msaitoh #define CPUID_SEF_MD_CLEAR	__BIT(10) /* VERW clears CPU buffers */
    490  1.143   msaitoh #define CPUID_SEF_TSX_FORCE_ABORT __BIT(13) /* MSR_TSX_FORCE_ABORT bit 0 */
    491  1.171      maxv #define CPUID_SEF_SERIALIZE	__BIT(14) /* SERIALIZE instruction */
    492  1.158   msaitoh #define CPUID_SEF_HYBRID	__BIT(15) /* Hybrid part */
    493  1.159   msaitoh #define CPUID_SEF_TSXLDTRK	__BIT(16) /* TSX suspend load addr tracking */
    494  1.177   msaitoh #define CPUID_SEF_PCONFIG	__BIT(18) /* Platform CONFIGuration */
    495  1.182   msaitoh #define CPUID_SEF_ARCH_LBR	__BIT(19) /* Architectural LBR */
    496  1.158   msaitoh #define CPUID_SEF_CET_IBT	__BIT(20) /* CET Indirect Branch Tracking */
    497  1.107   msaitoh #define CPUID_SEF_IBRS		__BIT(26) /* IBRS / IBPB Speculation Control */
    498  1.107   msaitoh #define CPUID_SEF_STIBP		__BIT(27) /* STIBP Speculation Control */
    499  1.130   msaitoh #define CPUID_SEF_L1D_FLUSH	__BIT(28) /* IA32_FLUSH_CMD MSR */
    500  1.109   msaitoh #define CPUID_SEF_ARCH_CAP	__BIT(29) /* IA32_ARCH_CAPABILITIES */
    501  1.138   msaitoh #define CPUID_SEF_CORE_CAP	__BIT(30) /* IA32_CORE_CAPABILITIES */
    502  1.121      maxv #define CPUID_SEF_SSBD		__BIT(31) /* Speculative Store Bypass Disable */
    503  1.103   msaitoh 
    504  1.179   msaitoh #define CPUID_SEF_FLAGS2	"\20"					  \
    505  1.126   msaitoh 				"\3" "AVX512_4VNNIW" "\4" "AVX512_4FMAPS" \
    506  1.192   msaitoh 	"\5" "FSRM"							  \
    507  1.179   msaitoh 	"\11VP2INTERSECT" "\12SRBDS_CTRL" "\13MD_CLEAR"			  \
    508  1.179   msaitoh 			"\16TSX_FORCE_ABORT" "\17SERIALIZE" "\20HYBRID"	  \
    509  1.182   msaitoh 	"\21" "TSXLDTRK"		"\23" "PCONFIG"	"\24" "ARCH_LBR"  \
    510  1.179   msaitoh 	"\25" "CET_IBT"							  \
    511  1.179   msaitoh 	"\33" "IBRS"	"\34" "STIBP"					  \
    512  1.179   msaitoh 	"\35" "L1D_FLUSH" "\36" "ARCH_CAP" "\37CORE_CAP" "\40" "SSBD"
    513  1.103   msaitoh 
    514  1.176   msaitoh /* %ecx = 1, %eax */
    515  1.180   msaitoh #define CPUID_SEF_AVXVNNI	__BIT(4)  /* AVX version of VNNI */
    516  1.176   msaitoh #define CPUID_SEF_AVX512_BF16	__BIT(5)
    517  1.180   msaitoh #define CPUID_SEF_FZLRMS	__BIT(10) /* fast zero-length REP MOVSB */
    518  1.180   msaitoh #define CPUID_SEF_FSRSB		__BIT(11) /* fast short REP STOSB */
    519  1.180   msaitoh #define CPUID_SEF_FSRCS		__BIT(12) /* fast short REP CMPSB, REP SCASB */
    520  1.180   msaitoh #define CPUID_SEF_HRESET	__BIT(22) /* HREST & IA32_HRESET_ENABLE MSR */
    521  1.182   msaitoh #define CPUID_SEF_LAM		__BIT(26) /* Linear Address Masking */
    522  1.180   msaitoh 
    523  1.180   msaitoh #define CPUID_SEF1_FLAGS_A	"\20"					\
    524  1.180   msaitoh 	"\5" "AVXVNNI"	"\6" "AVX512_BF16"				\
    525  1.180   msaitoh 					"\13" "FZLRMS"	"\14" "FSRSB"	\
    526  1.182   msaitoh 	"\15" "FSRCS"			"\27" "HRESET"			\
    527  1.182   msaitoh 	"\31" "LAM"
    528  1.182   msaitoh 
    529  1.180   msaitoh /* %ecx = 1, %ebx */
    530  1.192   msaitoh #define CPUID_SEF_INTEL_PPIN	__BIT(0)  /* IA32_PPIN & IA32_PPIN_CTL MSRs */
    531  1.180   msaitoh 
    532  1.180   msaitoh #define CPUID_SEF1_FLAGS_B	"\20"				\
    533  1.180   msaitoh 				"\1" "PPIN"
    534  1.180   msaitoh 
    535   1.70   msaitoh /*
    536  1.183   msaitoh  * Intel CPUID Architectural Performance Monitoring.
    537  1.183   msaitoh  * CPUID Fn0000000a
    538  1.136   msaitoh  *
    539  1.136   msaitoh  * See also src/usr.sbin/tprof/arch/tprof_x86.c
    540  1.136   msaitoh  */
    541  1.136   msaitoh 
    542  1.136   msaitoh /* %eax */
    543  1.136   msaitoh #define CPUID_PERF_VERSION	__BITS(7, 0)   /* Version ID */
    544  1.136   msaitoh #define CPUID_PERF_NGPPC	__BITS(15, 8)  /* Num of G.P. perf counter */
    545  1.136   msaitoh #define CPUID_PERF_NBWGPPC	__BITS(23, 16) /* Bit width of G.P. perfcnt */
    546  1.136   msaitoh #define CPUID_PERF_BVECLEN	__BITS(31, 24) /* Length of EBX bit vector */
    547  1.136   msaitoh 
    548  1.136   msaitoh #define CPUID_PERF_FLAGS0	"\177\20"	\
    549  1.136   msaitoh 	"f\0\10VERSION\0" "f\10\10GPCounter\0"	\
    550  1.136   msaitoh 	"f\20\10GPBitwidth\0" "f\30\10Vectorlen\0"
    551  1.136   msaitoh 
    552  1.136   msaitoh /* %ebx */
    553  1.136   msaitoh #define CPUID_PERF_CORECYCL	__BIT(0)       /* No core cycle */
    554  1.136   msaitoh #define CPUID_PERF_INSTRETRY	__BIT(1)       /* No instruction retried */
    555  1.136   msaitoh #define CPUID_PERF_REFCYCL	__BIT(2)       /* No reference cycles */
    556  1.136   msaitoh #define CPUID_PERF_LLCREF	__BIT(3)       /* No LLCache reference */
    557  1.136   msaitoh #define CPUID_PERF_LLCMISS	__BIT(4)       /* No LLCache miss */
    558  1.136   msaitoh #define CPUID_PERF_BRINSRETR	__BIT(5)       /* No branch inst. retried */
    559  1.136   msaitoh #define CPUID_PERF_BRMISPRRETR	__BIT(6)       /* No branch mispredict retry */
    560  1.190   msaitoh #define CPUID_PERF_TOPDOWNSLOT	__BIT(7)       /* No top-down slots */
    561  1.136   msaitoh 
    562  1.190   msaitoh #define CPUID_PERF_FLAGS1	"\177\20"				      \
    563  1.191   msaitoh 	"b\0CORECYCL\0"	"b\1INST\0"	"b\2REFCYCL\0"	"b\3LLCREF\0"	      \
    564  1.191   msaitoh 	"b\4LLCMISS\0"	"b\5BRINST\0"	"b\6BRMISPR\0"	"b\7TOPDOWNSLOT\0"
    565  1.191   msaitoh 
    566  1.191   msaitoh /* %ecx */
    567  1.191   msaitoh 
    568  1.191   msaitoh #define CPUID_PERF_FLAGS2	"\177\20"				      \
    569  1.191   msaitoh 	"b\0INST\0" "b\1CLK_CORETHREAD\0" "b\2CLK_REF_TSC\0" "b\3TOPDOWNSLOT\0"
    570  1.136   msaitoh 
    571  1.136   msaitoh /* %edx */
    572  1.136   msaitoh #define CPUID_PERF_NFFPC	__BITS(4, 0)   /* Num of fixed-funct perfcnt */
    573  1.136   msaitoh #define CPUID_PERF_NBWFFPC	__BITS(12, 5)  /* Bit width of fixed-func pc */
    574  1.179   msaitoh #define CPUID_PERF_ANYTHREADDEPR __BIT(15)     /* Any Thread deprecation */
    575  1.136   msaitoh 
    576  1.136   msaitoh #define CPUID_PERF_FLAGS3	"\177\20"				\
    577  1.136   msaitoh 	"f\0\5FixedFunc\0" "f\5\10FFBitwidth\0" "b\17ANYTHREADDEPR\0"
    578  1.136   msaitoh 
    579  1.136   msaitoh /*
    580  1.183   msaitoh  * Intel CPUID Extended Topology Enumeration.
    581  1.183   msaitoh  * CPUID Fn0000000b
    582  1.134   msaitoh  * %ecx == level number
    583  1.134   msaitoh  *	%eax: See below.
    584  1.134   msaitoh  *	%ebx: Number of logical processors at this level.
    585  1.134   msaitoh  *	%ecx: See below.
    586  1.134   msaitoh  *	%edx: x2APIC ID of the current logical processor.
    587  1.134   msaitoh  */
    588  1.134   msaitoh /* %eax */
    589  1.134   msaitoh #define CPUID_TOP_SHIFTNUM	__BITS(4, 0) /* Topology ID shift value */
    590  1.134   msaitoh /* %ecx */
    591  1.134   msaitoh #define CPUID_TOP_LVLNUM	__BITS(7, 0) /* Level number */
    592  1.134   msaitoh #define CPUID_TOP_LVLTYPE	__BITS(15, 8) /* Level type */
    593  1.134   msaitoh #define CPUID_TOP_LVLTYPE_INVAL	0	 	/* Invalid */
    594  1.134   msaitoh #define CPUID_TOP_LVLTYPE_SMT	1	 	/* SMT */
    595  1.134   msaitoh #define CPUID_TOP_LVLTYPE_CORE	2	 	/* Core */
    596  1.134   msaitoh 
    597  1.134   msaitoh /*
    598  1.183   msaitoh  * Intel/AMD CPUID Processor extended state Enumeration.
    599  1.183   msaitoh  * CPUID Fn0000000d
    600   1.70   msaitoh  *
    601   1.70   msaitoh  * %ecx == 0: supported features info:
    602   1.76   msaitoh  *	%eax: Valid bits of lower 32bits of XCR0
    603   1.82   msaitoh  *	%ebx: Maximum save area size for features enabled in XCR0
    604   1.89      maxv  *	%ecx: Maximum save area size for all cpu features
    605   1.76   msaitoh  *	%edx: Valid bits of upper 32bits of XCR0
    606   1.70   msaitoh  *
    607   1.76   msaitoh  * %ecx == 1:
    608   1.89      maxv  *	%eax: Bit 0 => xsaveopt instruction available (sandy bridge onwards)
    609   1.82   msaitoh  *	%ebx: Save area size for features enabled by XCR0 | IA32_XSS
    610   1.82   msaitoh  *	%ecx: Valid bits of lower 32bits of IA32_XSS
    611   1.82   msaitoh  *	%edx: Valid bits of upper 32bits of IA32_XSS
    612   1.70   msaitoh  *
    613   1.70   msaitoh  * %ecx >= 2: Save area details for XCR0 bit n
    614   1.70   msaitoh  *	%eax: size of save area for this feature
    615   1.70   msaitoh  *	%ebx: offset of save area for this feature
    616   1.70   msaitoh  *	%ecx, %edx: reserved
    617   1.76   msaitoh  *	All of %eax, %ebx, %ecx and %edx are zero for unsupported features.
    618   1.70   msaitoh  */
    619   1.70   msaitoh 
    620  1.183   msaitoh /* %ecx = 1, %eax */
    621  1.192   msaitoh #define CPUID_PES1_XSAVEOPT	__BIT(0)	/* xsaveopt instruction */
    622  1.192   msaitoh #define CPUID_PES1_XSAVEC	__BIT(1)	/* xsavec & compacted XRSTOR */
    623  1.192   msaitoh #define CPUID_PES1_XGETBV	__BIT(2)	/* xgetbv with ECX = 1 */
    624  1.192   msaitoh #define CPUID_PES1_XSAVES	__BIT(3)	/* xsaves/xrstors, IA32_XSS */
    625   1.70   msaitoh 
    626  1.179   msaitoh #define CPUID_PES1_FLAGS	"\20"					\
    627   1.80   msaitoh 	"\1" "XSAVEOPT"	"\2" "XSAVEC"	"\3" "XGETBV"	"\4" "XSAVES"
    628   1.70   msaitoh 
    629  1.112   msaitoh /*
    630  1.183   msaitoh  * Intel Deterministic Address Translation Parameter.
    631  1.183   msaitoh  * CPUID Fn0000_0018
    632  1.112   msaitoh  */
    633  1.112   msaitoh 
    634  1.112   msaitoh /* %ecx=0 %eax __BITS(31, 0): the maximum input value of supported sub-leaf */
    635  1.112   msaitoh 
    636  1.112   msaitoh /* %ebx */
    637  1.112   msaitoh #define CPUID_DATP_PGSIZE	__BITS(3, 0)	/* page size */
    638  1.112   msaitoh #define CPUID_DATP_PGSIZE_4KB	__BIT(0)	/* 4KB page support */
    639  1.112   msaitoh #define CPUID_DATP_PGSIZE_2MB	__BIT(1)	/* 2MB page support */
    640  1.112   msaitoh #define CPUID_DATP_PGSIZE_4MB	__BIT(2)	/* 4MB page support */
    641  1.112   msaitoh #define CPUID_DATP_PGSIZE_1GB	__BIT(3)	/* 1GB page support */
    642  1.112   msaitoh #define CPUID_DATP_PARTITIONING	__BITS(10, 8)	/* Partitioning */
    643  1.112   msaitoh #define CPUID_DATP_WAYS		__BITS(31, 16)	/* Ways of associativity */
    644  1.112   msaitoh 
    645  1.112   msaitoh /* Number of sets: %ecx */
    646  1.112   msaitoh 
    647  1.112   msaitoh /* %edx */
    648  1.112   msaitoh #define CPUID_DATP_TCTYPE	__BITS(4, 0)	/* Translation Cache type */
    649  1.112   msaitoh #define CPUID_DATP_TCTYPE_N	0		/*   NULL (not valid) */
    650  1.112   msaitoh #define CPUID_DATP_TCTYPE_D	1		/*   Data TLB */
    651  1.112   msaitoh #define CPUID_DATP_TCTYPE_I	2		/*   Instruction TLB */
    652  1.112   msaitoh #define CPUID_DATP_TCTYPE_U	3		/*   Unified TLB */
    653  1.166   msaitoh #define CPUID_DATP_TCTYPE_L	4		/*   Load only TLB */
    654  1.166   msaitoh #define CPUID_DATP_TCTYPE_S	5		/*   Store only TLB */
    655  1.112   msaitoh #define CPUID_DATP_TCLEVEL	__BITS(7, 5)	/* TLB level (start at 1) */
    656  1.112   msaitoh #define CPUID_DATP_FULLASSOC	__BIT(8)	/* Full associative */
    657  1.189   msaitoh #define CPUID_DATP_SHARING	__BITS(25, 14)	/* sharing */
    658  1.112   msaitoh 
    659  1.188   msaitoh /*
    660  1.188   msaitoh  * Intel Hybrid Information Enumeration.
    661  1.188   msaitoh  * CPUID Fn0000_001a
    662  1.188   msaitoh  */
    663  1.188   msaitoh /* %eax */
    664  1.188   msaitoh #define CPUID_HYBRID_NATIVEID	__BITS(23, 0)	/* Native model ID */
    665  1.188   msaitoh #define CPUID_HYBRID_CORETYPE	__BITS(31, 24)	/* Core type */
    666  1.188   msaitoh #define   CPUID_HYBRID_CORETYPE_ATOM	0x20		/* Atom */
    667  1.188   msaitoh #define   CPUID_HYBRID_CORETYPE_CORE	0x40		/* Core */
    668  1.112   msaitoh 
    669  1.183   msaitoh /*
    670  1.183   msaitoh  * Intel extended features.
    671  1.183   msaitoh  * CPUID Fn80000001
    672  1.183   msaitoh  */
    673  1.183   msaitoh /* %edx */
    674  1.113   msaitoh #define CPUID_SYSCALL	0x00000800	/* SYSCALL/SYSRET */
    675  1.113   msaitoh #define CPUID_XD	0x00100000	/* Execute Disable (like CPUID_NOX) */
    676  1.173      maxv #define CPUID_PAGE1GB	0x04000000	/* 1GB Large Page Support */
    677  1.113   msaitoh #define CPUID_RDTSCP	0x08000000	/* Read TSC Pair Instruction */
    678  1.113   msaitoh #define CPUID_EM64T	0x20000000	/* Intel EM64T */
    679  1.113   msaitoh 
    680  1.179   msaitoh #define CPUID_INTEL_EXT_FLAGS	"\20"			     \
    681  1.113   msaitoh 	"\14" "SYSCALL/SYSRET"	"\25" "XD"	"\33" "P1GB" \
    682  1.113   msaitoh 	"\34" "RDTSCP"	"\36" "EM64T"
    683  1.113   msaitoh 
    684  1.183   msaitoh /* %ecx */
    685  1.183   msaitoh #define CPUID_LAHF	__BIT(0)       /* LAHF/SAHF in IA-32e mode, 64bit sub*/
    686  1.179   msaitoh 		/*	__BIT(5) */	/* LZCNT. Same as AMD's CPUID_ABM */
    687  1.179   msaitoh #define CPUID_PREFETCHW	__BIT(8)	/* PREFETCHW */
    688  1.113   msaitoh 
    689  1.113   msaitoh #define CPUID_INTEL_FLAGS4	"\20"				\
    690  1.113   msaitoh 	"\1" "LAHF"	"\02" "B01"	"\03" "B02"		\
    691  1.113   msaitoh 			"\06" "LZCNT"				\
    692  1.113   msaitoh 	"\11" "PREFETCHW"
    693  1.113   msaitoh 
    694  1.113   msaitoh 
    695  1.183   msaitoh /*
    696  1.183   msaitoh  * AMD/VIA extended features.
    697  1.183   msaitoh  * CPUID Fn80000001
    698  1.183   msaitoh  */
    699  1.183   msaitoh /* %edx */
    700   1.32      yamt /*	CPUID_SYSCALL			   SYSCALL/SYSRET */
    701    1.1      fvdl #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    702    1.5  drochner #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    703    1.1      fvdl #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    704  1.119   msaitoh /*	CPUID_MMX			   MMX supported */
    705  1.119   msaitoh /*	CPUID_FXSR			   fast FP/MMX save/restore */
    706   1.27  pgoyette #define CPUID_FFXSR	0x02000000	/* FXSAVE/FXSTOR Extensions */
    707  1.173      maxv /*	CPUID_PAGE1GB			   1GB Large Page Support */
    708   1.60  drochner /*	CPUID_RDTSCP			   Read TSC Pair Instruction */
    709   1.32      yamt /*	CPUID_EM64T			   Long mode */
    710    1.1      fvdl #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    711    1.1      fvdl #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    712    1.1      fvdl 
    713  1.179   msaitoh #define CPUID_EXT_FLAGS	"\20"						\
    714  1.119   msaitoh 						"\14" "SYSCALL/SYSRET"	\
    715  1.119   msaitoh 							"\24" "MPC"	\
    716  1.119   msaitoh 	"\25" "NOX"			"\27" "MMXX"	"\30" "MMX"	\
    717  1.119   msaitoh 	"\31" "FXSR"	"\32" "FFXSR"	"\33" "P1GB"	"\34" "RDTSCP"	\
    718  1.119   msaitoh 			"\36" "LONG"	"\37" "3DNOW2"	"\40" "3DNOW"
    719    1.1      fvdl 
    720  1.183   msaitoh /* %ecx (AMD) */
    721   1.53     njoly /* 	CPUID_LAHF			   LAHF/SAHF instruction */
    722  1.179   msaitoh #define CPUID_CMPLEGACY	  __BIT(1)	/* Compare Legacy */
    723  1.179   msaitoh #define CPUID_SVM	  __BIT(2)	/* Secure Virtual Machine */
    724  1.179   msaitoh #define CPUID_EAPIC	  __BIT(3)	/* Extended APIC space */
    725  1.179   msaitoh #define CPUID_ALTMOVCR0	  __BIT(4)	/* Lock Mov Cr0 */
    726  1.179   msaitoh #define CPUID_ABM	  __BIT(5)	/* LZCNT instruction */
    727  1.179   msaitoh #define CPUID_SSE4A	  __BIT(6)	/* SSE4A instruction set */
    728  1.179   msaitoh #define CPUID_MISALIGNSSE __BIT(7)	/* Misaligned SSE */
    729  1.179   msaitoh #define CPUID_3DNOWPF	  __BIT(8)	/* 3DNow Prefetch */
    730  1.179   msaitoh #define CPUID_OSVW	  __BIT(9)	/* OS visible workarounds */
    731  1.179   msaitoh #define CPUID_IBS	  __BIT(10)	/* Instruction Based Sampling */
    732  1.179   msaitoh #define CPUID_XOP	  __BIT(11)	/* XOP instruction set */
    733  1.179   msaitoh #define CPUID_SKINIT	  __BIT(12)	/* SKINIT */
    734  1.179   msaitoh #define CPUID_WDT	  __BIT(13)	/* watchdog timer support */
    735  1.179   msaitoh #define CPUID_LWP	  __BIT(15)	/* Light Weight Profiling */
    736  1.179   msaitoh #define CPUID_FMA4	  __BIT(16)	/* FMA4 instructions */
    737  1.179   msaitoh #define CPUID_TCE	  __BIT(17)	/* Translation cache Extension */
    738  1.179   msaitoh #define CPUID_NODEID	  __BIT(19)	/* NodeID MSR available */
    739  1.179   msaitoh #define CPUID_TBM	  __BIT(21)	/* TBM instructions */
    740  1.179   msaitoh #define CPUID_TOPOEXT	  __BIT(22)	/* cpuid Topology Extension */
    741  1.179   msaitoh #define CPUID_PCEC	  __BIT(23)	/* Perf Ctr Ext Core */
    742  1.179   msaitoh #define CPUID_PCENB	  __BIT(24)	/* Perf Ctr Ext NB */
    743  1.179   msaitoh #define CPUID_SPM	  __BIT(25)	/* Stream Perf Mon */
    744  1.179   msaitoh #define CPUID_DBE	  __BIT(26)	/* Data Breakpoint Extension */
    745  1.179   msaitoh #define CPUID_PTSC	  __BIT(27)	/* PerfTsc */
    746  1.179   msaitoh #define CPUID_L2IPERFC	  __BIT(28)	/* L2I performance counter Extension */
    747  1.179   msaitoh #define CPUID_MWAITX	  __BIT(29)	/* MWAITX/MONITORX support */
    748  1.186   msaitoh #define CPUID_ADDRMASKEXT __BIT(30)	/* Breakpoint Addressing Mask ext. */
    749   1.28    cegger 
    750  1.179   msaitoh #define CPUID_AMD_FLAGS4	"\20"					    \
    751  1.179   msaitoh 	"\1" "LAHF"	"\2" "CMPLEGACY" "\3" "SVM"	"\4" "EAPIC"	    \
    752   1.61       dsl 	"\5" "ALTMOVCR0" "\6" "LZCNT"	"\7" "SSE4A"	"\10" "MISALIGNSSE" \
    753  1.179   msaitoh 	"\11" "3DNOWPREFETCH"						    \
    754  1.179   msaitoh 			"\12" "OSVW"	"\13" "IBS"	"\14" "XOP"	    \
    755  1.179   msaitoh 	"\15" "SKINIT"	"\16" "WDT"	"\17" "B14"	"\20" "LWP"	    \
    756  1.179   msaitoh 	"\21" "FMA4"	"\22" "TCE"	"\23" "B18"	"\24" "NodeID"	    \
    757  1.179   msaitoh 	"\25" "B20"	"\26" "TBM"	"\27" "TopoExt"	"\30" "PCExtC"	    \
    758  1.179   msaitoh 	"\31" "PCExtNB"	"\32" "StrmPM"	"\33" "DBExt"	"\34" "PerfTsc"	    \
    759  1.186   msaitoh 	"\35" "L2IPERFC" "\36" "MWAITX"	"\37" "AddrMaskExt" "\40" "B31"
    760   1.30    cegger 
    761   1.30    cegger /*
    762  1.195   msaitoh  * Advanced Power Management and RAS.
    763  1.183   msaitoh  * CPUID Fn8000_0007
    764  1.161   msaitoh  *
    765  1.161   msaitoh  * Only ITSC is for both Intel and AMD. Others are only for AMD.
    766  1.195   msaitoh  *
    767  1.195   msaitoh  *	%ebx: RAS capabilities. See below.
    768  1.195   msaitoh  *	%ecx: Processor Power Monitoring Interface.
    769  1.195   msaitoh  *	%edx: See below.
    770  1.195   msaitoh  *
    771   1.30    cegger  */
    772  1.195   msaitoh /* %ebx */
    773  1.195   msaitoh #define CPUID_RAS_OVFL_RECOV __BIT(0) /* MCA Overflow Recovery */
    774  1.195   msaitoh #define CPUID_RAS_SUCCOR  __BIT(1) /* Sw UnCorr. err. COntainment & Recovery */
    775  1.195   msaitoh #define CPUID_RAS_MCAX	  __BIT(3) /* MCA Extension */
    776  1.195   msaitoh 
    777  1.195   msaitoh #define CPUID_RAS_FLAGS		"\20"					      \
    778  1.195   msaitoh 	"\1OVFL_RECOV"	"\2SUCCOR"		"\4" "MCAX"
    779  1.195   msaitoh 
    780  1.183   msaitoh /* %edx */
    781  1.179   msaitoh #define CPUID_APM_TS	   __BIT(0)	/* Temperature Sensor */
    782  1.179   msaitoh #define CPUID_APM_FID	   __BIT(1)	/* Frequency ID control */
    783  1.179   msaitoh #define CPUID_APM_VID	   __BIT(2)	/* Voltage ID control */
    784  1.179   msaitoh #define CPUID_APM_TTP	   __BIT(3)	/* THERMTRIP (PCI F3xE4 register) */
    785  1.179   msaitoh #define CPUID_APM_HTC	   __BIT(4)	/* Hardware thermal control (HTC) */
    786  1.179   msaitoh #define CPUID_APM_STC	   __BIT(5)	/* Software thermal control (STC) */
    787  1.179   msaitoh #define CPUID_APM_100	   __BIT(6)	/* 100MHz multiplier control */
    788  1.179   msaitoh #define CPUID_APM_HWP	   __BIT(7)	/* HW P-State control */
    789  1.183   msaitoh #define CPUID_APM_ITSC	   __BIT(8)	/* Invariant TSC */
    790  1.183   msaitoh #define CPUID_APM_CPB	   __BIT(9)	/* Core Performance Boost */
    791  1.179   msaitoh #define CPUID_APM_EFF	   __BIT(10)	/* Effective Frequency (read-only) */
    792  1.183   msaitoh #define CPUID_APM_PROCFI   __BIT(11)	/* Processor Feedback Interface */
    793  1.183   msaitoh #define CPUID_APM_PROCPR   __BIT(12)	/* Processor Power Reporting */
    794  1.179   msaitoh #define CPUID_APM_CONNSTBY __BIT(13)	/* Connected Standby */
    795  1.179   msaitoh #define CPUID_APM_RAPL	   __BIT(14)	/* Running Average Power Limit */
    796  1.149   msaitoh 
    797  1.149   msaitoh #define CPUID_APM_FLAGS		"\20"					      \
    798  1.149   msaitoh 	"\1" "TS"	"\2" "FID"	"\3" "VID"	"\4" "TTP"	      \
    799  1.149   msaitoh 	"\5" "HTC"	"\6" "STC"	"\7" "100"	"\10" "HWP"	      \
    800  1.160   msaitoh 	"\11" "ITSC"	"\12" "CPB"	"\13" "EffFreq"	"\14" "PROCFI"	      \
    801  1.149   msaitoh 	"\15" "PROCPR"	"\16" "CONNSTBY" "\17" "RAPL"
    802   1.30    cegger 
    803  1.151   msaitoh /*
    804  1.183   msaitoh  * AMD Processor Capacity Parameters and Extended Features.
    805  1.151   msaitoh  * CPUID Fn8000_0008
    806  1.151   msaitoh  * %eax: Long Mode Size Identifiers
    807  1.151   msaitoh  * %ebx: Extended Feature Identifiers
    808  1.151   msaitoh  * %ecx: Size Identifiers
    809  1.164   msaitoh  * %edx: RDPRU Register Identifier Range
    810  1.151   msaitoh  */
    811  1.151   msaitoh 
    812  1.151   msaitoh /* %ebx */
    813  1.185   msaitoh #define CPUID_CAPEX_CLZERO	   __BIT(0)  /* CLZERO instruction */
    814  1.185   msaitoh #define CPUID_CAPEX_IRPERF	   __BIT(1)  /* InstRetCntMsr */
    815  1.185   msaitoh #define CPUID_CAPEX_XSAVEERPTR	   __BIT(2)  /* RstrFpErrPtrs by XRSTOR */
    816  1.185   msaitoh #define CPUID_CAPEX_RDPRU	   __BIT(4)  /* RDPRU instruction */
    817  1.192   msaitoh #define CPUID_CAPEX_MBE		   __BIT(6)  /* Memory Bandwidth Enforcement */
    818  1.185   msaitoh #define CPUID_CAPEX_MCOMMIT	   __BIT(8)  /* MCOMMIT instruction */
    819  1.185   msaitoh #define CPUID_CAPEX_WBNOINVD	   __BIT(9)  /* WBNOINVD instruction */
    820  1.185   msaitoh #define CPUID_CAPEX_IBPB	   __BIT(12) /* Speculation Control IBPB */
    821  1.186   msaitoh #define CPUID_CAPEX_INT_WBINVD	   __BIT(13) /* Interruptable WB[NO]INVD */
    822  1.185   msaitoh #define CPUID_CAPEX_IBRS	   __BIT(14) /* Speculation Control IBRS */
    823  1.185   msaitoh #define CPUID_CAPEX_STIBP	   __BIT(15) /* Speculation Control STIBP */
    824  1.185   msaitoh #define CPUID_CAPEX_IBRS_ALWAYSON  __BIT(16) /* IBRS always on mode */
    825  1.185   msaitoh #define CPUID_CAPEX_STIBP_ALWAYSON __BIT(17) /* STIBP always on mode */
    826  1.185   msaitoh #define CPUID_CAPEX_PREFER_IBRS	   __BIT(18) /* IBRS preferred */
    827  1.186   msaitoh #define CPUID_CAPEX_IBRS_SAMEMODE  __BIT(19) /* IBRS same speculation limits */
    828  1.186   msaitoh #define CPUID_CAPEX_EFER_LSMSLE_UN __BIT(20) /* EFER.LMSLE is unsupported */
    829  1.192   msaitoh #define CPUID_CAPEX_AMD_PPIN	   __BIT(23) /* Protected Processor Inventory Number */
    830  1.185   msaitoh #define CPUID_CAPEX_SSBD	   __BIT(24) /* Speculation Control SSBD */
    831  1.185   msaitoh #define CPUID_CAPEX_VIRT_SSBD	   __BIT(25) /* Virt Spec Control SSBD */
    832  1.185   msaitoh #define CPUID_CAPEX_SSB_NO	   __BIT(26) /* SSBD not required */
    833  1.192   msaitoh #define CPUID_CAPEX_CPPC	   __BIT(27) /* Collaborative Processor Perf. Control */
    834  1.187    andvar #define CPUID_CAPEX_PSFD	   __BIT(28) /* Predictive Store Forward Dis */
    835  1.195   msaitoh #define CPUID_CAPEX_BTC_NO	   __BIT(29) /* Branch Type Confusion NO */
    836  1.185   msaitoh 
    837  1.185   msaitoh #define CPUID_CAPEX_FLAGS	"\20"					   \
    838  1.185   msaitoh 	"\1CLZERO"	"\2IRPERF"	"\3XSAVEERPTR"			   \
    839  1.192   msaitoh 	"\5RDPRU"			"\7MBE"				   \
    840  1.185   msaitoh 	"\11MCOMMIT"	"\12WBNOINVD"	"\13B10"			   \
    841  1.186   msaitoh 	"\15IBPB"	"\16INT_WBINVD"	"\17IBRS"	"\20STIBP"	   \
    842  1.186   msaitoh 	"\21IBRS_ALWAYSON" "\22STIBP_ALWAYSON" "\23PREFER_IBRS"		   \
    843  1.186   msaitoh 							"\24IBRS_SAMEMODE" \
    844  1.192   msaitoh 	"\25EFER_LSMSLE_UN"				"\30PPIN"	   \
    845  1.192   msaitoh 	"\31SSBD"	"\32VIRT_SSBD"	"\33SSB_NO"	"\34CPPC"	   \
    846  1.195   msaitoh 	"\35PSFD"	"\36BTC_NO"
    847  1.151   msaitoh 
    848  1.184   msaitoh /* %ecx */
    849  1.192   msaitoh #define CPUID_CAPEX_PerfTscSize	__BITS(17,16)	/* Perf. tstamp counter size */
    850  1.192   msaitoh #define CPUID_CAPEX_ApicIdSize	__BITS(15,12)	/* APIC ID Size */
    851  1.192   msaitoh #define CPUID_CAPEX_NC		__BITS(7,0)	/* Number of threads - 1 */
    852  1.184   msaitoh 
    853  1.183   msaitoh /*
    854  1.183   msaitoh  * AMD SVM Revision and Feature.
    855  1.183   msaitoh  * CPUID Fn8000_000a
    856  1.183   msaitoh  */
    857  1.183   msaitoh 
    858  1.183   msaitoh /* %eax: SVM revision */
    859  1.172      maxv #define CPUID_AMD_SVM_REV		__BITS(7,0)
    860  1.172      maxv 
    861  1.183   msaitoh /* %edx: SVM features */
    862  1.183   msaitoh #define CPUID_AMD_SVM_NP	      __BIT(0)  /* Nested Paging */
    863  1.183   msaitoh #define CPUID_AMD_SVM_LbrVirt	      __BIT(1)  /* LBR virtualization */
    864  1.183   msaitoh #define CPUID_AMD_SVM_SVML	      __BIT(2)  /* SVM Lock */
    865  1.183   msaitoh #define CPUID_AMD_SVM_NRIPS	      __BIT(3)  /* NRIP Save on #VMEXIT */
    866  1.183   msaitoh #define CPUID_AMD_SVM_TSCRateCtrl     __BIT(4)  /* MSR-based TSC rate ctrl */
    867  1.183   msaitoh #define CPUID_AMD_SVM_VMCBCleanBits   __BIT(5)  /* VMCB Clean Bits support */
    868  1.183   msaitoh #define CPUID_AMD_SVM_FlushByASID     __BIT(6)  /* Flush by ASID */
    869  1.183   msaitoh #define CPUID_AMD_SVM_DecodeAssist    __BIT(7)  /* Decode Assists support */
    870  1.183   msaitoh #define CPUID_AMD_SVM_PauseFilter     __BIT(10) /* PAUSE intercept filter */
    871  1.183   msaitoh #define CPUID_AMD_SVM_PFThreshold     __BIT(12) /* PAUSE filter threshold */
    872  1.183   msaitoh #define CPUID_AMD_SVM_AVIC	      __BIT(13) /* Advanced Virt. Intr. Ctrl */
    873  1.183   msaitoh #define CPUID_AMD_SVM_V_VMSAVE_VMLOAD __BIT(15) /* Virtual VM{SAVE/LOAD} */
    874  1.183   msaitoh #define CPUID_AMD_SVM_vGIF	      __BIT(16) /* Virtualized GIF */
    875  1.183   msaitoh #define CPUID_AMD_SVM_GMET	      __BIT(17) /* Guest Mode Execution Trap */
    876  1.194   msaitoh #define CPUID_AMD_SVM_X2AVIC	      __BIT(18) /* Virt. Intr. Ctrl 4 x2APIC */
    877  1.186   msaitoh #define CPUID_AMD_SVM_SSSCHECK	      __BIT(19)  /* Shadow Stack restrictions */
    878  1.183   msaitoh #define CPUID_AMD_SVM_SPEC_CTRL	      __BIT(20) /* SPEC_CTRL virtualization */
    879  1.195   msaitoh #define CPUID_AMD_SVM_ROGPT	      __BIT(21) /* Read-Only Guest PTable */
    880  1.192   msaitoh #define CPUID_AMD_SVM_HOST_MCE_OVERRIDE __BIT(23) /* #MC intercept */
    881  1.183   msaitoh #define CPUID_AMD_SVM_TLBICTL	      __BIT(24) /* TLB Intercept Control */
    882  1.194   msaitoh #define CPUID_AMD_SVM_VNMI	      __BIT(25) /* NMI Virtualization */
    883  1.194   msaitoh #define CPUID_AMD_SVM_IBSVIRT	      __BIT(26) /* IBS Virtualization */
    884  1.162   msaitoh 
    885  1.162   msaitoh #define CPUID_AMD_SVM_FLAGS	 "\20"					\
    886  1.105   msaitoh 	"\1" "NP"	"\2" "LbrVirt"	"\3" "SVML"	"\4" "NRIPS"	\
    887  1.105   msaitoh 	"\5" "TSCRate"	"\6" "VMCBCleanBits" 				\
    888  1.105   msaitoh 			        "\7" "FlushByASID" "\10" "DecodeAssist"	\
    889  1.156   msaitoh 	"\11" "B08"	"\12" "B09"	"\13" "PauseFilter" "\14" "B11"	\
    890  1.105   msaitoh 	"\15" "PFThreshold" "\16" "AVIC" "\17" "B14"			\
    891  1.105   msaitoh 						"\20" "V_VMSAVE_VMLOAD"	\
    892  1.194   msaitoh 	"\21" "VGIF"	"\22" "GMET"	"\23x2AVIC"	"\24SSSCHECK"	\
    893  1.195   msaitoh 	"\25" "SPEC_CTRL" "\26" "ROGPT"		"\30HOST_MCE_OVERRIDE"	\
    894  1.194   msaitoh 	"\31" "TLBICTL"	"\32VNMI"	"\33IBSVIRT"	"\34B27"	\
    895  1.186   msaitoh 	"\35B28"
    896   1.70   msaitoh 
    897    1.4     soren /*
    898  1.195   msaitoh  * AMD Instruction-Based Sampling Capabilities.
    899  1.195   msaitoh  * CPUID Fn8000_001b
    900  1.195   msaitoh  */
    901  1.195   msaitoh /* %eax */
    902  1.195   msaitoh #define CPUID_IBS_FFV		__BIT(0)  /* Feature Flags Valid */
    903  1.195   msaitoh #define CPUID_IBS_FETCHSUM	__BIT(1)  /* Fetch Sampling */
    904  1.195   msaitoh #define CPUID_IBS_OPSAM		__BIT(2)  /* execution SAMpling */
    905  1.195   msaitoh #define CPUID_IBS_RDWROPCNT	__BIT(3)  /* Read Write of Op Counter */
    906  1.195   msaitoh #define CPUID_IBS_OPCNT		__BIT(4)  /* OP CouNTing mode */
    907  1.195   msaitoh #define CPUID_IBS_BRNTRGT	__BIT(5)  /* Branch Target */
    908  1.195   msaitoh #define CPUID_IBS_OPCNTEXT	__BIT(6)  /* OpCurCnt and OpMaxCnt extended */
    909  1.195   msaitoh #define CPUID_IBS_RIPINVALIDCHK	__BIT(7)  /* Invalid RIP indication */
    910  1.195   msaitoh #define CPUID_IBS_OPBRNFUSE	__BIT(8)  /* Fused branch micro-op indicate */
    911  1.195   msaitoh #define CPUID_IBS_L3MISSFILT	__BIT(11) /* L3 Miss Filtering */
    912  1.195   msaitoh 
    913  1.195   msaitoh #define CPUID_IBS_FLAGS	 "\20"						   \
    914  1.195   msaitoh 	"\1IBSFFV"	"\2FetchSam"	"\3OpSam"	"\4RdWrOpCnt"	   \
    915  1.195   msaitoh 	"\5OpCnt"	"\6BrnTrgt"	"\7OpCntExt"	"\10RipInvalidChk" \
    916  1.195   msaitoh 	"\11OpBrnFuse"	"\12B9"				"\14IbsL3MissFiltering"
    917  1.195   msaitoh 
    918  1.195   msaitoh /*
    919  1.183   msaitoh  * AMD Cache Topology Information.
    920  1.183   msaitoh  * CPUID Fn8000_001d
    921  1.150   msaitoh  * It's almost the same as Intel Deterministic Cache Parameter Leaf(0x04)
    922  1.150   msaitoh  * except the following:
    923  1.150   msaitoh  *	No Cores/package (%eax bit 31..26)
    924  1.150   msaitoh  *	No Complex cache indexing (%edx bit 2)
    925  1.150   msaitoh  */
    926  1.150   msaitoh 
    927  1.150   msaitoh /*
    928  1.193   msaitoh  * AMD Processor Topology Information.
    929  1.193   msaitoh  * CPUID Fn8000_001e
    930  1.193   msaitoh  * %eax: Extended APIC ID.
    931  1.193   msaitoh  * %ebx: Core Identifiers.
    932  1.193   msaitoh  * %ecx: Node Identifiers.
    933  1.193   msaitoh  */
    934  1.193   msaitoh 
    935  1.193   msaitoh /* %ebx */
    936  1.193   msaitoh #define CPUID_AMD_PROCT_COREID		   __BITS(7,0)	/* Core ID */
    937  1.193   msaitoh #define CPUID_AMD_PROCT_THREADS_PER_CORE   __BITS(15,8)	/* Threads/Core - 1 */
    938  1.193   msaitoh 
    939  1.193   msaitoh /* %ecx */
    940  1.193   msaitoh #define CPUID_AMD_PROCT_NODEID		   __BITS(7,0)	/* Node ID */
    941  1.193   msaitoh #define CPUID_AMD_PROCT_NODE_PER_PROCESSOR __BITS(10,8)	/* Node/Processor -1 */
    942  1.193   msaitoh 
    943  1.193   msaitoh /*
    944  1.183   msaitoh  * AMD Encrypted Memory Capabilities.
    945  1.183   msaitoh  * CPUID Fn8000_001f
    946  1.154   msaitoh  * %eax: flags
    947  1.154   msaitoh  * %ebx:  5-0: Cbit Position
    948  1.154   msaitoh  *       11-6: PhysAddrReduction
    949  1.162   msaitoh  *      15-12: NumVMPL
    950  1.154   msaitoh  * %ecx: 31-0: NumEncryptedGuests
    951  1.154   msaitoh  * %edx: 31-0: MinSevNoEsAsid
    952  1.154   msaitoh  */
    953  1.154   msaitoh #define CPUID_AMD_ENCMEM_SME	__BIT(0)   /* Secure Memory Encryption */
    954  1.154   msaitoh #define CPUID_AMD_ENCMEM_SEV	__BIT(1)   /* Secure Encrypted Virtualiz. */
    955  1.154   msaitoh #define CPUID_AMD_ENCMEM_PGFLMSR __BIT(2)  /* Page Flush MSR */
    956  1.154   msaitoh #define CPUID_AMD_ENCMEM_SEVES	__BIT(3)   /* SEV Encrypted State */
    957  1.162   msaitoh #define CPUID_AMD_ENCMEM_SEV_SNP __BIT(4)  /* Secure Nested Paging */
    958  1.162   msaitoh #define CPUID_AMD_ENCMEM_VMPL	__BIT(5)   /* Virtual Machine Privilege Lvl */
    959  1.195   msaitoh #define CPUID_AMD_ENCMEM_RPMQUERY __BIT(6) /* RMPQUERY instruction */
    960  1.195   msaitoh #define CPUID_AMD_ENCMEM_VMPLSSS __BIT(7)  /* VMPL Secure Shadow Stack */
    961  1.186   msaitoh #define CPUID_AMD_ENCMEM_SECTSC	__BIT(8)   /* Secure TSC */
    962  1.195   msaitoh #define CPUID_AMD_ENCMEM_TSCAUX_V __BIT(9)  /* TSC AUX Virtualization */
    963  1.162   msaitoh #define CPUID_AMD_ENCMEM_HECC	__BIT(10) /* HW Enf Cache Coh across enc dom */
    964  1.162   msaitoh #define CPUID_AMD_ENCMEM_64BH	__BIT(11)  /* 64Bit Host */
    965  1.162   msaitoh #define CPUID_AMD_ENCMEM_RSTRINJ __BIT(12) /* Restricted Injection */
    966  1.162   msaitoh #define CPUID_AMD_ENCMEM_ALTINJ	__BIT(13)  /* Alternate Injection */
    967  1.162   msaitoh #define CPUID_AMD_ENCMEM_DBGSWAP __BIT(14) /* Debug Swap */
    968  1.162   msaitoh #define CPUID_AMD_ENCMEM_PREVHOSTIBS __BIT(15) /* Prevent Host IBS */
    969  1.154   msaitoh #define CPUID_AMD_ENCMEM_VTE	__BIT(16)  /* Virtual Transparent Encryption */
    970  1.195   msaitoh 
    971  1.195   msaitoh #define CPUID_AMD_ENCMEM_VMGEXITP __BIT(17) /* VMGEXIT Parameter */
    972  1.195   msaitoh #define CPUID_AMD_ENCMEM_VIRTTOM __BIT(18)  /* Virtual TOM MSR */
    973  1.195   msaitoh #define CPUID_AMD_ENCMEM_IBSVGUEST __BIT(19) /* IBS Virt. for SEV-ES guest */
    974  1.195   msaitoh #define CPUID_AMD_ENCMEM_VMSA_REGPROT __BIT(24) /* VmsaRegProt */
    975  1.195   msaitoh #define CPUID_AMD_ENCMEM_SMTPROTECT __BIT(25) /* SMT Protection */
    976  1.195   msaitoh #define CPUID_AMD_ENCMEM_SVSM_COMMPAGE __BIT(28) /* SVSM Communication Page */
    977  1.195   msaitoh #define CPUID_AMD_ENCMEM_NESTED_VSMP __BIT(29) /* VIRT_{RMPUPDATE,PSMASH} */
    978  1.154   msaitoh 
    979  1.154   msaitoh #define CPUID_AMD_ENCMEM_FLAGS	 "\20"					      \
    980  1.155   msaitoh 	"\1" "SME"	"\2" "SEV"	"\3" "PageFlushMsr"	"\4" "SEV-ES" \
    981  1.195   msaitoh 	"\5" "SEV-SNP"	"\6" "VMPL"	"\7RMPQUERY"	"\10VmplSSS"	      \
    982  1.195   msaitoh 	"\11SecureTSC"	"\12TscAuxVirt"	"\13HwEnfCacheCoh"  "\14" "64BitHost" \
    983  1.162   msaitoh 	"\15" "RSTRINJ"	"\16" "ALTINJ"	"\17" "DebugSwap" "\20PreventHostlbs" \
    984  1.195   msaitoh 	"\21VTE"      "\22VmgexitParam" "\23VirtualTomMsr" "\24IbsVirtGuest"  \
    985  1.195   msaitoh 	"\31VmsaRegProt" "\32SmtProtection"				      \
    986  1.195   msaitoh 	"\35SvsmCommPageMSR" "\36NestedVirtSnpMsr"
    987  1.154   msaitoh 
    988  1.154   msaitoh /*
    989  1.183   msaitoh  * Centaur Extended Feature flags.
    990   1.15    daniel  */
    991   1.17  christos #define CPUID_VIA_HAS_RNG	0x00000004	/* Random number generator */
    992   1.17  christos #define CPUID_VIA_DO_RNG	0x00000008
    993   1.17  christos #define CPUID_VIA_HAS_ACE	0x00000040	/* AES Encryption */
    994   1.17  christos #define CPUID_VIA_DO_ACE	0x00000080
    995   1.17  christos #define CPUID_VIA_HAS_ACE2	0x00000100	/* AES+CTR instructions */
    996   1.17  christos #define CPUID_VIA_DO_ACE2	0x00000200
    997   1.17  christos #define CPUID_VIA_HAS_PHE	0x00000400	/* SHA1+SHA256 HMAC */
    998   1.17  christos #define CPUID_VIA_DO_PHE	0x00000800
    999   1.17  christos #define CPUID_VIA_HAS_PMM	0x00001000	/* RSA Instructions */
   1000   1.17  christos #define CPUID_VIA_DO_PMM	0x00002000
   1001   1.15    daniel 
   1002  1.179   msaitoh #define CPUID_FLAGS_PADLOCK	"\20"					    \
   1003   1.61       dsl 	"\3" "RNG"	"\7" "AES"	"\11" "AES/CTR"	"\13" "SHA1/SHA256" \
   1004   1.61       dsl 	"\15" "RSA"
   1005   1.15    daniel 
   1006   1.15    daniel /*
   1007  1.146      maxv  * Model-Specific Registers
   1008    1.1      fvdl  */
   1009    1.1      fvdl #define MSR_TSC			0x010
   1010   1.81   msaitoh #define MSR_IA32_PLATFORM_ID	0x017
   1011    1.1      fvdl #define MSR_APICBASE		0x01b
   1012   1.97    nonaka #define 	APICBASE_BSP		0x00000100	/* boot processor */
   1013   1.97    nonaka #define 	APICBASE_EXTD		0x00000400	/* x2APIC mode */
   1014   1.97    nonaka #define 	APICBASE_EN		0x00000800	/* software enable */
   1015  1.101      maxv /*
   1016  1.101      maxv  * APICBASE_PHYSADDR is actually variable-sized on some CPUs. But we're
   1017  1.101      maxv  * only interested in the initial value, which is guaranteed to fit the
   1018  1.101      maxv  * first 32 bits. So this macro is fine.
   1019  1.101      maxv  */
   1020   1.97    nonaka #define 	APICBASE_PHYSADDR	0xfffff000	/* physical address */
   1021    1.1      fvdl #define MSR_EBL_CR_POWERON	0x02a
   1022   1.11   xtraeme #define MSR_EBC_FREQUENCY_ID	0x02c	/* PIV only */
   1023  1.111   msaitoh #define MSR_IA32_SPEC_CTRL	0x048
   1024  1.116      maxv #define 	IA32_SPEC_CTRL_IBRS	0x01
   1025  1.116      maxv #define 	IA32_SPEC_CTRL_STIBP	0x02
   1026  1.121      maxv #define 	IA32_SPEC_CTRL_SSBD	0x04
   1027  1.111   msaitoh #define MSR_IA32_PRED_CMD	0x049
   1028  1.117      maxv #define 	IA32_PRED_CMD_IBPB	0x01
   1029    1.1      fvdl #define MSR_BIOS_UPDT_TRIG	0x079
   1030    1.1      fvdl #define MSR_BIOS_SIGN		0x08b
   1031    1.1      fvdl #define MSR_PERFCTR0		0x0c1
   1032    1.1      fvdl #define MSR_PERFCTR1		0x0c2
   1033   1.11   xtraeme #define MSR_FSB_FREQ		0x0cd	/* Core Duo/Solo only */
   1034   1.46    jruoho #define MSR_MPERF		0x0e7
   1035   1.46    jruoho #define MSR_APERF		0x0e8
   1036   1.21   xtraeme #define MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
   1037    1.1      fvdl #define MSR_MTRRcap		0x0fe
   1038  1.110   msaitoh #define MSR_IA32_ARCH_CAPABILITIES 0x10a
   1039  1.120      maxv #define 	IA32_ARCH_RDCL_NO	0x01
   1040  1.120      maxv #define 	IA32_ARCH_IBRS_ALL	0x02
   1041  1.122      maxv #define 	IA32_ARCH_RSBA		0x04
   1042  1.130   msaitoh #define 	IA32_ARCH_SKIP_L1DFL_VMENTRY 0x08
   1043  1.121      maxv #define 	IA32_ARCH_SSB_NO	0x10
   1044  1.144      maxv #define 	IA32_ARCH_MDS_NO	0x20
   1045  1.166   msaitoh #define 	IA32_ARCH_IF_PSCHANGE_MC_NO 0x40
   1046  1.157      maxv #define 	IA32_ARCH_TSX_CTRL	0x80
   1047  1.157      maxv #define 	IA32_ARCH_TAA_NO	0x100
   1048  1.143   msaitoh #define MSR_IA32_FLUSH_CMD	0x10b
   1049  1.130   msaitoh #define 	IA32_FLUSH_CMD_L1D_FLUSH 0x01
   1050  1.143   msaitoh #define MSR_TSX_FORCE_ABORT	0x10f
   1051  1.157      maxv #define MSR_IA32_TSX_CTRL	0x122
   1052  1.157      maxv #define 	IA32_TSX_CTRL_RTM_DISABLE	__BIT(0)
   1053  1.157      maxv #define 	IA32_TSX_CTRL_TSX_CPUID_CLEAR	__BIT(1)
   1054   1.89      maxv #define MSR_SYSENTER_CS		0x174	/* PII+ only */
   1055   1.89      maxv #define MSR_SYSENTER_ESP	0x175	/* PII+ only */
   1056   1.89      maxv #define MSR_SYSENTER_EIP	0x176	/* PII+ only */
   1057    1.1      fvdl #define MSR_MCG_CAP		0x179
   1058    1.1      fvdl #define MSR_MCG_STATUS		0x17a
   1059    1.1      fvdl #define MSR_MCG_CTL		0x17b
   1060    1.1      fvdl #define MSR_EVNTSEL0		0x186
   1061    1.1      fvdl #define MSR_EVNTSEL1		0x187
   1062    1.4     soren #define MSR_PERF_STATUS		0x198	/* Pentium M */
   1063    1.4     soren #define MSR_PERF_CTL		0x199	/* Pentium M */
   1064    1.4     soren #define MSR_THERM_CONTROL	0x19a
   1065    1.4     soren #define MSR_THERM_INTERRUPT	0x19b
   1066    1.4     soren #define MSR_THERM_STATUS	0x19c
   1067    1.4     soren #define MSR_THERM2_CTL		0x19d	/* Pentium M */
   1068    1.4     soren #define MSR_MISC_ENABLE		0x1a0
   1069  1.141      maxv #define 	IA32_MISC_FAST_STR_EN	__BIT(0)
   1070  1.141      maxv #define 	IA32_MISC_ATCC_EN	__BIT(3)
   1071  1.141      maxv #define 	IA32_MISC_PERFMON_EN	__BIT(7)
   1072  1.141      maxv #define 	IA32_MISC_BTS_UNAVAIL	__BIT(11)
   1073  1.141      maxv #define 	IA32_MISC_PEBS_UNAVAIL	__BIT(12)
   1074  1.141      maxv #define 	IA32_MISC_EISST_EN	__BIT(16)
   1075  1.141      maxv #define 	IA32_MISC_MWAIT_EN	__BIT(18)
   1076  1.141      maxv #define 	IA32_MISC_LIMIT_CPUID	__BIT(22)
   1077  1.141      maxv #define 	IA32_MISC_XTPR_DIS	__BIT(23)
   1078  1.141      maxv #define 	IA32_MISC_XD_DIS	__BIT(34)
   1079   1.51    jruoho #define MSR_TEMPERATURE_TARGET	0x1a2
   1080    1.1      fvdl #define MSR_DEBUGCTLMSR		0x1d9
   1081    1.1      fvdl #define MSR_LASTBRANCHFROMIP	0x1db
   1082    1.1      fvdl #define MSR_LASTBRANCHTOIP	0x1dc
   1083    1.1      fvdl #define MSR_LASTINTFROMIP	0x1dd
   1084    1.1      fvdl #define MSR_LASTINTTOIP		0x1de
   1085    1.1      fvdl #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
   1086   1.89      maxv #define MSR_MTRRphysBase0	0x200
   1087   1.89      maxv #define MSR_MTRRphysMask0	0x201
   1088   1.89      maxv #define MSR_MTRRphysBase1	0x202
   1089   1.89      maxv #define MSR_MTRRphysMask1	0x203
   1090   1.89      maxv #define MSR_MTRRphysBase2	0x204
   1091   1.89      maxv #define MSR_MTRRphysMask2	0x205
   1092   1.89      maxv #define MSR_MTRRphysBase3	0x206
   1093   1.89      maxv #define MSR_MTRRphysMask3	0x207
   1094   1.89      maxv #define MSR_MTRRphysBase4	0x208
   1095   1.89      maxv #define MSR_MTRRphysMask4	0x209
   1096   1.89      maxv #define MSR_MTRRphysBase5	0x20a
   1097   1.89      maxv #define MSR_MTRRphysMask5	0x20b
   1098   1.89      maxv #define MSR_MTRRphysBase6	0x20c
   1099   1.89      maxv #define MSR_MTRRphysMask6	0x20d
   1100   1.89      maxv #define MSR_MTRRphysBase7	0x20e
   1101   1.89      maxv #define MSR_MTRRphysMask7	0x20f
   1102   1.89      maxv #define MSR_MTRRphysBase8	0x210
   1103   1.89      maxv #define MSR_MTRRphysMask8	0x211
   1104   1.89      maxv #define MSR_MTRRphysBase9	0x212
   1105   1.89      maxv #define MSR_MTRRphysMask9	0x213
   1106   1.89      maxv #define MSR_MTRRphysBase10	0x214
   1107   1.89      maxv #define MSR_MTRRphysMask10	0x215
   1108   1.89      maxv #define MSR_MTRRphysBase11	0x216
   1109   1.89      maxv #define MSR_MTRRphysMask11	0x217
   1110   1.89      maxv #define MSR_MTRRphysBase12	0x218
   1111   1.89      maxv #define MSR_MTRRphysMask12	0x219
   1112   1.89      maxv #define MSR_MTRRphysBase13	0x21a
   1113   1.89      maxv #define MSR_MTRRphysMask13	0x21b
   1114   1.89      maxv #define MSR_MTRRphysBase14	0x21c
   1115   1.89      maxv #define MSR_MTRRphysMask14	0x21d
   1116   1.89      maxv #define MSR_MTRRphysBase15	0x21e
   1117   1.89      maxv #define MSR_MTRRphysMask15	0x21f
   1118   1.89      maxv #define MSR_MTRRfix64K_00000	0x250
   1119   1.89      maxv #define MSR_MTRRfix16K_80000	0x258
   1120   1.89      maxv #define MSR_MTRRfix16K_A0000	0x259
   1121   1.89      maxv #define MSR_MTRRfix4K_C0000	0x268
   1122   1.89      maxv #define MSR_MTRRfix4K_C8000	0x269
   1123   1.89      maxv #define MSR_MTRRfix4K_D0000	0x26a
   1124   1.89      maxv #define MSR_MTRRfix4K_D8000	0x26b
   1125   1.89      maxv #define MSR_MTRRfix4K_E0000	0x26c
   1126   1.89      maxv #define MSR_MTRRfix4K_E8000	0x26d
   1127   1.89      maxv #define MSR_MTRRfix4K_F0000	0x26e
   1128   1.89      maxv #define MSR_MTRRfix4K_F8000	0x26f
   1129   1.89      maxv #define MSR_CR_PAT		0x277
   1130    1.1      fvdl #define MSR_MTRRdefType		0x2ff
   1131    1.1      fvdl #define MSR_MC0_CTL		0x400
   1132    1.1      fvdl #define MSR_MC0_STATUS		0x401
   1133    1.1      fvdl #define MSR_MC0_ADDR		0x402
   1134    1.1      fvdl #define MSR_MC0_MISC		0x403
   1135    1.1      fvdl #define MSR_MC1_CTL		0x404
   1136    1.1      fvdl #define MSR_MC1_STATUS		0x405
   1137    1.1      fvdl #define MSR_MC1_ADDR		0x406
   1138    1.1      fvdl #define MSR_MC1_MISC		0x407
   1139    1.1      fvdl #define MSR_MC2_CTL		0x408
   1140    1.1      fvdl #define MSR_MC2_STATUS		0x409
   1141    1.1      fvdl #define MSR_MC2_ADDR		0x40a
   1142    1.1      fvdl #define MSR_MC2_MISC		0x40b
   1143   1.93      maxv #define MSR_MC3_CTL		0x40c
   1144   1.93      maxv #define MSR_MC3_STATUS		0x40d
   1145   1.93      maxv #define MSR_MC3_ADDR		0x40e
   1146   1.93      maxv #define MSR_MC3_MISC		0x40f
   1147   1.93      maxv #define MSR_MC4_CTL		0x410
   1148   1.93      maxv #define MSR_MC4_STATUS		0x411
   1149   1.93      maxv #define MSR_MC4_ADDR		0x412
   1150   1.93      maxv #define MSR_MC4_MISC		0x413
   1151   1.52      yamt 				/* 0x480 - 0x490 VMX */
   1152   1.96    nonaka #define MSR_X2APIC_BASE		0x800	/* 0x800 - 0xBFF */
   1153   1.96    nonaka #define  MSR_X2APIC_ID			0x002	/* x2APIC ID. (RO) */
   1154   1.96    nonaka #define  MSR_X2APIC_VERS		0x003	/* Version. (RO) */
   1155   1.96    nonaka #define  MSR_X2APIC_TPRI		0x008	/* Task Prio. (RW) */
   1156   1.96    nonaka #define  MSR_X2APIC_PPRI		0x00a	/* Processor prio. (RO) */
   1157   1.96    nonaka #define  MSR_X2APIC_EOI			0x00b	/* End Int. (W) */
   1158   1.96    nonaka #define  MSR_X2APIC_LDR			0x00d	/* Logical dest. (RO) */
   1159   1.96    nonaka #define  MSR_X2APIC_SVR			0x00f	/* Spurious intvec (RW) */
   1160   1.96    nonaka #define  MSR_X2APIC_ISR			0x010	/* In-Service Status (RO) */
   1161   1.96    nonaka #define  MSR_X2APIC_TMR			0x018	/* Trigger Mode (RO) */
   1162   1.96    nonaka #define  MSR_X2APIC_IRR			0x020	/* Interrupt Req (RO) */
   1163   1.96    nonaka #define  MSR_X2APIC_ESR			0x028	/* Err status. (RW) */
   1164   1.96    nonaka #define  MSR_X2APIC_LVT_CMCI		0x02f	/* LVT CMCI (RW) */
   1165   1.96    nonaka #define  MSR_X2APIC_ICRLO		0x030	/* Int. cmd. (RW64) */
   1166   1.96    nonaka #define  MSR_X2APIC_LVTT		0x032	/* Loc.vec.(timer) (RW) */
   1167   1.96    nonaka #define  MSR_X2APIC_TMINT		0x033	/* Loc.vec (Thermal) (RW) */
   1168   1.96    nonaka #define  MSR_X2APIC_PCINT		0x034	/* Loc.vec (Perf Mon) (RW) */
   1169   1.96    nonaka #define  MSR_X2APIC_LVINT0		0x035	/* Loc.vec (LINT0) (RW) */
   1170   1.96    nonaka #define  MSR_X2APIC_LVINT1		0x036	/* Loc.vec (LINT1) (RW) */
   1171   1.96    nonaka #define  MSR_X2APIC_LVERR		0x037	/* Loc.vec (ERROR) (RW) */
   1172   1.96    nonaka #define  MSR_X2APIC_ICR_TIMER		0x038	/* Initial count (RW) */
   1173   1.96    nonaka #define  MSR_X2APIC_CCR_TIMER		0x039	/* Current count (RO) */
   1174   1.96    nonaka #define  MSR_X2APIC_DCR_TIMER		0x03e	/* Divisor config (RW) */
   1175   1.96    nonaka #define  MSR_X2APIC_SELF_IPI		0x03f	/* SELF IPI (W) */
   1176    1.1      fvdl 
   1177    1.1      fvdl /*
   1178   1.15    daniel  * VIA "Nehemiah" MSRs
   1179   1.15    daniel  */
   1180   1.15    daniel #define MSR_VIA_RNG		0x0000110b
   1181   1.15    daniel #define MSR_VIA_RNG_ENABLE	0x00000040
   1182   1.15    daniel #define MSR_VIA_RNG_NOISE_MASK	0x00000300
   1183   1.15    daniel #define MSR_VIA_RNG_NOISE_A	0x00000000
   1184   1.15    daniel #define MSR_VIA_RNG_NOISE_B	0x00000100
   1185   1.15    daniel #define MSR_VIA_RNG_2NOISE	0x00000300
   1186   1.15    daniel #define MSR_VIA_ACE		0x00001107
   1187  1.131      maxv #define 	VIA_ACE_ALTINST	0x00000001
   1188  1.131      maxv #define 	VIA_ACE_ECX8	0x00000002
   1189  1.131      maxv #define 	VIA_ACE_ENABLE	0x10000000
   1190   1.15    daniel 
   1191   1.15    daniel /*
   1192   1.58  christos  * VIA "Eden" MSRs
   1193   1.58  christos  */
   1194   1.89      maxv #define MSR_VIA_FCR		MSR_VIA_ACE
   1195   1.58  christos 
   1196   1.58  christos /*
   1197    1.1      fvdl  * AMD K6/K7 MSRs.
   1198    1.1      fvdl  */
   1199   1.89      maxv #define MSR_K6_UWCCR		0xc0000085
   1200   1.89      maxv #define MSR_K7_EVNTSEL0		0xc0010000
   1201   1.89      maxv #define MSR_K7_EVNTSEL1		0xc0010001
   1202   1.89      maxv #define MSR_K7_EVNTSEL2		0xc0010002
   1203   1.89      maxv #define MSR_K7_EVNTSEL3		0xc0010003
   1204   1.89      maxv #define MSR_K7_PERFCTR0		0xc0010004
   1205   1.89      maxv #define MSR_K7_PERFCTR1		0xc0010005
   1206   1.89      maxv #define MSR_K7_PERFCTR2		0xc0010006
   1207   1.89      maxv #define MSR_K7_PERFCTR3		0xc0010007
   1208    1.1      fvdl 
   1209    1.1      fvdl /*
   1210   1.12        ad  * AMD K8 (Opteron) MSRs.
   1211   1.12        ad  */
   1212   1.93      maxv #define MSR_SYSCFG	0xc0010010
   1213   1.12        ad 
   1214   1.12        ad #define MSR_EFER	0xc0000080		/* Extended feature enable */
   1215   1.93      maxv #define 	EFER_SCE	0x00000001	/* SYSCALL extension */
   1216  1.108  jdolecek #define 	EFER_LME	0x00000100	/* Long Mode Enable */
   1217  1.108  jdolecek #define 	EFER_LMA	0x00000400	/* Long Mode Active */
   1218   1.93      maxv #define 	EFER_NXE	0x00000800	/* No-Execute Enabled */
   1219   1.93      maxv #define 	EFER_SVME	0x00001000	/* Secure Virtual Machine En. */
   1220   1.93      maxv #define 	EFER_LMSLE	0x00002000	/* Long Mode Segment Limit E. */
   1221   1.93      maxv #define 	EFER_FFXSR	0x00004000	/* Fast FXSAVE/FXRSTOR En. */
   1222   1.99      maxv #define 	EFER_TCE	0x00008000	/* Translation Cache Ext. */
   1223   1.12        ad 
   1224   1.12        ad #define MSR_STAR	0xc0000081		/* 32 bit syscall gate addr */
   1225   1.12        ad #define MSR_LSTAR	0xc0000082		/* 64 bit syscall gate addr */
   1226   1.12        ad #define MSR_CSTAR	0xc0000083		/* compat syscall gate addr */
   1227   1.12        ad #define MSR_SFMASK	0xc0000084		/* flags to clear on syscall */
   1228   1.12        ad 
   1229   1.12        ad #define MSR_FSBASE	0xc0000100		/* 64bit offset for fs: */
   1230   1.12        ad #define MSR_GSBASE	0xc0000101		/* 64bit offset for gs: */
   1231   1.12        ad #define MSR_KERNELGSBASE 0xc0000102		/* storage for swapgs ins */
   1232   1.12        ad 
   1233   1.28    cegger #define MSR_VMCR	0xc0010114	/* Virtual Machine Control Register */
   1234   1.28    cegger #define 	VMCR_DPD	0x00000001	/* Debug port disable */
   1235   1.89      maxv #define 	VMCR_RINIT	0x00000002	/* intercept init */
   1236   1.89      maxv #define 	VMCR_DISA20	0x00000004	/* Disable A20 masking */
   1237   1.89      maxv #define 	VMCR_LOCK	0x00000008	/* SVM Lock */
   1238   1.89      maxv #define 	VMCR_SVMED	0x00000010	/* SVME Disable */
   1239   1.28    cegger #define MSR_SVMLOCK	0xc0010118	/* SVM Lock key */
   1240   1.28    cegger 
   1241   1.12        ad /*
   1242   1.12        ad  * These require a 'passcode' for access.  See cpufunc.h.
   1243   1.12        ad  */
   1244   1.89      maxv #define MSR_HWCR	0xc0010015
   1245   1.89      maxv #define 	HWCR_TLBCACHEDIS	0x00000008
   1246   1.89      maxv #define 	HWCR_FFDIS		0x00000040
   1247   1.89      maxv 
   1248   1.89      maxv #define MSR_NB_CFG	0xc001001f
   1249   1.89      maxv #define 	NB_CFG_DISIOREQLOCK	0x0000000000000008ULL
   1250   1.89      maxv #define 	NB_CFG_DISDATMSK	0x0000001000000000ULL
   1251   1.89      maxv #define 	NB_CFG_INITAPICCPUIDLO	(1ULL << 54)
   1252   1.89      maxv 
   1253   1.89      maxv #define MSR_LS_CFG	0xc0011020
   1254  1.129      maxv #define 	LS_CFG_ERRATA_1033	__BIT(4)
   1255  1.129      maxv #define 	LS_CFG_ERRATA_793	__BIT(15)
   1256  1.129      maxv #define 	LS_CFG_ERRATA_1095	__BIT(57)
   1257   1.89      maxv #define 	LS_CFG_DIS_LS2_SQUISH	0x02000000
   1258  1.123      maxv #define 	LS_CFG_DIS_SSB_F15H	0x0040000000000000ULL
   1259  1.123      maxv #define 	LS_CFG_DIS_SSB_F16H	0x0000000200000000ULL
   1260  1.124      maxv #define 	LS_CFG_DIS_SSB_F17H	0x0000000000000400ULL
   1261   1.89      maxv 
   1262   1.89      maxv #define MSR_IC_CFG	0xc0011021
   1263   1.89      maxv #define 	IC_CFG_DIS_SEQ_PREFETCH	0x00000800
   1264  1.115      maxv #define 	IC_CFG_DIS_IND		0x00004000
   1265  1.129      maxv #define 	IC_CFG_ERRATA_776	__BIT(26)
   1266   1.89      maxv 
   1267   1.89      maxv #define MSR_DC_CFG	0xc0011022
   1268   1.89      maxv #define 	DC_CFG_DIS_CNV_WC_SSO	0x00000008
   1269   1.89      maxv #define 	DC_CFG_DIS_SMC_CHK_BUF	0x00000400
   1270   1.89      maxv #define 	DC_CFG_ERRATA_261	0x01000000
   1271   1.89      maxv 
   1272   1.89      maxv #define MSR_BU_CFG	0xc0011023
   1273   1.89      maxv #define 	BU_CFG_ERRATA_298	0x0000000000000002ULL
   1274   1.89      maxv #define 	BU_CFG_ERRATA_254	0x0000000000200000ULL
   1275   1.89      maxv #define 	BU_CFG_ERRATA_309	0x0000000000800000ULL
   1276   1.89      maxv #define 	BU_CFG_THRL2IDXCMPDIS	0x0000080000000000ULL
   1277   1.89      maxv #define 	BU_CFG_WBPFSMCCHKDIS	0x0000200000000000ULL
   1278   1.89      maxv #define 	BU_CFG_WBENHWSBDIS	0x0001000000000000ULL
   1279   1.12        ad 
   1280  1.129      maxv #define MSR_FP_CFG	0xc0011028
   1281  1.129      maxv #define 	FP_CFG_ERRATA_1049	__BIT(4)
   1282  1.129      maxv 
   1283   1.57       chs #define MSR_DE_CFG	0xc0011029
   1284   1.89      maxv #define 	DE_CFG_ERRATA_721	0x00000001
   1285  1.165   msaitoh #define 	DE_CFG_LFENCE_SERIALIZE	__BIT(1)
   1286  1.129      maxv #define 	DE_CFG_ERRATA_1021	__BIT(13)
   1287  1.129      maxv 
   1288  1.137      maxv #define MSR_BU_CFG2	0xc001102a
   1289  1.137      maxv #define 	BU_CFG2_CWPLUS_DIS	__BIT(24)
   1290  1.137      maxv 
   1291  1.129      maxv #define MSR_LS_CFG2	0xc001102d
   1292  1.129      maxv #define 	LS_CFG2_ERRATA_1091	__BIT(34)
   1293   1.57       chs 
   1294   1.43    cegger /* AMD Family10h MSRs */
   1295   1.89      maxv #define MSR_OSVW_ID_LENGTH		0xc0010140
   1296   1.89      maxv #define MSR_OSVW_STATUS			0xc0010141
   1297   1.89      maxv #define MSR_UCODE_AMD_PATCHLEVEL	0x0000008b
   1298   1.89      maxv #define MSR_UCODE_AMD_PATCHLOADER	0xc0010020
   1299   1.43    cegger 
   1300   1.44    cegger /* X86 MSRs */
   1301   1.89      maxv #define MSR_RDTSCP_AUX			0xc0000103
   1302   1.44    cegger 
   1303   1.12        ad /*
   1304    1.1      fvdl  * Constants related to MTRRs
   1305    1.1      fvdl  */
   1306    1.1      fvdl #define MTRR_N64K		8	/* numbers of fixed-size entries */
   1307    1.1      fvdl #define MTRR_N16K		16
   1308    1.1      fvdl #define MTRR_N4K		64
   1309    1.1      fvdl 
   1310    1.1      fvdl /*
   1311    1.1      fvdl  * the following four 3-byte registers control the non-cacheable regions.
   1312    1.1      fvdl  * These registers must be written as three separate bytes.
   1313    1.1      fvdl  *
   1314    1.1      fvdl  * NCRx+0: A31-A24 of starting address
   1315    1.1      fvdl  * NCRx+1: A23-A16 of starting address
   1316    1.1      fvdl  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
   1317   1.89      maxv  *
   1318    1.1      fvdl  * The non-cacheable region's starting address must be aligned to the
   1319    1.1      fvdl  * size indicated by the NCR_SIZE_xx field.
   1320    1.1      fvdl  */
   1321    1.1      fvdl #define NCR1	0xc4
   1322    1.1      fvdl #define NCR2	0xc7
   1323    1.1      fvdl #define NCR3	0xca
   1324    1.1      fvdl #define NCR4	0xcd
   1325    1.1      fvdl 
   1326    1.1      fvdl #define NCR_SIZE_0K	0
   1327    1.1      fvdl #define NCR_SIZE_4K	1
   1328    1.1      fvdl #define NCR_SIZE_8K	2
   1329    1.1      fvdl #define NCR_SIZE_16K	3
   1330    1.1      fvdl #define NCR_SIZE_32K	4
   1331    1.1      fvdl #define NCR_SIZE_64K	5
   1332    1.1      fvdl #define NCR_SIZE_128K	6
   1333    1.1      fvdl #define NCR_SIZE_256K	7
   1334    1.1      fvdl #define NCR_SIZE_512K	8
   1335    1.1      fvdl #define NCR_SIZE_1M	9
   1336    1.1      fvdl #define NCR_SIZE_2M	10
   1337    1.1      fvdl #define NCR_SIZE_4M	11
   1338    1.1      fvdl #define NCR_SIZE_8M	12
   1339    1.1      fvdl #define NCR_SIZE_16M	13
   1340    1.1      fvdl #define NCR_SIZE_32M	14
   1341    1.1      fvdl #define NCR_SIZE_4G	15
   1342