Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.53.6.6
      1  1.53.6.6       mrg /*	$NetBSD: specialreg.h,v 1.53.6.6 2012/06/02 11:09:11 mrg Exp $	*/
      2       1.1      fvdl 
      3       1.1      fvdl /*-
      4       1.1      fvdl  * Copyright (c) 1991 The Regents of the University of California.
      5       1.1      fvdl  * All rights reserved.
      6       1.1      fvdl  *
      7       1.1      fvdl  * Redistribution and use in source and binary forms, with or without
      8       1.1      fvdl  * modification, are permitted provided that the following conditions
      9       1.1      fvdl  * are met:
     10       1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     11       1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     12       1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     14       1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     15       1.3       agc  * 3. Neither the name of the University nor the names of its contributors
     16       1.1      fvdl  *    may be used to endorse or promote products derived from this software
     17       1.1      fvdl  *    without specific prior written permission.
     18       1.1      fvdl  *
     19       1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20       1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21       1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22       1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23       1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24       1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25       1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26       1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27       1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28       1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29       1.1      fvdl  * SUCH DAMAGE.
     30       1.1      fvdl  *
     31       1.1      fvdl  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     32       1.1      fvdl  */
     33       1.1      fvdl 
     34       1.1      fvdl /*
     35       1.1      fvdl  * Bits in 386 special registers:
     36       1.1      fvdl  */
     37       1.1      fvdl #define	CR0_PE	0x00000001	/* Protected mode Enable */
     38       1.1      fvdl #define	CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     39       1.1      fvdl #define	CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     40       1.1      fvdl #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     41       1.1      fvdl #define	CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     42       1.1      fvdl #define	CR0_PG	0x80000000	/* PaGing enable */
     43       1.1      fvdl 
     44       1.1      fvdl /*
     45       1.1      fvdl  * Bits in 486 special registers:
     46       1.1      fvdl  */
     47       1.1      fvdl #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     48       1.1      fvdl #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     49       1.1      fvdl #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     50       1.1      fvdl #define	CR0_NW	0x20000000	/* Not Write-through */
     51       1.1      fvdl #define	CR0_CD	0x40000000	/* Cache Disable */
     52       1.1      fvdl 
     53       1.1      fvdl /*
     54       1.1      fvdl  * Cyrix 486 DLC special registers, accessible as IO ports.
     55       1.1      fvdl  */
     56       1.1      fvdl #define CCR0	0xc0		/* configuration control register 0 */
     57       1.1      fvdl #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     58       1.1      fvdl #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     59       1.1      fvdl #define CCR0_A20M	0x04	/* enables A20M# input pin */
     60       1.1      fvdl #define CCR0_KEN	0x08	/* enables KEN# input pin */
     61       1.1      fvdl #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     62       1.1      fvdl #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     63       1.1      fvdl #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     64       1.1      fvdl #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     65       1.1      fvdl 
     66       1.1      fvdl #define CCR1	0xc1		/* configuration control register 1 */
     67       1.1      fvdl #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     68       1.1      fvdl /* the remaining 7 bits of this register are reserved */
     69       1.1      fvdl 
     70       1.1      fvdl /*
     71  1.53.6.6       mrg  * bits in the %cr4 control register:
     72       1.1      fvdl  */
     73  1.53.6.6       mrg #define CR4_VME		0x00000001 /* virtual 8086 mode extension enable */
     74  1.53.6.6       mrg #define CR4_PVI		0x00000002 /* protected mode virtual interrupt enable */
     75  1.53.6.6       mrg #define CR4_TSD		0x00000004 /* restrict RDTSC instruction to cpl 0 */
     76  1.53.6.6       mrg #define CR4_DE		0x00000008 /* debugging extension */
     77  1.53.6.6       mrg #define CR4_PSE		0x00000010 /* large (4MB) page size enable */
     78  1.53.6.6       mrg #define CR4_PAE		0x00000020 /* physical address extension enable */
     79  1.53.6.6       mrg #define CR4_MCE		0x00000040 /* machine check enable */
     80  1.53.6.6       mrg #define CR4_PGE		0x00000080 /* page global enable */
     81  1.53.6.6       mrg #define CR4_PCE		0x00000100 /* enable RDPMC instruction for all cpls */
     82  1.53.6.6       mrg #define CR4_OSFXSR	0x00000200 /* enable fxsave/fxrestor and SSE */
     83  1.53.6.6       mrg #define CR4_OSXMMEXCPT	0x00000400 /* enable unmasked SSE exceptions */
     84  1.53.6.6       mrg #define CR4_VMXE	0x00002000 /* enable VMX operations */
     85  1.53.6.6       mrg #define CR4_SMXE	0x00004000 /* enable SMX operations */
     86  1.53.6.6       mrg #define CR4_FSGSBASE	0x00010000 /* enable *FSBASE and *GSBASE instructions */
     87  1.53.6.6       mrg #define CR4_PCIDE	0x00020000 /* enable Process Context IDentifiers */
     88  1.53.6.6       mrg #define CR4_OSXSAVE	0x00040000 /* enable xsave and xrestore */
     89  1.53.6.6       mrg #define CR4_SMEP	0x00100000 /* enable SMEP support */
     90       1.1      fvdl 
     91       1.1      fvdl 
     92       1.1      fvdl /*
     93      1.40       jym  * CPUID "features" bits
     94       1.1      fvdl  */
     95       1.1      fvdl 
     96      1.40       jym /* Fn00000001 %edx features */
     97       1.1      fvdl #define	CPUID_FPU	0x00000001	/* processor has an FPU? */
     98       1.1      fvdl #define	CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
     99       1.1      fvdl #define	CPUID_DE	0x00000004	/* has debugging extension */
    100       1.1      fvdl #define	CPUID_PSE	0x00000008	/* has page 4MB page size extension */
    101       1.1      fvdl #define	CPUID_TSC	0x00000010	/* has time stamp counter */
    102       1.1      fvdl #define	CPUID_MSR	0x00000020	/* has mode specific registers */
    103       1.1      fvdl #define	CPUID_PAE	0x00000040	/* has phys address extension */
    104       1.1      fvdl #define	CPUID_MCE	0x00000080	/* has machine check exception */
    105       1.1      fvdl #define	CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    106       1.1      fvdl #define	CPUID_APIC	0x00000200	/* has enabled APIC */
    107       1.1      fvdl #define	CPUID_B10	0x00000400	/* reserved, MTRR */
    108       1.1      fvdl #define	CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    109       1.1      fvdl #define	CPUID_MTRR	0x00001000	/* has memory type range register */
    110       1.1      fvdl #define	CPUID_PGE	0x00002000	/* has page global extension */
    111       1.1      fvdl #define	CPUID_MCA	0x00004000	/* has machine check architecture */
    112       1.1      fvdl #define	CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    113       1.1      fvdl #define	CPUID_PAT	0x00010000	/* Page Attribute Table */
    114       1.1      fvdl #define	CPUID_PSE36	0x00020000	/* 36-bit PSE */
    115       1.1      fvdl #define	CPUID_PN	0x00040000	/* processor serial number */
    116       1.1      fvdl #define	CPUID_CFLUSH	0x00080000	/* CFLUSH insn supported */
    117       1.1      fvdl #define	CPUID_B20	0x00100000	/* reserved */
    118       1.1      fvdl #define	CPUID_DS	0x00200000	/* Debug Store */
    119       1.1      fvdl #define	CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    120       1.1      fvdl #define	CPUID_MMX	0x00800000	/* MMX supported */
    121       1.1      fvdl #define	CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    122       1.1      fvdl #define	CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    123       1.1      fvdl #define	CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    124       1.1      fvdl #define	CPUID_SS	0x08000000	/* self-snoop */
    125       1.1      fvdl #define	CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    126       1.1      fvdl #define	CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    127       1.1      fvdl #define	CPUID_IA64	0x40000000	/* IA-64 architecture */
    128       1.1      fvdl #define	CPUID_SBF	0x80000000	/* signal break on FERR */
    129       1.1      fvdl 
    130      1.34  pgoyette #define CPUID_FLAGS1	"\20\1FPU\2VME\3DE\4PSE\5TSC\6MSR\7PAE\10MCE\11CX8" \
    131      1.34  pgoyette 			    "\12APIC\13B10\14SEP\15MTRR\16PGE\17MCA\20CMOV" \
    132      1.34  pgoyette 			    "\21PAT\22PSE36\23PN\24CFLUSH\25B20\26DS\27ACPI" \
    133      1.34  pgoyette 			    "\30MMX\31FXSR\32SSE\33SSE2\34SS\35HTT\36TM" \
    134      1.34  pgoyette 			    "\37IA64\40SBF"
    135       1.1      fvdl 
    136      1.47    jruoho /*
    137      1.47    jruoho  * Intel Digital Thermal Sensor and
    138      1.47    jruoho  * Power Management, Fn0000_0006 - %eax.
    139      1.47    jruoho  */
    140      1.47    jruoho #define CPUID_DSPM_DTS	0x00000001	/* Digital Thermal Sensor */
    141      1.47    jruoho #define CPUID_DSPM_IDA	0x00000002	/* Intel Dynamic Acceleration */
    142      1.47    jruoho #define CPUID_DSPM_ARAT	0x00000004	/* Always Running APIC Timer */
    143      1.47    jruoho #define CPUID_DSPM_PLN	0x00000010	/* Power Limit Notification */
    144      1.47    jruoho #define CPUID_DSPM_CME	0x00000020	/* Clock Modulation Extension */
    145      1.47    jruoho #define CPUID_DSPM_PLTM	0x00000040	/* Package Level Thermal Management */
    146      1.47    jruoho 
    147      1.47    jruoho #define CPUID_DSPM_FLAGS	"\20\1DTS\2IDA\3ARAT\5PLN\6CME\7PLTM"
    148      1.47    jruoho 
    149      1.47    jruoho /*
    150      1.47    jruoho  * Intel Digital Thermal Sensor and
    151      1.47    jruoho  * Power Management, Fn0000_0006 - %ecx.
    152      1.47    jruoho  */
    153      1.47    jruoho #define CPUID_DSPM_HWF	0x00000001	/* MSR_APERF/MSR_MPERF available */
    154      1.47    jruoho 
    155      1.47    jruoho #define CPUID_DSPM_FLAGS1	"\20\1HWF"
    156      1.47    jruoho 
    157      1.39       jym /* Intel Fn80000001 extended features - %edx */
    158       1.8        he #define CPUID_SYSCALL	0x00000800	/* SYSCALL/SYSRET */
    159      1.40       jym #define CPUID_XD	0x00100000	/* Execute Disable (like CPUID_NOX) */
    160       1.8        he #define CPUID_EM64T	0x20000000	/* Intel EM64T */
    161       1.8        he 
    162      1.34  pgoyette #define CPUID_INTEL_EXT_FLAGS	"\20\14SYSCALL/SYSRET\25XD\36EM64T"
    163      1.34  pgoyette 
    164      1.39       jym /* Intel Fn80000001 extended features - %ecx */
    165      1.34  pgoyette #define	CPUID_LAHF	0x00000001	/* LAHF/SAHF in IA-32e mode, 64bit sub*/
    166      1.34  pgoyette 
    167      1.50    cegger #define	CPUID_INTEL_FLAGS4	"\20\1LAHF\02B02\03B03"
    168       1.8        he 
    169       1.1      fvdl 
    170      1.39       jym /* AMD/VIA Fn80000001 extended features - %edx */
    171      1.32      yamt /*	CPUID_SYSCALL			   SYSCALL/SYSRET */
    172       1.1      fvdl #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    173       1.5  drochner #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    174       1.1      fvdl #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    175      1.27  pgoyette #define CPUID_FFXSR	0x02000000	/* FXSAVE/FXSTOR Extensions */
    176      1.27  pgoyette #define CPUID_P1GB	0x04000000	/* 1GB Large Page Support */
    177      1.18     njoly #define CPUID_RDTSCP	0x08000000	/* Read TSC Pair Instruction */
    178      1.32      yamt /*	CPUID_EM64T			   Long mode */
    179       1.1      fvdl #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    180       1.1      fvdl #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    181       1.1      fvdl 
    182      1.50    cegger #define CPUID_EXT_FLAGS	"\20\14SYSCALL/SYSRET\24MPC\25NOX" \
    183      1.50    cegger 			    "\27MXX\32FFXSR\33P1GB\34RDTSCP" \
    184      1.50    cegger 			    "\36LONG\0373DNOW2\0403DNOW" \
    185       1.1      fvdl 
    186      1.39       jym /* AMD Fn80000001 extended features - %ecx */
    187      1.53     njoly /* 	CPUID_LAHF			   LAHF/SAHF instruction */
    188      1.28    cegger #define CPUID_CMPLEGACY	0x00000002	/* Compare Legacy */
    189      1.28    cegger #define CPUID_SVM	0x00000004	/* Secure Virtual Machine */
    190      1.28    cegger #define CPUID_EAPIC	0x00000008	/* Extended APIC space */
    191      1.28    cegger #define CPUID_ALTMOVCR0	0x00000010	/* Lock Mov Cr0 */
    192      1.28    cegger #define CPUID_LZCNT	0x00000020	/* LZCNT instruction */
    193      1.28    cegger #define CPUID_SSE4A	0x00000040	/* SSE4A instruction set */
    194      1.28    cegger #define CPUID_MISALIGNSSE 0x00000080	/* Misaligned SSE */
    195      1.28    cegger #define CPUID_3DNOWPF	0x00000100	/* 3DNow Prefetch */
    196      1.28    cegger #define CPUID_OSVW	0x00000200	/* OS visible workarounds */
    197      1.28    cegger #define CPUID_IBS	0x00000400	/* Instruction Based Sampling */
    198      1.50    cegger #define CPUID_XOP	0x00000800	/* XOP instruction set */
    199      1.28    cegger #define CPUID_SKINIT	0x00001000	/* SKINIT */
    200      1.28    cegger #define CPUID_WDT	0x00002000	/* watchdog timer support */
    201      1.50    cegger #define CPUID_LWP	0x00008000	/* Light Weight Profiling */
    202      1.50    cegger #define CPUID_FMA4	0x00010000	/* FMA4 instructions */
    203      1.50    cegger #define CPUID_NODEID	0x00080000	/* NodeID MSR available*/
    204      1.50    cegger #define CPUID_TBM	0x00200000	/* TBM instructions */
    205      1.50    cegger #define CPUID_TOPOEXT	0x00400000	/* cpuid Topology Extension */
    206      1.28    cegger 
    207      1.28    cegger #define CPUID_AMD_FLAGS4	"\20\1LAHF\2CMPLEGACY\3SVM\4EAPIC\5ALTMOVCR0" \
    208      1.28    cegger 				    "\6LZCNT\7SSE4A\10MISALIGNSSE" \
    209      1.29    cegger 				    "\0113DNOWPREFETCH\12OSVW\13IBS" \
    210      1.50    cegger 				    "\14XOP\15SKINIT\16WDT\20LWP" \
    211      1.50    cegger 				    "\21FMA4\22B17\23B18\24NodeID\25B20\26TBM" \
    212      1.50    cegger 				    "\27TopoExt\30B23\31B24" \
    213      1.50    cegger 				    "\32B25\33B25\34B26" \
    214      1.50    cegger 				    "\35B27\36B28\37B29\40B30\41B31\42B32"
    215      1.30    cegger 
    216      1.33      yamt /* AMD Fn8000000a %edx features (SVM features) */
    217      1.33      yamt #define	CPUID_AMD_SVM_NP		0x00000001
    218      1.33      yamt #define	CPUID_AMD_SVM_LbrVirt		0x00000002
    219      1.33      yamt #define	CPUID_AMD_SVM_SVML		0x00000004
    220      1.33      yamt #define	CPUID_AMD_SVM_NRIPS		0x00000008
    221      1.50    cegger #define	CPUID_AMD_SVM_TSCRateCtrl	0x00000010
    222      1.50    cegger #define	CPUID_AMD_SVM_VMCBCleanBits	0x00000020
    223      1.50    cegger #define	CPUID_AMD_SVM_FlushByASID	0x00000040
    224      1.50    cegger #define	CPUID_AMD_SVM_DecodeAssist	0x00000080
    225      1.38    cegger #define	CPUID_AMD_SVM_PauseFilter	0x00000400
    226      1.38    cegger #define	CPUID_AMD_SVM_FLAGS	 "\20\1NP\2LbrVirt\3SVML\4NRIPS" \
    227      1.50    cegger 				    "\5TSCRate\6VMCBCleanBits\7FlushByASID" \
    228      1.50    cegger 				    "\10DecodeAssist\11B08" \
    229      1.50    cegger 				    "\12B09\13PauseFilter" \
    230      1.50    cegger 				    "\14B11\15B12" \
    231      1.50    cegger 				    "\16B13\17B17\20B18\21B19"
    232      1.33      yamt 
    233      1.30    cegger /*
    234      1.30    cegger  * AMD Advanced Power Management
    235      1.30    cegger  * CPUID Fn8000_0007 %edx
    236      1.30    cegger  */
    237      1.30    cegger #define CPUID_APM_TS	0x00000001	/* Temperature Sensor */
    238      1.30    cegger #define CPUID_APM_FID	0x00000002	/* Frequency ID control */
    239      1.30    cegger #define CPUID_APM_VID	0x00000004	/* Voltage ID control */
    240      1.30    cegger #define CPUID_APM_TTP	0x00000008	/* THERMTRIP (PCI F3xE4 register) */
    241      1.30    cegger #define CPUID_APM_HTC	0x00000010	/* Hardware thermal control (HTC) */
    242      1.30    cegger #define CPUID_APM_STC	0x00000020	/* Software thermal control (STC) */
    243      1.30    cegger #define CPUID_APM_100	0x00000040	/* 100MHz multiplier control */
    244      1.30    cegger #define CPUID_APM_HWP	0x00000080	/* HW P-State control */
    245      1.30    cegger #define CPUID_APM_TSC	0x00000100	/* TSC invariant */
    246      1.45    jruoho #define CPUID_APM_CPB	0x00000200	/* Core performance boost */
    247      1.50    cegger #define CPUID_APM_EFF	0x00000400	/* Effective Frequency (read-only) */
    248      1.30    cegger 
    249      1.34  pgoyette #define CPUID_APM_FLAGS		"\20\1TS\2FID\3VID\4TTP\5HTC\6STC\007100" \
    250      1.50    cegger 				    "\10HWP\11TSC\12CPB\13EffFreq\14B11\15B12"
    251      1.30    cegger 
    252       1.4     soren /*
    253      1.17  christos  * Centaur Extended Feature flags
    254      1.15    daniel  */
    255      1.17  christos #define CPUID_VIA_HAS_RNG	0x00000004	/* Random number generator */
    256      1.17  christos #define CPUID_VIA_DO_RNG	0x00000008
    257      1.17  christos #define CPUID_VIA_HAS_ACE	0x00000040	/* AES Encryption */
    258      1.17  christos #define CPUID_VIA_DO_ACE	0x00000080
    259      1.17  christos #define CPUID_VIA_HAS_ACE2	0x00000100	/* AES+CTR instructions */
    260      1.17  christos #define CPUID_VIA_DO_ACE2	0x00000200
    261      1.17  christos #define CPUID_VIA_HAS_PHE	0x00000400	/* SHA1+SHA256 HMAC */
    262      1.17  christos #define CPUID_VIA_DO_PHE	0x00000800
    263      1.17  christos #define CPUID_VIA_HAS_PMM	0x00001000	/* RSA Instructions */
    264      1.17  christos #define CPUID_VIA_DO_PMM	0x00002000
    265      1.15    daniel 
    266      1.17  christos #define CPUID_FLAGS_PADLOCK	"\20\3RNG\7AES\11AES/CTR\13SHA1/SHA256\15RSA"
    267      1.15    daniel 
    268      1.15    daniel /*
    269      1.28    cegger  * CPUID "features" bits in Fn00000001 %ecx
    270       1.4     soren  */
    271       1.4     soren 
    272       1.6      joda #define	CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    273      1.50    cegger #define	CPUID2_PCLMUL	0x00000002	/* PCLMULQDQ instructions */
    274      1.23   xtraeme #define	CPUID2_DTES64	0x00000004	/* 64-bit Debug Trace */
    275       1.6      joda #define	CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    276       1.6      joda #define	CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    277       1.7  drochner #define	CPUID2_VMX	0x00000020	/* Virtual Machine Extensions */
    278      1.16   xtraeme #define	CPUID2_SMX	0x00000040	/* Safer Mode Extensions */
    279       1.6      joda #define	CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    280       1.6      joda #define	CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    281      1.22  drochner #define CPUID2_SSSE3	0x00000200	/* Supplemental SSE3 */
    282       1.4     soren #define	CPUID2_CID	0x00000400	/* Context ID */
    283      1.16   xtraeme #define	CPUID2_CX16	0x00002000	/* has CMPXCHG16B instruction */
    284       1.7  drochner #define	CPUID2_xTPR	0x00004000	/* Task Priority Messages disabled? */
    285      1.16   xtraeme #define	CPUID2_PDCM	0x00008000	/* Perf/Debug Capability MSR */
    286      1.52      yamt #define	CPUID2_PCID	0x00020000	/* Process Context ID */
    287      1.16   xtraeme #define	CPUID2_DCA	0x00040000	/* Direct Cache Access */
    288      1.23   xtraeme #define	CPUID2_SSE41	0x00080000	/* Streaming SIMD Extensions 4.1 */
    289      1.23   xtraeme #define	CPUID2_SSE42	0x00100000	/* Streaming SIMD Extensions 4.2 */
    290      1.23   xtraeme #define	CPUID2_X2APIC	0x00200000	/* xAPIC Extensions */
    291      1.37    cegger #define	CPUID2_POPCNT	0x00800000	/* popcount instruction available */
    292      1.50    cegger #define	CPUID2_AES	0x02000000	/* AES instructions */
    293      1.50    cegger #define	CPUID2_XSAVE	0x04000000	/* XSAVE instructions */
    294      1.50    cegger #define	CPUID2_OSXSAVE	0x08000000	/* XGETBV/XSETBV instructions */
    295      1.50    cegger #define	CPUID2_AVX	0x10000000	/* AVX instructions */
    296      1.50    cegger #define	CPUID2_F16C	0x20000000	/* half precision conversion */
    297      1.37    cegger #define	CPUID2_RAZ	0x80000000	/* RAZ. Indicates guest state. */
    298      1.23   xtraeme 
    299      1.50    cegger #define CPUID2_FLAGS1	"\20\1SSE3\2PCLMULQDQ\3DTES64\4MONITOR\5DS-CPL\6VMX\7SMX" \
    300      1.52      yamt 			"\10EST\11TM2\12SSSE3\13CID\14B11\15B12\16CX16" \
    301      1.52      yamt 			"\17xTPR\20PDCM\21B16\22PCID\23DCA\24SSE41\25SSE42" \
    302      1.52      yamt 			"\26X2APIC\27MOVBE\30POPCNT\31B24\32AES\33XSAVE" \
    303      1.52      yamt 			"\34OSXSAVE\35AVX\36F16C\37B30\40RAZ"
    304       1.4     soren 
    305      1.14  christos #define CPUID2FAMILY(cpuid)	(((cpuid) >> 8) & 0xf)
    306      1.14  christos #define CPUID2MODEL(cpuid)	(((cpuid) >> 4) & 0xf)
    307      1.14  christos #define CPUID2STEPPING(cpuid)	((cpuid) & 0xf)
    308      1.14  christos 
    309      1.14  christos /* Extended family and model are defined on amd64 processors */
    310      1.14  christos #define CPUID2EXTFAMILY(cpuid)	(((cpuid) >> 20) & 0xff)
    311      1.14  christos #define CPUID2EXTMODEL(cpuid)	(((cpuid) >> 16) & 0xf)
    312       1.2      fvdl 
    313      1.40       jym /* Blacklists of CPUID flags - used to mask certain features */
    314      1.40       jym #ifdef XEN
    315      1.40       jym /* Not on Xen */
    316  1.53.6.4       mrg #define CPUID_FEAT_BLACKLIST	 (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
    317      1.40       jym #else
    318      1.40       jym #define CPUID_FEAT_BLACKLIST	 0
    319      1.40       jym #endif /* XEN */
    320      1.40       jym 
    321       1.1      fvdl /*
    322       1.1      fvdl  * Model-specific registers for the i386 family
    323       1.1      fvdl  */
    324       1.1      fvdl #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    325       1.1      fvdl #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    326       1.1      fvdl #define MSR_TSC			0x010
    327       1.1      fvdl #define	MSR_CESR		0x011	/* P5 only (trap on P6) */
    328       1.1      fvdl #define	MSR_CTR0		0x012	/* P5 only (trap on P6) */
    329       1.1      fvdl #define	MSR_CTR1		0x013	/* P5 only (trap on P6) */
    330       1.1      fvdl #define MSR_APICBASE		0x01b
    331       1.1      fvdl #define MSR_EBL_CR_POWERON	0x02a
    332      1.11   xtraeme #define MSR_EBC_FREQUENCY_ID	0x02c	/* PIV only */
    333       1.1      fvdl #define	MSR_TEST_CTL		0x033
    334       1.1      fvdl #define MSR_BIOS_UPDT_TRIG	0x079
    335       1.1      fvdl #define	MSR_BBL_CR_D0		0x088	/* PII+ only */
    336       1.1      fvdl #define	MSR_BBL_CR_D1		0x089	/* PII+ only */
    337       1.1      fvdl #define	MSR_BBL_CR_D2		0x08a	/* PII+ only */
    338       1.1      fvdl #define MSR_BIOS_SIGN		0x08b
    339       1.1      fvdl #define MSR_PERFCTR0		0x0c1
    340       1.1      fvdl #define MSR_PERFCTR1		0x0c2
    341      1.11   xtraeme #define MSR_FSB_FREQ		0x0cd	/* Core Duo/Solo only */
    342      1.46    jruoho #define MSR_MPERF		0x0e7
    343      1.46    jruoho #define MSR_APERF		0x0e8
    344      1.21   xtraeme #define MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
    345       1.1      fvdl #define MSR_MTRRcap		0x0fe
    346       1.1      fvdl #define	MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    347       1.1      fvdl #define	MSR_BBL_CR_DECC		0x118	/* PII+ only */
    348       1.1      fvdl #define	MSR_BBL_CR_CTL		0x119	/* PII+ only */
    349       1.1      fvdl #define	MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    350       1.1      fvdl #define	MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    351       1.1      fvdl #define	MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    352       1.1      fvdl #define	MSR_SYSENTER_CS		0x174 	/* PII+ only */
    353       1.1      fvdl #define	MSR_SYSENTER_ESP	0x175 	/* PII+ only */
    354       1.1      fvdl #define	MSR_SYSENTER_EIP	0x176   /* PII+ only */
    355       1.1      fvdl #define MSR_MCG_CAP		0x179
    356       1.1      fvdl #define MSR_MCG_STATUS		0x17a
    357       1.1      fvdl #define MSR_MCG_CTL		0x17b
    358       1.1      fvdl #define MSR_EVNTSEL0		0x186
    359       1.1      fvdl #define MSR_EVNTSEL1		0x187
    360       1.4     soren #define MSR_PERF_STATUS		0x198	/* Pentium M */
    361       1.4     soren #define MSR_PERF_CTL		0x199	/* Pentium M */
    362       1.4     soren #define MSR_THERM_CONTROL	0x19a
    363       1.4     soren #define MSR_THERM_INTERRUPT	0x19b
    364       1.4     soren #define MSR_THERM_STATUS	0x19c
    365       1.4     soren #define MSR_THERM2_CTL		0x19d	/* Pentium M */
    366       1.4     soren #define MSR_MISC_ENABLE		0x1a0
    367      1.51    jruoho #define MSR_TEMPERATURE_TARGET	0x1a2
    368       1.1      fvdl #define MSR_DEBUGCTLMSR		0x1d9
    369       1.1      fvdl #define MSR_LASTBRANCHFROMIP	0x1db
    370       1.1      fvdl #define MSR_LASTBRANCHTOIP	0x1dc
    371       1.1      fvdl #define MSR_LASTINTFROMIP	0x1dd
    372       1.1      fvdl #define MSR_LASTINTTOIP		0x1de
    373       1.1      fvdl #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    374       1.1      fvdl #define	MSR_MTRRphysBase0	0x200
    375       1.1      fvdl #define	MSR_MTRRphysMask0	0x201
    376       1.1      fvdl #define	MSR_MTRRphysBase1	0x202
    377       1.1      fvdl #define	MSR_MTRRphysMask1	0x203
    378       1.1      fvdl #define	MSR_MTRRphysBase2	0x204
    379       1.1      fvdl #define	MSR_MTRRphysMask2	0x205
    380       1.1      fvdl #define	MSR_MTRRphysBase3	0x206
    381       1.1      fvdl #define	MSR_MTRRphysMask3	0x207
    382       1.1      fvdl #define	MSR_MTRRphysBase4	0x208
    383       1.1      fvdl #define	MSR_MTRRphysMask4	0x209
    384       1.1      fvdl #define	MSR_MTRRphysBase5	0x20a
    385       1.1      fvdl #define	MSR_MTRRphysMask5	0x20b
    386       1.1      fvdl #define	MSR_MTRRphysBase6	0x20c
    387       1.1      fvdl #define	MSR_MTRRphysMask6	0x20d
    388       1.1      fvdl #define	MSR_MTRRphysBase7	0x20e
    389       1.1      fvdl #define	MSR_MTRRphysMask7	0x20f
    390  1.53.6.1       mrg #define	MSR_MTRRphysBase8	0x210
    391  1.53.6.1       mrg #define	MSR_MTRRphysMask8	0x211
    392  1.53.6.1       mrg #define	MSR_MTRRphysBase9	0x212
    393  1.53.6.1       mrg #define	MSR_MTRRphysMask9	0x213
    394  1.53.6.1       mrg #define	MSR_MTRRphysBase10	0x214
    395  1.53.6.1       mrg #define	MSR_MTRRphysMask10	0x215
    396  1.53.6.1       mrg #define	MSR_MTRRphysBase11	0x216
    397  1.53.6.1       mrg #define	MSR_MTRRphysMask11	0x217
    398  1.53.6.1       mrg #define	MSR_MTRRphysBase12	0x218
    399  1.53.6.1       mrg #define	MSR_MTRRphysMask12	0x219
    400  1.53.6.1       mrg #define	MSR_MTRRphysBase13	0x21a
    401  1.53.6.1       mrg #define	MSR_MTRRphysMask13	0x21b
    402  1.53.6.1       mrg #define	MSR_MTRRphysBase14	0x21c
    403  1.53.6.1       mrg #define	MSR_MTRRphysMask14	0x21d
    404  1.53.6.1       mrg #define	MSR_MTRRphysBase15	0x21e
    405  1.53.6.1       mrg #define	MSR_MTRRphysMask15	0x21f
    406       1.1      fvdl #define	MSR_MTRRfix64K_00000	0x250
    407       1.1      fvdl #define	MSR_MTRRfix16K_80000	0x258
    408       1.1      fvdl #define	MSR_MTRRfix16K_A0000	0x259
    409       1.1      fvdl #define	MSR_MTRRfix4K_C0000	0x268
    410       1.1      fvdl #define	MSR_MTRRfix4K_C8000	0x269
    411       1.1      fvdl #define	MSR_MTRRfix4K_D0000	0x26a
    412       1.1      fvdl #define	MSR_MTRRfix4K_D8000	0x26b
    413       1.1      fvdl #define	MSR_MTRRfix4K_E0000	0x26c
    414       1.1      fvdl #define	MSR_MTRRfix4K_E8000	0x26d
    415       1.1      fvdl #define	MSR_MTRRfix4K_F0000	0x26e
    416       1.1      fvdl #define	MSR_MTRRfix4K_F8000	0x26f
    417      1.42    cegger #define	MSR_CR_PAT		0x277
    418       1.1      fvdl #define MSR_MTRRdefType		0x2ff
    419       1.1      fvdl #define MSR_MC0_CTL		0x400
    420       1.1      fvdl #define MSR_MC0_STATUS		0x401
    421       1.1      fvdl #define MSR_MC0_ADDR		0x402
    422       1.1      fvdl #define MSR_MC0_MISC		0x403
    423       1.1      fvdl #define MSR_MC1_CTL		0x404
    424       1.1      fvdl #define MSR_MC1_STATUS		0x405
    425       1.1      fvdl #define MSR_MC1_ADDR		0x406
    426       1.1      fvdl #define MSR_MC1_MISC		0x407
    427       1.1      fvdl #define MSR_MC2_CTL		0x408
    428       1.1      fvdl #define MSR_MC2_STATUS		0x409
    429       1.1      fvdl #define MSR_MC2_ADDR		0x40a
    430       1.1      fvdl #define MSR_MC2_MISC		0x40b
    431       1.1      fvdl #define MSR_MC4_CTL		0x40c
    432       1.1      fvdl #define MSR_MC4_STATUS		0x40d
    433       1.1      fvdl #define MSR_MC4_ADDR		0x40e
    434       1.1      fvdl #define MSR_MC4_MISC		0x40f
    435       1.1      fvdl #define MSR_MC3_CTL		0x410
    436       1.1      fvdl #define MSR_MC3_STATUS		0x411
    437       1.1      fvdl #define MSR_MC3_ADDR		0x412
    438       1.1      fvdl #define MSR_MC3_MISC		0x413
    439      1.52      yamt 				/* 0x480 - 0x490 VMX */
    440       1.1      fvdl 
    441       1.1      fvdl /*
    442      1.15    daniel  * VIA "Nehemiah" MSRs
    443      1.15    daniel  */
    444      1.15    daniel #define MSR_VIA_RNG		0x0000110b
    445      1.15    daniel #define MSR_VIA_RNG_ENABLE	0x00000040
    446      1.15    daniel #define MSR_VIA_RNG_NOISE_MASK	0x00000300
    447      1.15    daniel #define MSR_VIA_RNG_NOISE_A	0x00000000
    448      1.15    daniel #define MSR_VIA_RNG_NOISE_B	0x00000100
    449      1.15    daniel #define MSR_VIA_RNG_2NOISE	0x00000300
    450      1.15    daniel #define MSR_VIA_ACE		0x00001107
    451      1.15    daniel #define MSR_VIA_ACE_ENABLE	0x10000000
    452      1.15    daniel 
    453      1.15    daniel /*
    454  1.53.6.6       mrg  * VIA "Eden" MSRs
    455  1.53.6.6       mrg  */
    456  1.53.6.6       mrg #define MSR_VIA_FCR 		MSR_VIA_ACE
    457  1.53.6.6       mrg 
    458  1.53.6.6       mrg /*
    459       1.1      fvdl  * AMD K6/K7 MSRs.
    460       1.1      fvdl  */
    461       1.1      fvdl #define	MSR_K6_UWCCR		0xc0000085
    462       1.1      fvdl #define	MSR_K7_EVNTSEL0		0xc0010000
    463       1.1      fvdl #define	MSR_K7_EVNTSEL1		0xc0010001
    464       1.1      fvdl #define	MSR_K7_EVNTSEL2		0xc0010002
    465       1.1      fvdl #define	MSR_K7_EVNTSEL3		0xc0010003
    466       1.1      fvdl #define	MSR_K7_PERFCTR0		0xc0010004
    467       1.1      fvdl #define	MSR_K7_PERFCTR1		0xc0010005
    468       1.1      fvdl #define	MSR_K7_PERFCTR2		0xc0010006
    469       1.1      fvdl #define	MSR_K7_PERFCTR3		0xc0010007
    470       1.1      fvdl 
    471       1.1      fvdl /*
    472      1.12        ad  * AMD K8 (Opteron) MSRs.
    473      1.12        ad  */
    474      1.12        ad #define	MSR_SYSCFG	0xc0000010
    475      1.12        ad 
    476      1.12        ad #define MSR_EFER	0xc0000080		/* Extended feature enable */
    477      1.12        ad #define 	EFER_SCE		0x00000001	/* SYSCALL extension */
    478      1.12        ad #define 	EFER_LME		0x00000100	/* Long Mode Active */
    479      1.12        ad #define		EFER_LMA		0x00000400	/* Long Mode Enabled */
    480      1.12        ad #define 	EFER_NXE		0x00000800	/* No-Execute Enabled */
    481      1.12        ad 
    482      1.12        ad #define MSR_STAR	0xc0000081		/* 32 bit syscall gate addr */
    483      1.12        ad #define MSR_LSTAR	0xc0000082		/* 64 bit syscall gate addr */
    484      1.12        ad #define MSR_CSTAR	0xc0000083		/* compat syscall gate addr */
    485      1.12        ad #define MSR_SFMASK	0xc0000084		/* flags to clear on syscall */
    486      1.12        ad 
    487      1.12        ad #define MSR_FSBASE	0xc0000100		/* 64bit offset for fs: */
    488      1.12        ad #define MSR_GSBASE	0xc0000101		/* 64bit offset for gs: */
    489      1.12        ad #define MSR_KERNELGSBASE 0xc0000102		/* storage for swapgs ins */
    490      1.12        ad 
    491      1.28    cegger #define MSR_VMCR	0xc0010114	/* Virtual Machine Control Register */
    492      1.28    cegger #define 	VMCR_DPD	0x00000001	/* Debug port disable */
    493      1.28    cegger #define		VMCR_RINIT	0x00000002	/* intercept init */
    494      1.28    cegger #define		VMCR_DISA20	0x00000004	/* Disable A20 masking */
    495      1.28    cegger #define		VMCR_LOCK	0x00000008	/* SVM Lock */
    496      1.28    cegger #define		VMCR_SVMED	0x00000010	/* SVME Disable */
    497      1.28    cegger #define MSR_SVMLOCK	0xc0010118	/* SVM Lock key */
    498      1.28    cegger 
    499      1.12        ad /*
    500      1.12        ad  * These require a 'passcode' for access.  See cpufunc.h.
    501      1.12        ad  */
    502      1.13        ad #define	MSR_HWCR	0xc0010015
    503      1.24     chris #define		HWCR_TLBCACHEDIS	0x00000008
    504      1.13        ad #define		HWCR_FFDIS		0x00000040
    505      1.13        ad 
    506      1.12        ad #define	MSR_NB_CFG	0xc001001f
    507      1.48  jakllsch #define		NB_CFG_DISIOREQLOCK	0x0000000000000008ULL
    508      1.12        ad #define		NB_CFG_DISDATMSK	0x0000001000000000ULL
    509      1.36     rmind #define		NB_CFG_INITAPICCPUIDLO	(1ULL << 54)
    510      1.12        ad 
    511      1.12        ad #define	MSR_LS_CFG	0xc0011020
    512      1.12        ad #define		LS_CFG_DIS_LS2_SQUISH	0x02000000
    513      1.12        ad 
    514      1.12        ad #define	MSR_IC_CFG	0xc0011021
    515      1.12        ad #define		IC_CFG_DIS_SEQ_PREFETCH	0x00000800
    516      1.12        ad 
    517      1.12        ad #define	MSR_DC_CFG	0xc0011022
    518      1.49  jakllsch #define		DC_CFG_DIS_CNV_WC_SSO	0x00000008
    519      1.12        ad #define		DC_CFG_DIS_SMC_CHK_BUF	0x00000400
    520      1.24     chris #define		DC_CFG_ERRATA_261	0x01000000
    521      1.12        ad 
    522      1.12        ad #define	MSR_BU_CFG	0xc0011023
    523      1.24     chris #define		BU_CFG_ERRATA_298	0x0000000000000002ULL
    524      1.24     chris #define		BU_CFG_ERRATA_254	0x0000000000200000ULL
    525      1.24     chris #define		BU_CFG_ERRATA_309	0x0000000000800000ULL
    526      1.12        ad #define		BU_CFG_THRL2IDXCMPDIS	0x0000080000000000ULL
    527      1.12        ad #define		BU_CFG_WBPFSMCCHKDIS	0x0000200000000000ULL
    528      1.12        ad #define		BU_CFG_WBENHWSBDIS	0x0001000000000000ULL
    529      1.12        ad 
    530  1.53.6.5       mrg #define MSR_DE_CFG	0xc0011029
    531  1.53.6.5       mrg #define		DE_CFG_ERRATA_721	0x00000001
    532  1.53.6.5       mrg 
    533      1.43    cegger /* AMD Family10h MSRs */
    534      1.43    cegger #define	MSR_OSVW_ID_LENGTH		0xc0010140
    535      1.43    cegger #define	MSR_OSVW_STATUS			0xc0010141
    536  1.53.6.1       mrg #define	MSR_UCODE_AMD_PATCHLEVEL	0x0000008b
    537  1.53.6.1       mrg #define	MSR_UCODE_AMD_PATCHLOADER	0xc0010020
    538      1.43    cegger 
    539      1.44    cegger /* X86 MSRs */
    540      1.44    cegger #define	MSR_RDTSCP_AUX			0xc0000103
    541      1.44    cegger 
    542      1.12        ad /*
    543       1.1      fvdl  * Constants related to MTRRs
    544       1.1      fvdl  */
    545       1.1      fvdl #define MTRR_N64K		8	/* numbers of fixed-size entries */
    546       1.1      fvdl #define MTRR_N16K		16
    547       1.1      fvdl #define MTRR_N4K		64
    548       1.1      fvdl 
    549       1.1      fvdl /*
    550       1.1      fvdl  * the following four 3-byte registers control the non-cacheable regions.
    551       1.1      fvdl  * These registers must be written as three separate bytes.
    552       1.1      fvdl  *
    553       1.1      fvdl  * NCRx+0: A31-A24 of starting address
    554       1.1      fvdl  * NCRx+1: A23-A16 of starting address
    555       1.1      fvdl  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    556       1.1      fvdl  *
    557       1.1      fvdl  * The non-cacheable region's starting address must be aligned to the
    558       1.1      fvdl  * size indicated by the NCR_SIZE_xx field.
    559       1.1      fvdl  */
    560       1.1      fvdl #define NCR1	0xc4
    561       1.1      fvdl #define NCR2	0xc7
    562       1.1      fvdl #define NCR3	0xca
    563       1.1      fvdl #define NCR4	0xcd
    564       1.1      fvdl 
    565       1.1      fvdl #define NCR_SIZE_0K	0
    566       1.1      fvdl #define NCR_SIZE_4K	1
    567       1.1      fvdl #define NCR_SIZE_8K	2
    568       1.1      fvdl #define NCR_SIZE_16K	3
    569       1.1      fvdl #define NCR_SIZE_32K	4
    570       1.1      fvdl #define NCR_SIZE_64K	5
    571       1.1      fvdl #define NCR_SIZE_128K	6
    572       1.1      fvdl #define NCR_SIZE_256K	7
    573       1.1      fvdl #define NCR_SIZE_512K	8
    574       1.1      fvdl #define NCR_SIZE_1M	9
    575       1.1      fvdl #define NCR_SIZE_2M	10
    576       1.1      fvdl #define NCR_SIZE_4M	11
    577       1.1      fvdl #define NCR_SIZE_8M	12
    578       1.1      fvdl #define NCR_SIZE_16M	13
    579       1.1      fvdl #define NCR_SIZE_32M	14
    580       1.1      fvdl #define NCR_SIZE_4G	15
    581       1.1      fvdl 
    582       1.1      fvdl /*
    583       1.1      fvdl  * Performance monitor events.
    584       1.1      fvdl  *
    585       1.1      fvdl  * Note that 586-class and 686-class CPUs have different performance
    586       1.1      fvdl  * monitors available, and they are accessed differently:
    587       1.1      fvdl  *
    588       1.1      fvdl  *	686-class: `rdpmc' instruction
    589       1.1      fvdl  *	586-class: `rdmsr' instruction, CESR MSR
    590       1.1      fvdl  *
    591       1.1      fvdl  * The descriptions of these events are too lenghy to include here.
    592       1.1      fvdl  * See Appendix A of "Intel Architecture Software Developer's
    593       1.1      fvdl  * Manual, Volume 3: System Programming" for more information.
    594       1.1      fvdl  */
    595       1.1      fvdl 
    596       1.1      fvdl /*
    597       1.1      fvdl  * 586-class CESR MSR format.  Lower 16 bits is CTR0, upper 16 bits
    598       1.1      fvdl  * is CTR1.
    599       1.1      fvdl  */
    600       1.1      fvdl 
    601       1.1      fvdl #define	PMC5_CESR_EVENT			0x003f
    602       1.1      fvdl #define	PMC5_CESR_OS			0x0040
    603       1.1      fvdl #define	PMC5_CESR_USR			0x0080
    604       1.1      fvdl #define	PMC5_CESR_E			0x0100
    605       1.1      fvdl #define	PMC5_CESR_P			0x0200
    606       1.1      fvdl 
    607       1.1      fvdl #define PMC5_DATA_READ			0x00
    608       1.1      fvdl #define PMC5_DATA_WRITE			0x01
    609       1.1      fvdl #define PMC5_DATA_TLB_MISS		0x02
    610       1.1      fvdl #define PMC5_DATA_READ_MISS		0x03
    611       1.1      fvdl #define PMC5_DATA_WRITE_MISS		0x04
    612       1.1      fvdl #define PMC5_WRITE_M_E			0x05
    613       1.1      fvdl #define PMC5_DATA_LINES_WBACK		0x06
    614       1.1      fvdl #define PMC5_DATA_CACHE_SNOOP		0x07
    615       1.1      fvdl #define PMC5_DATA_CACHE_SNOOP_HIT	0x08
    616       1.1      fvdl #define PMC5_MEM_ACCESS_BOTH_PIPES	0x09
    617       1.1      fvdl #define PMC5_BANK_CONFLICTS		0x0a
    618       1.1      fvdl #define PMC5_MISALIGNED_DATA		0x0b
    619       1.1      fvdl #define PMC5_INST_READ			0x0c
    620       1.1      fvdl #define PMC5_INST_TLB_MISS		0x0d
    621       1.1      fvdl #define PMC5_INST_CACHE_MISS		0x0e
    622       1.1      fvdl #define PMC5_SEGMENT_REG_LOAD		0x0f
    623       1.1      fvdl #define PMC5_BRANCHES		 	0x12
    624       1.1      fvdl #define PMC5_BTB_HITS		 	0x13
    625       1.1      fvdl #define PMC5_BRANCH_TAKEN		0x14
    626       1.1      fvdl #define PMC5_PIPELINE_FLUSH		0x15
    627       1.1      fvdl #define PMC5_INST_EXECUTED		0x16
    628       1.1      fvdl #define PMC5_INST_EXECUTED_V_PIPE	0x17
    629       1.1      fvdl #define PMC5_BUS_UTILIZATION		0x18
    630       1.1      fvdl #define PMC5_WRITE_BACKUP_STALL		0x19
    631       1.1      fvdl #define PMC5_DATA_READ_STALL		0x1a
    632       1.1      fvdl #define PMC5_WRITE_E_M_STALL		0x1b
    633       1.1      fvdl #define PMC5_LOCKED_BUS			0x1c
    634       1.1      fvdl #define PMC5_IO_CYCLE			0x1d
    635       1.1      fvdl #define PMC5_NONCACHE_MEM_READ		0x1e
    636       1.1      fvdl #define PMC5_AGI_STALL			0x1f
    637       1.1      fvdl #define PMC5_FLOPS			0x22
    638       1.1      fvdl #define PMC5_BP0_MATCH			0x23
    639       1.1      fvdl #define PMC5_BP1_MATCH			0x24
    640       1.1      fvdl #define PMC5_BP2_MATCH			0x25
    641       1.1      fvdl #define PMC5_BP3_MATCH			0x26
    642       1.1      fvdl #define PMC5_HARDWARE_INTR		0x27
    643       1.1      fvdl #define PMC5_DATA_RW			0x28
    644       1.1      fvdl #define PMC5_DATA_RW_MISS		0x29
    645       1.1      fvdl 
    646       1.1      fvdl /*
    647       1.1      fvdl  * 686-class Event Selector MSR format.
    648       1.1      fvdl  */
    649       1.1      fvdl 
    650       1.1      fvdl #define	PMC6_EVTSEL_EVENT		0x000000ff
    651       1.1      fvdl #define	PMC6_EVTSEL_UNIT		0x0000ff00
    652       1.1      fvdl #define	PMC6_EVTSEL_UNIT_SHIFT		8
    653       1.1      fvdl #define	PMC6_EVTSEL_USR			(1 << 16)
    654       1.1      fvdl #define	PMC6_EVTSEL_OS			(1 << 17)
    655       1.1      fvdl #define	PMC6_EVTSEL_E			(1 << 18)
    656       1.1      fvdl #define	PMC6_EVTSEL_PC			(1 << 19)
    657       1.1      fvdl #define	PMC6_EVTSEL_INT			(1 << 20)
    658       1.1      fvdl #define	PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
    659       1.1      fvdl #define	PMC6_EVTSEL_INV			(1 << 23)
    660       1.1      fvdl #define	PMC6_EVTSEL_COUNTER_MASK	0xff000000
    661       1.1      fvdl #define	PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
    662       1.1      fvdl 
    663       1.1      fvdl /* Data Cache Unit */
    664       1.1      fvdl #define	PMC6_DATA_MEM_REFS		0x43
    665       1.1      fvdl #define	PMC6_DCU_LINES_IN		0x45
    666       1.1      fvdl #define	PMC6_DCU_M_LINES_IN		0x46
    667       1.1      fvdl #define	PMC6_DCU_M_LINES_OUT		0x47
    668       1.1      fvdl #define	PMC6_DCU_MISS_OUTSTANDING	0x48
    669       1.1      fvdl 
    670       1.1      fvdl /* Instruction Fetch Unit */
    671       1.1      fvdl #define	PMC6_IFU_IFETCH			0x80
    672       1.1      fvdl #define	PMC6_IFU_IFETCH_MISS		0x81
    673       1.1      fvdl #define	PMC6_ITLB_MISS			0x85
    674       1.1      fvdl #define	PMC6_IFU_MEM_STALL		0x86
    675       1.1      fvdl #define	PMC6_ILD_STALL			0x87
    676       1.1      fvdl 
    677       1.1      fvdl /* L2 Cache */
    678       1.1      fvdl #define	PMC6_L2_IFETCH			0x28
    679       1.1      fvdl #define	PMC6_L2_LD			0x29
    680       1.1      fvdl #define	PMC6_L2_ST			0x2a
    681       1.1      fvdl #define	PMC6_L2_LINES_IN		0x24
    682       1.1      fvdl #define	PMC6_L2_LINES_OUT		0x26
    683       1.1      fvdl #define	PMC6_L2_M_LINES_INM		0x25
    684       1.1      fvdl #define	PMC6_L2_M_LINES_OUTM		0x27
    685       1.1      fvdl #define	PMC6_L2_RQSTS			0x2e
    686       1.1      fvdl #define	PMC6_L2_ADS			0x21
    687       1.1      fvdl #define	PMC6_L2_DBUS_BUSY		0x22
    688       1.1      fvdl #define	PMC6_L2_DBUS_BUSY_RD		0x23
    689       1.1      fvdl 
    690       1.1      fvdl /* External Bus Logic */
    691       1.1      fvdl #define	PMC6_BUS_DRDY_CLOCKS		0x62
    692       1.1      fvdl #define	PMC6_BUS_LOCK_CLOCKS		0x63
    693       1.1      fvdl #define	PMC6_BUS_REQ_OUTSTANDING	0x60
    694       1.1      fvdl #define	PMC6_BUS_TRAN_BRD		0x65
    695       1.1      fvdl #define	PMC6_BUS_TRAN_RFO		0x66
    696       1.1      fvdl #define	PMC6_BUS_TRANS_WB		0x67
    697       1.1      fvdl #define	PMC6_BUS_TRAN_IFETCH		0x68
    698       1.1      fvdl #define	PMC6_BUS_TRAN_INVAL		0x69
    699       1.1      fvdl #define	PMC6_BUS_TRAN_PWR		0x6a
    700       1.1      fvdl #define	PMC6_BUS_TRANS_P		0x6b
    701       1.1      fvdl #define	PMC6_BUS_TRANS_IO		0x6c
    702       1.1      fvdl #define	PMC6_BUS_TRAN_DEF		0x6d
    703       1.1      fvdl #define	PMC6_BUS_TRAN_BURST		0x6e
    704       1.1      fvdl #define	PMC6_BUS_TRAN_ANY		0x70
    705       1.1      fvdl #define	PMC6_BUS_TRAN_MEM		0x6f
    706       1.1      fvdl #define	PMC6_BUS_DATA_RCV		0x64
    707       1.1      fvdl #define	PMC6_BUS_BNR_DRV		0x61
    708       1.1      fvdl #define	PMC6_BUS_HIT_DRV		0x7a
    709       1.1      fvdl #define	PMC6_BUS_HITM_DRDV		0x7b
    710       1.1      fvdl #define	PMC6_BUS_SNOOP_STALL		0x7e
    711       1.1      fvdl 
    712       1.1      fvdl /* Floating Point Unit */
    713       1.1      fvdl #define	PMC6_FLOPS			0xc1
    714       1.1      fvdl #define	PMC6_FP_COMP_OPS_EXE		0x10
    715       1.1      fvdl #define	PMC6_FP_ASSIST			0x11
    716       1.1      fvdl #define	PMC6_MUL			0x12
    717       1.1      fvdl #define	PMC6_DIV			0x12
    718       1.1      fvdl #define	PMC6_CYCLES_DIV_BUSY		0x14
    719       1.1      fvdl 
    720       1.1      fvdl /* Memory Ordering */
    721       1.1      fvdl #define	PMC6_LD_BLOCKS			0x03
    722       1.1      fvdl #define	PMC6_SB_DRAINS			0x04
    723       1.1      fvdl #define	PMC6_MISALIGN_MEM_REF		0x05
    724       1.1      fvdl #define	PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
    725       1.1      fvdl #define	PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
    726       1.1      fvdl 
    727       1.1      fvdl /* Instruction Decoding and Retirement */
    728       1.1      fvdl #define	PMC6_INST_RETIRED		0xc0
    729       1.1      fvdl #define	PMC6_UOPS_RETIRED		0xc2
    730       1.1      fvdl #define	PMC6_INST_DECODED		0xd0
    731       1.1      fvdl #define	PMC6_EMON_KNI_INST_RETIRED	0xd8
    732       1.1      fvdl #define	PMC6_EMON_KNI_COMP_INST_RET	0xd9
    733       1.1      fvdl 
    734       1.1      fvdl /* Interrupts */
    735       1.1      fvdl #define	PMC6_HW_INT_RX			0xc8
    736       1.1      fvdl #define	PMC6_CYCLES_INT_MASKED		0xc6
    737       1.1      fvdl #define	PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
    738       1.1      fvdl 
    739       1.1      fvdl /* Branches */
    740       1.1      fvdl #define	PMC6_BR_INST_RETIRED		0xc4
    741       1.1      fvdl #define	PMC6_BR_MISS_PRED_RETIRED	0xc5
    742       1.1      fvdl #define	PMC6_BR_TAKEN_RETIRED		0xc9
    743       1.1      fvdl #define	PMC6_BR_MISS_PRED_TAKEN_RET	0xca
    744       1.1      fvdl #define	PMC6_BR_INST_DECODED		0xe0
    745       1.1      fvdl #define	PMC6_BTB_MISSES			0xe2
    746       1.1      fvdl #define	PMC6_BR_BOGUS			0xe4
    747       1.1      fvdl #define	PMC6_BACLEARS			0xe6
    748       1.1      fvdl 
    749       1.1      fvdl /* Stalls */
    750       1.1      fvdl #define	PMC6_RESOURCE_STALLS		0xa2
    751       1.1      fvdl #define	PMC6_PARTIAL_RAT_STALLS		0xd2
    752       1.1      fvdl 
    753       1.1      fvdl /* Segment Register Loads */
    754       1.1      fvdl #define	PMC6_SEGMENT_REG_LOADS		0x06
    755       1.1      fvdl 
    756       1.1      fvdl /* Clocks */
    757       1.1      fvdl #define	PMC6_CPU_CLK_UNHALTED		0x79
    758       1.1      fvdl 
    759       1.1      fvdl /* MMX Unit */
    760       1.1      fvdl #define	PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
    761       1.1      fvdl #define	PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
    762       1.1      fvdl #define	PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
    763       1.1      fvdl #define	PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
    764       1.1      fvdl #define	PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
    765       1.1      fvdl #define	PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
    766       1.1      fvdl #define	PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
    767       1.1      fvdl 
    768       1.1      fvdl /* Segment Register Renaming */
    769       1.1      fvdl #define	PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
    770       1.1      fvdl #define	PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
    771       1.1      fvdl #define	PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
    772       1.1      fvdl 
    773       1.1      fvdl /*
    774       1.1      fvdl  * AMD K7 Event Selector MSR format.
    775       1.1      fvdl  */
    776       1.1      fvdl 
    777       1.1      fvdl #define	K7_EVTSEL_EVENT			0x000000ff
    778       1.1      fvdl #define	K7_EVTSEL_UNIT			0x0000ff00
    779       1.1      fvdl #define	K7_EVTSEL_UNIT_SHIFT		8
    780       1.1      fvdl #define	K7_EVTSEL_USR			(1 << 16)
    781       1.1      fvdl #define	K7_EVTSEL_OS			(1 << 17)
    782       1.1      fvdl #define	K7_EVTSEL_E			(1 << 18)
    783       1.1      fvdl #define	K7_EVTSEL_PC			(1 << 19)
    784       1.1      fvdl #define	K7_EVTSEL_INT			(1 << 20)
    785       1.1      fvdl #define	K7_EVTSEL_EN			(1 << 22)
    786       1.1      fvdl #define	K7_EVTSEL_INV			(1 << 23)
    787       1.1      fvdl #define	K7_EVTSEL_COUNTER_MASK		0xff000000
    788       1.1      fvdl #define	K7_EVTSEL_COUNTER_MASK_SHIFT	24
    789       1.1      fvdl 
    790       1.1      fvdl /* Segment Register Loads */
    791       1.1      fvdl #define	K7_SEGMENT_REG_LOADS		0x20
    792       1.1      fvdl 
    793       1.1      fvdl #define	K7_STORES_TO_ACTIVE_INST_STREAM	0x21
    794       1.1      fvdl 
    795       1.1      fvdl /* Data Cache Unit */
    796       1.1      fvdl #define	K7_DATA_CACHE_ACCESS		0x40
    797       1.1      fvdl #define	K7_DATA_CACHE_MISS		0x41
    798       1.1      fvdl #define	K7_DATA_CACHE_REFILL		0x42
    799       1.1      fvdl #define	K7_DATA_CACHE_REFILL_SYSTEM	0x43
    800       1.1      fvdl #define	K7_DATA_CACHE_WBACK		0x44
    801       1.1      fvdl #define	K7_L2_DTLB_HIT			0x45
    802       1.1      fvdl #define	K7_L2_DTLB_MISS			0x46
    803       1.1      fvdl #define	K7_MISALIGNED_DATA_REF		0x47
    804       1.1      fvdl #define	K7_SYSTEM_REQUEST		0x64
    805       1.1      fvdl #define	K7_SYSTEM_REQUEST_TYPE		0x65
    806       1.1      fvdl 
    807       1.1      fvdl #define	K7_SNOOP_HIT			0x73
    808       1.1      fvdl #define	K7_SINGLE_BIT_ECC_ERROR		0x74
    809       1.1      fvdl #define	K7_CACHE_LINE_INVAL		0x75
    810       1.1      fvdl #define	K7_CYCLES_PROCESSOR_IS_RUNNING	0x76
    811       1.1      fvdl #define	K7_L2_REQUEST			0x79
    812       1.1      fvdl #define	K7_L2_REQUEST_BUSY		0x7a
    813       1.1      fvdl 
    814       1.1      fvdl /* Instruction Fetch Unit */
    815       1.1      fvdl #define	K7_IFU_IFETCH			0x80
    816       1.1      fvdl #define	K7_IFU_IFETCH_MISS		0x81
    817       1.1      fvdl #define	K7_IFU_REFILL_FROM_L2		0x82
    818       1.1      fvdl #define	K7_IFU_REFILL_FROM_SYSTEM	0x83
    819       1.1      fvdl #define	K7_ITLB_L1_MISS			0x84
    820       1.1      fvdl #define	K7_ITLB_L2_MISS			0x85
    821       1.1      fvdl #define	K7_SNOOP_RESYNC			0x86
    822       1.1      fvdl #define	K7_IFU_STALL			0x87
    823       1.1      fvdl 
    824       1.1      fvdl #define	K7_RETURN_STACK_HITS		0x88
    825       1.1      fvdl #define	K7_RETURN_STACK_OVERFLOW	0x89
    826       1.1      fvdl 
    827       1.1      fvdl /* Retired */
    828       1.1      fvdl #define	K7_RETIRED_INST			0xc0
    829       1.1      fvdl #define	K7_RETIRED_OPS			0xc1
    830       1.1      fvdl #define	K7_RETIRED_BRANCHES		0xc2
    831       1.1      fvdl #define	K7_RETIRED_BRANCH_MISPREDICTED	0xc3
    832       1.1      fvdl #define	K7_RETIRED_TAKEN_BRANCH		0xc4
    833       1.1      fvdl #define	K7_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xc5
    834       1.1      fvdl #define	K7_RETIRED_FAR_CONTROL_TRANSFER	0xc6
    835       1.1      fvdl #define	K7_RETIRED_RESYNC_BRANCH	0xc7
    836       1.1      fvdl #define	K7_RETIRED_NEAR_RETURNS		0xc8
    837       1.1      fvdl #define	K7_RETIRED_NEAR_RETURNS_MISPREDICTED	0xc9
    838       1.1      fvdl #define	K7_RETIRED_INDIRECT_MISPREDICTED	0xca
    839       1.1      fvdl 
    840       1.1      fvdl /* Interrupts */
    841       1.1      fvdl #define	K7_CYCLES_INT_MASKED		0xcd
    842       1.1      fvdl #define	K7_CYCLES_INT_PENDING_AND_MASKED	0xce
    843       1.1      fvdl #define	K7_HW_INTR_RECV			0xcf
    844       1.1      fvdl 
    845       1.1      fvdl #define	K7_INSTRUCTION_DECODER_EMPTY	0xd0
    846       1.1      fvdl #define	K7_DISPATCH_STALLS		0xd1
    847       1.1      fvdl #define	K7_BRANCH_ABORTS_TO_RETIRE	0xd2
    848       1.1      fvdl #define	K7_SERIALIZE			0xd3
    849       1.1      fvdl #define	K7_SEGMENT_LOAD_STALL		0xd4
    850       1.1      fvdl #define	K7_ICU_FULL			0xd5
    851       1.1      fvdl #define	K7_RESERVATION_STATIONS_FULL	0xd6
    852       1.1      fvdl #define	K7_FPU_FULL			0xd7
    853       1.1      fvdl #define	K7_LS_FULL			0xd8
    854       1.1      fvdl #define	K7_ALL_QUIET_STALL		0xd9
    855       1.1      fvdl #define	K7_FAR_TRANSFER_OR_RESYNC_BRANCH_PENDING	0xda
    856       1.1      fvdl 
    857       1.1      fvdl #define	K7_BP0_MATCH			0xdc
    858       1.1      fvdl #define	K7_BP1_MATCH			0xdd
    859       1.1      fvdl #define	K7_BP2_MATCH			0xde
    860       1.1      fvdl #define	K7_BP3_MATCH			0xdf
    861