Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.63.6.1
      1  1.63.6.1     rmind /*	$NetBSD: specialreg.h,v 1.63.6.1 2013/08/28 23:59:24 rmind Exp $	*/
      2       1.1      fvdl 
      3       1.1      fvdl /*-
      4       1.1      fvdl  * Copyright (c) 1991 The Regents of the University of California.
      5       1.1      fvdl  * All rights reserved.
      6       1.1      fvdl  *
      7       1.1      fvdl  * Redistribution and use in source and binary forms, with or without
      8       1.1      fvdl  * modification, are permitted provided that the following conditions
      9       1.1      fvdl  * are met:
     10       1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     11       1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     12       1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     14       1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     15       1.3       agc  * 3. Neither the name of the University nor the names of its contributors
     16       1.1      fvdl  *    may be used to endorse or promote products derived from this software
     17       1.1      fvdl  *    without specific prior written permission.
     18       1.1      fvdl  *
     19       1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20       1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21       1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22       1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23       1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24       1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25       1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26       1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27       1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28       1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29       1.1      fvdl  * SUCH DAMAGE.
     30       1.1      fvdl  *
     31       1.1      fvdl  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     32       1.1      fvdl  */
     33       1.1      fvdl 
     34       1.1      fvdl /*
     35       1.1      fvdl  * Bits in 386 special registers:
     36       1.1      fvdl  */
     37       1.1      fvdl #define	CR0_PE	0x00000001	/* Protected mode Enable */
     38       1.1      fvdl #define	CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     39       1.1      fvdl #define	CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     40       1.1      fvdl #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     41       1.1      fvdl #define	CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     42       1.1      fvdl #define	CR0_PG	0x80000000	/* PaGing enable */
     43       1.1      fvdl 
     44       1.1      fvdl /*
     45       1.1      fvdl  * Bits in 486 special registers:
     46       1.1      fvdl  */
     47       1.1      fvdl #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     48       1.1      fvdl #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     49       1.1      fvdl #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     50       1.1      fvdl #define	CR0_NW	0x20000000	/* Not Write-through */
     51       1.1      fvdl #define	CR0_CD	0x40000000	/* Cache Disable */
     52       1.1      fvdl 
     53       1.1      fvdl /*
     54       1.1      fvdl  * Cyrix 486 DLC special registers, accessible as IO ports.
     55       1.1      fvdl  */
     56       1.1      fvdl #define CCR0	0xc0		/* configuration control register 0 */
     57       1.1      fvdl #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     58       1.1      fvdl #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     59       1.1      fvdl #define CCR0_A20M	0x04	/* enables A20M# input pin */
     60       1.1      fvdl #define CCR0_KEN	0x08	/* enables KEN# input pin */
     61       1.1      fvdl #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     62       1.1      fvdl #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     63       1.1      fvdl #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     64       1.1      fvdl #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     65       1.1      fvdl 
     66       1.1      fvdl #define CCR1	0xc1		/* configuration control register 1 */
     67       1.1      fvdl #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     68       1.1      fvdl /* the remaining 7 bits of this register are reserved */
     69       1.1      fvdl 
     70       1.1      fvdl /*
     71      1.59       jym  * bits in the %cr4 control register:
     72       1.1      fvdl  */
     73      1.59       jym #define CR4_VME		0x00000001 /* virtual 8086 mode extension enable */
     74      1.59       jym #define CR4_PVI		0x00000002 /* protected mode virtual interrupt enable */
     75      1.59       jym #define CR4_TSD		0x00000004 /* restrict RDTSC instruction to cpl 0 */
     76      1.59       jym #define CR4_DE		0x00000008 /* debugging extension */
     77      1.59       jym #define CR4_PSE		0x00000010 /* large (4MB) page size enable */
     78      1.59       jym #define CR4_PAE		0x00000020 /* physical address extension enable */
     79      1.59       jym #define CR4_MCE		0x00000040 /* machine check enable */
     80      1.59       jym #define CR4_PGE		0x00000080 /* page global enable */
     81      1.59       jym #define CR4_PCE		0x00000100 /* enable RDPMC instruction for all cpls */
     82      1.59       jym #define CR4_OSFXSR	0x00000200 /* enable fxsave/fxrestor and SSE */
     83      1.59       jym #define CR4_OSXMMEXCPT	0x00000400 /* enable unmasked SSE exceptions */
     84      1.59       jym #define CR4_VMXE	0x00002000 /* enable VMX operations */
     85      1.59       jym #define CR4_SMXE	0x00004000 /* enable SMX operations */
     86      1.59       jym #define CR4_FSGSBASE	0x00010000 /* enable *FSBASE and *GSBASE instructions */
     87      1.59       jym #define CR4_PCIDE	0x00020000 /* enable Process Context IDentifiers */
     88      1.59       jym #define CR4_OSXSAVE	0x00040000 /* enable xsave and xrestore */
     89      1.59       jym #define CR4_SMEP	0x00100000 /* enable SMEP support */
     90       1.1      fvdl 
     91       1.1      fvdl 
     92       1.1      fvdl /*
     93      1.40       jym  * CPUID "features" bits
     94       1.1      fvdl  */
     95       1.1      fvdl 
     96      1.40       jym /* Fn00000001 %edx features */
     97       1.1      fvdl #define	CPUID_FPU	0x00000001	/* processor has an FPU? */
     98       1.1      fvdl #define	CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
     99       1.1      fvdl #define	CPUID_DE	0x00000004	/* has debugging extension */
    100       1.1      fvdl #define	CPUID_PSE	0x00000008	/* has page 4MB page size extension */
    101       1.1      fvdl #define	CPUID_TSC	0x00000010	/* has time stamp counter */
    102       1.1      fvdl #define	CPUID_MSR	0x00000020	/* has mode specific registers */
    103       1.1      fvdl #define	CPUID_PAE	0x00000040	/* has phys address extension */
    104       1.1      fvdl #define	CPUID_MCE	0x00000080	/* has machine check exception */
    105       1.1      fvdl #define	CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    106       1.1      fvdl #define	CPUID_APIC	0x00000200	/* has enabled APIC */
    107       1.1      fvdl #define	CPUID_B10	0x00000400	/* reserved, MTRR */
    108       1.1      fvdl #define	CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    109       1.1      fvdl #define	CPUID_MTRR	0x00001000	/* has memory type range register */
    110       1.1      fvdl #define	CPUID_PGE	0x00002000	/* has page global extension */
    111       1.1      fvdl #define	CPUID_MCA	0x00004000	/* has machine check architecture */
    112       1.1      fvdl #define	CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    113       1.1      fvdl #define	CPUID_PAT	0x00010000	/* Page Attribute Table */
    114       1.1      fvdl #define	CPUID_PSE36	0x00020000	/* 36-bit PSE */
    115       1.1      fvdl #define	CPUID_PN	0x00040000	/* processor serial number */
    116       1.1      fvdl #define	CPUID_CFLUSH	0x00080000	/* CFLUSH insn supported */
    117       1.1      fvdl #define	CPUID_B20	0x00100000	/* reserved */
    118       1.1      fvdl #define	CPUID_DS	0x00200000	/* Debug Store */
    119       1.1      fvdl #define	CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    120       1.1      fvdl #define	CPUID_MMX	0x00800000	/* MMX supported */
    121       1.1      fvdl #define	CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    122       1.1      fvdl #define	CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    123       1.1      fvdl #define	CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    124       1.1      fvdl #define	CPUID_SS	0x08000000	/* self-snoop */
    125       1.1      fvdl #define	CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    126       1.1      fvdl #define	CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    127       1.1      fvdl #define	CPUID_IA64	0x40000000	/* IA-64 architecture */
    128       1.1      fvdl #define	CPUID_SBF	0x80000000	/* signal break on FERR */
    129       1.1      fvdl 
    130      1.61       dsl #define CPUID_FLAGS1	"\20" \
    131      1.61       dsl 	"\1" "FPU"	"\2" "VME"	"\3" "DE"	"\4" "PSE" \
    132      1.61       dsl 	"\5" "TSC"	"\6" "MSR"	"\7" "PAE"	"\10" "MCE" \
    133      1.61       dsl 	"\11" "CX8"	"\12" "APIC"	"\13" "B10"	"\14" "SEP" \
    134      1.61       dsl 	"\15" "MTRR"	"\16" "PGE"	"\17" "MCA"	"\20" "CMOV" \
    135      1.61       dsl 	"\21" "PAT"	"\22" "PSE36"	"\23" "PN"	"\24" "CFLUSH" \
    136      1.61       dsl 	"\25" "B20"	"\26" "DS"	"\27" "ACPI"	"\30" "MMX" \
    137      1.61       dsl 	"\31" "FXSR"	"\32" "SSE"	"\33" "SSE2"	"\34" "SS" \
    138      1.61       dsl 	"\35" "HTT"	"\36" "TM"	"\37" "IA64"	"\40" "SBF"
    139       1.1      fvdl 
    140      1.47    jruoho /*
    141      1.47    jruoho  * Intel Digital Thermal Sensor and
    142      1.47    jruoho  * Power Management, Fn0000_0006 - %eax.
    143      1.47    jruoho  */
    144      1.47    jruoho #define CPUID_DSPM_DTS	0x00000001	/* Digital Thermal Sensor */
    145      1.47    jruoho #define CPUID_DSPM_IDA	0x00000002	/* Intel Dynamic Acceleration */
    146      1.47    jruoho #define CPUID_DSPM_ARAT	0x00000004	/* Always Running APIC Timer */
    147      1.47    jruoho #define CPUID_DSPM_PLN	0x00000010	/* Power Limit Notification */
    148      1.47    jruoho #define CPUID_DSPM_CME	0x00000020	/* Clock Modulation Extension */
    149      1.47    jruoho #define CPUID_DSPM_PLTM	0x00000040	/* Package Level Thermal Management */
    150      1.47    jruoho 
    151      1.61       dsl #define CPUID_DSPM_FLAGS	"\20" \
    152      1.61       dsl 	"\1" "DTS"	"\2" "IDA"	"\3" "ARAT" \
    153      1.61       dsl 	"\5" "PLN"	"\6" "CME"	"\7" "PLTM"
    154      1.47    jruoho 
    155      1.47    jruoho /*
    156      1.47    jruoho  * Intel Digital Thermal Sensor and
    157      1.47    jruoho  * Power Management, Fn0000_0006 - %ecx.
    158      1.47    jruoho  */
    159      1.47    jruoho #define CPUID_DSPM_HWF	0x00000001	/* MSR_APERF/MSR_MPERF available */
    160      1.47    jruoho 
    161      1.61       dsl #define CPUID_DSPM_FLAGS1	"\20" "\1" "HWF"
    162      1.47    jruoho 
    163      1.63      yamt /*
    164      1.63      yamt  * Intel Structured Extended Feature leaf
    165      1.63      yamt  * Fn0000_0007 main leaf - %ebx.
    166      1.63      yamt  */
    167      1.63      yamt #define CPUID_SEF_FSGSBASE	__BIT(0)
    168  1.63.6.1     rmind #define CPUID_SEF_TSC_ADJUST	__BIT(1)
    169      1.63      yamt #define CPUID_SEF_BMI1		__BIT(3)
    170      1.63      yamt #define CPUID_SEF_HLE		__BIT(4)
    171      1.63      yamt #define CPUID_SEF_AVX2		__BIT(5)
    172      1.63      yamt #define CPUID_SEF_SMEP		__BIT(7)
    173      1.63      yamt #define CPUID_SEF_BMI2		__BIT(8)
    174      1.63      yamt #define CPUID_SEF_ERMS		__BIT(9)
    175      1.63      yamt #define CPUID_SEF_INVPCID	__BIT(10)
    176      1.63      yamt #define CPUID_SEF_RTM		__BIT(11)
    177  1.63.6.1     rmind #define CPUID_SEF_QM		__BIT(12)
    178  1.63.6.1     rmind #define CPUID_SEF_FPUCSDS	__BIT(13)
    179  1.63.6.1     rmind #define CPUID_SEF_MPX		__BIT(14)
    180  1.63.6.1     rmind #define CPUID_SEF_AVX512F	__BIT(16)
    181      1.63      yamt #define CPUID_SEF_RDSEED	__BIT(18)
    182      1.63      yamt #define CPUID_SEF_ADX		__BIT(19)
    183      1.63      yamt #define CPUID_SEF_SMAP		__BIT(20)
    184  1.63.6.1     rmind #define CPUID_SEF_PT		__BIT(25)
    185  1.63.6.1     rmind #define CPUID_SEF_AVX512PF	__BIT(26)
    186  1.63.6.1     rmind #define CPUID_SEF_AVX512ER	__BIT(27)
    187  1.63.6.1     rmind #define CPUID_SEF_AVX512CD	__BIT(28)
    188  1.63.6.1     rmind #define CPUID_SEF_SHA		__BIT(29)
    189      1.63      yamt 
    190      1.63      yamt #define CPUID_SEF_FLAGS	"\20" \
    191  1.63.6.1     rmind 	"\1" "FSGSBASE"	"\2" "TSCADJUST"		"\4" "BMI1"	\
    192  1.63.6.1     rmind 	"\5" "HLE"	"\6" "AVX2"			"\10" "SMEP"	\
    193  1.63.6.1     rmind 	"\11" "BMI2"	"\12" "ERMS"	"\13" "INVPCID"	"\14" "RTM"	\
    194  1.63.6.1     rmind 	"\15" "QM"	"\16" "FPUCSDS"	"\17" "MPX"    			\
    195  1.63.6.1     rmind 	"\21" "AVX512F"			"\23" "RDSEED"	"\24" "ADX"	\
    196  1.63.6.1     rmind 	"\25" "SMAP"							\
    197  1.63.6.1     rmind 			"\32" "PT"	"\33" "AVX512PF""\34" "AVX512ER"\
    198  1.63.6.1     rmind 	"\35" "AVX512CD""\36" "SHA"
    199      1.63      yamt 
    200      1.39       jym /* Intel Fn80000001 extended features - %edx */
    201       1.8        he #define CPUID_SYSCALL	0x00000800	/* SYSCALL/SYSRET */
    202      1.40       jym #define CPUID_XD	0x00100000	/* Execute Disable (like CPUID_NOX) */
    203      1.60  drochner #define	CPUID_P1GB	0x04000000	/* 1GB Large Page Support */
    204      1.60  drochner #define	CPUID_RDTSCP	0x08000000	/* Read TSC Pair Instruction */
    205       1.8        he #define CPUID_EM64T	0x20000000	/* Intel EM64T */
    206       1.8        he 
    207      1.61       dsl #define CPUID_INTEL_EXT_FLAGS	"\20" \
    208      1.61       dsl 	"\14" "SYSCALL/SYSRET"	"\25" "XD"	"\33" "P1GB" \
    209      1.61       dsl 	"\34" "RDTSCP"	"\36" "EM64T"
    210      1.34  pgoyette 
    211      1.39       jym /* Intel Fn80000001 extended features - %ecx */
    212      1.34  pgoyette #define	CPUID_LAHF	0x00000001	/* LAHF/SAHF in IA-32e mode, 64bit sub*/
    213      1.34  pgoyette 
    214      1.61       dsl #define	CPUID_INTEL_FLAGS4	"\20" \
    215      1.61       dsl 	"\1" "LAHF"	"\02" "B01"	"\03" "B02"
    216       1.8        he 
    217       1.1      fvdl 
    218      1.39       jym /* AMD/VIA Fn80000001 extended features - %edx */
    219      1.32      yamt /*	CPUID_SYSCALL			   SYSCALL/SYSRET */
    220       1.1      fvdl #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    221       1.5  drochner #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    222       1.1      fvdl #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    223      1.27  pgoyette #define CPUID_FFXSR	0x02000000	/* FXSAVE/FXSTOR Extensions */
    224      1.60  drochner /*	CPUID_P1GB			   1GB Large Page Support */
    225      1.60  drochner /*	CPUID_RDTSCP			   Read TSC Pair Instruction */
    226      1.32      yamt /*	CPUID_EM64T			   Long mode */
    227       1.1      fvdl #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    228       1.1      fvdl #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    229       1.1      fvdl 
    230      1.61       dsl #define CPUID_EXT_FLAGS	"\20" \
    231      1.61       dsl 	"\14" "SYSCALL/SYSRET"		"\24" "MPC"	"\25" "NOX" \
    232      1.61       dsl 	"\27" "MXX"	"\32" "FFXSR"	"\33" "P1GB"	"\34" "RDTSCP" \
    233      1.61       dsl 	"\36" "LONG"	"\37" "3DNOW2"	"\40" "3DNOW"
    234       1.1      fvdl 
    235      1.39       jym /* AMD Fn80000001 extended features - %ecx */
    236      1.53     njoly /* 	CPUID_LAHF			   LAHF/SAHF instruction */
    237      1.28    cegger #define CPUID_CMPLEGACY	0x00000002	/* Compare Legacy */
    238      1.28    cegger #define CPUID_SVM	0x00000004	/* Secure Virtual Machine */
    239      1.28    cegger #define CPUID_EAPIC	0x00000008	/* Extended APIC space */
    240      1.28    cegger #define CPUID_ALTMOVCR0	0x00000010	/* Lock Mov Cr0 */
    241      1.28    cegger #define CPUID_LZCNT	0x00000020	/* LZCNT instruction */
    242      1.28    cegger #define CPUID_SSE4A	0x00000040	/* SSE4A instruction set */
    243      1.28    cegger #define CPUID_MISALIGNSSE 0x00000080	/* Misaligned SSE */
    244      1.28    cegger #define CPUID_3DNOWPF	0x00000100	/* 3DNow Prefetch */
    245      1.28    cegger #define CPUID_OSVW	0x00000200	/* OS visible workarounds */
    246      1.28    cegger #define CPUID_IBS	0x00000400	/* Instruction Based Sampling */
    247      1.50    cegger #define CPUID_XOP	0x00000800	/* XOP instruction set */
    248      1.28    cegger #define CPUID_SKINIT	0x00001000	/* SKINIT */
    249      1.28    cegger #define CPUID_WDT	0x00002000	/* watchdog timer support */
    250      1.50    cegger #define CPUID_LWP	0x00008000	/* Light Weight Profiling */
    251      1.50    cegger #define CPUID_FMA4	0x00010000	/* FMA4 instructions */
    252      1.50    cegger #define CPUID_NODEID	0x00080000	/* NodeID MSR available*/
    253      1.50    cegger #define CPUID_TBM	0x00200000	/* TBM instructions */
    254      1.50    cegger #define CPUID_TOPOEXT	0x00400000	/* cpuid Topology Extension */
    255      1.28    cegger 
    256      1.61       dsl #define CPUID_AMD_FLAGS4	"\20" \
    257      1.61       dsl 	"\1" "LAHF"	"\2" "CMPLEGACY" "\3" "SVM"	"\4" "EAPIC" \
    258      1.61       dsl 	"\5" "ALTMOVCR0" "\6" "LZCNT"	"\7" "SSE4A"	"\10" "MISALIGNSSE" \
    259      1.61       dsl 	"\11" "3DNOWPREFETCH" \
    260      1.61       dsl 			"\12" "OSVW"	"\13" "IBS"	"\14" "XOP" \
    261      1.61       dsl 	"\15" "SKINIT"	"\16" "WDT"	"\17" "B14"	"\20" "LWP" \
    262      1.61       dsl 	"\21" "FMA4"	"\22" "B17"	"\23" "B18"	"\24" "NodeID" \
    263      1.61       dsl 	"\25" "B20"	"\26" "TBM"	"\27" "TopoExt"	"\30" "B23" \
    264      1.61       dsl 	"\31" "B24"	"\32" "B25"	"\33" "B26"	"\34" "B27" \
    265      1.61       dsl 	"\35" "B28"	"\36" "B29"	"\37" "B30"	"\40" "B31"
    266      1.30    cegger 
    267      1.33      yamt /* AMD Fn8000000a %edx features (SVM features) */
    268      1.33      yamt #define	CPUID_AMD_SVM_NP		0x00000001
    269      1.33      yamt #define	CPUID_AMD_SVM_LbrVirt		0x00000002
    270      1.33      yamt #define	CPUID_AMD_SVM_SVML		0x00000004
    271      1.33      yamt #define	CPUID_AMD_SVM_NRIPS		0x00000008
    272      1.50    cegger #define	CPUID_AMD_SVM_TSCRateCtrl	0x00000010
    273      1.50    cegger #define	CPUID_AMD_SVM_VMCBCleanBits	0x00000020
    274      1.50    cegger #define	CPUID_AMD_SVM_FlushByASID	0x00000040
    275      1.50    cegger #define	CPUID_AMD_SVM_DecodeAssist	0x00000080
    276      1.38    cegger #define	CPUID_AMD_SVM_PauseFilter	0x00000400
    277      1.61       dsl #define	CPUID_AMD_SVM_FLAGS	 "\20" \
    278      1.61       dsl 	"\1" "NP"	"\2" "LbrVirt"	"\3" "SVML"	"\4" "NRIPS" \
    279      1.61       dsl 	"\5" "TSCRate"	"\6" "VMCBCleanBits" \
    280      1.61       dsl 		"\7" "FlushByASID"	"\10" "DecodeAssist" \
    281      1.61       dsl 	"\11" "B08"	"\12" "B09"	"\13" "PauseFilter" "\14" "B11" \
    282      1.61       dsl 	"\15" "B12"	"\16" "B13"	"\17" "B17"	"\20" "B18" \
    283      1.61       dsl 	"\21" "B19"
    284      1.33      yamt 
    285      1.30    cegger /*
    286      1.30    cegger  * AMD Advanced Power Management
    287      1.30    cegger  * CPUID Fn8000_0007 %edx
    288      1.30    cegger  */
    289      1.30    cegger #define CPUID_APM_TS	0x00000001	/* Temperature Sensor */
    290      1.30    cegger #define CPUID_APM_FID	0x00000002	/* Frequency ID control */
    291      1.30    cegger #define CPUID_APM_VID	0x00000004	/* Voltage ID control */
    292      1.30    cegger #define CPUID_APM_TTP	0x00000008	/* THERMTRIP (PCI F3xE4 register) */
    293      1.30    cegger #define CPUID_APM_HTC	0x00000010	/* Hardware thermal control (HTC) */
    294      1.30    cegger #define CPUID_APM_STC	0x00000020	/* Software thermal control (STC) */
    295      1.30    cegger #define CPUID_APM_100	0x00000040	/* 100MHz multiplier control */
    296      1.30    cegger #define CPUID_APM_HWP	0x00000080	/* HW P-State control */
    297      1.30    cegger #define CPUID_APM_TSC	0x00000100	/* TSC invariant */
    298      1.45    jruoho #define CPUID_APM_CPB	0x00000200	/* Core performance boost */
    299      1.50    cegger #define CPUID_APM_EFF	0x00000400	/* Effective Frequency (read-only) */
    300      1.30    cegger 
    301      1.61       dsl #define CPUID_APM_FLAGS		"\20" \
    302      1.61       dsl 	"\1" "TS"	"\2" "FID"	"\3" "VID"	"\4" "TTP" \
    303      1.61       dsl 	"\5" "HTC"	"\6" "STC"	"\7" "100"	"\10" "HWP" \
    304      1.61       dsl 	"\11" "TSC"	"\12" "CPB"	"\13" "EffFreq"	"\14" "B11" \
    305      1.61       dsl 	"\15" "B12"
    306      1.30    cegger 
    307       1.4     soren /*
    308      1.17  christos  * Centaur Extended Feature flags
    309      1.15    daniel  */
    310      1.17  christos #define CPUID_VIA_HAS_RNG	0x00000004	/* Random number generator */
    311      1.17  christos #define CPUID_VIA_DO_RNG	0x00000008
    312      1.17  christos #define CPUID_VIA_HAS_ACE	0x00000040	/* AES Encryption */
    313      1.17  christos #define CPUID_VIA_DO_ACE	0x00000080
    314      1.17  christos #define CPUID_VIA_HAS_ACE2	0x00000100	/* AES+CTR instructions */
    315      1.17  christos #define CPUID_VIA_DO_ACE2	0x00000200
    316      1.17  christos #define CPUID_VIA_HAS_PHE	0x00000400	/* SHA1+SHA256 HMAC */
    317      1.17  christos #define CPUID_VIA_DO_PHE	0x00000800
    318      1.17  christos #define CPUID_VIA_HAS_PMM	0x00001000	/* RSA Instructions */
    319      1.17  christos #define CPUID_VIA_DO_PMM	0x00002000
    320      1.15    daniel 
    321      1.61       dsl #define CPUID_FLAGS_PADLOCK	"\20" \
    322      1.61       dsl 	"\3" "RNG"	"\7" "AES"	"\11" "AES/CTR"	"\13" "SHA1/SHA256" \
    323      1.61       dsl 	"\15" "RSA"
    324      1.15    daniel 
    325      1.15    daniel /*
    326      1.28    cegger  * CPUID "features" bits in Fn00000001 %ecx
    327       1.4     soren  */
    328       1.4     soren 
    329       1.6      joda #define	CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    330      1.50    cegger #define	CPUID2_PCLMUL	0x00000002	/* PCLMULQDQ instructions */
    331      1.23   xtraeme #define	CPUID2_DTES64	0x00000004	/* 64-bit Debug Trace */
    332       1.6      joda #define	CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    333       1.6      joda #define	CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    334       1.7  drochner #define	CPUID2_VMX	0x00000020	/* Virtual Machine Extensions */
    335      1.16   xtraeme #define	CPUID2_SMX	0x00000040	/* Safer Mode Extensions */
    336       1.6      joda #define	CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    337       1.6      joda #define	CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    338      1.22  drochner #define CPUID2_SSSE3	0x00000200	/* Supplemental SSE3 */
    339       1.4     soren #define	CPUID2_CID	0x00000400	/* Context ID */
    340      1.61       dsl /* bit 11 unused	0x00000800 */
    341      1.61       dsl #define	CPUID2_FMA	0x00001000	/* has Fused Multiply Add */
    342      1.16   xtraeme #define	CPUID2_CX16	0x00002000	/* has CMPXCHG16B instruction */
    343       1.7  drochner #define	CPUID2_xTPR	0x00004000	/* Task Priority Messages disabled? */
    344      1.16   xtraeme #define	CPUID2_PDCM	0x00008000	/* Perf/Debug Capability MSR */
    345      1.61       dsl /* bit 16 unused	0x00010000 */
    346      1.52      yamt #define	CPUID2_PCID	0x00020000	/* Process Context ID */
    347      1.16   xtraeme #define	CPUID2_DCA	0x00040000	/* Direct Cache Access */
    348      1.23   xtraeme #define	CPUID2_SSE41	0x00080000	/* Streaming SIMD Extensions 4.1 */
    349      1.23   xtraeme #define	CPUID2_SSE42	0x00100000	/* Streaming SIMD Extensions 4.2 */
    350      1.23   xtraeme #define	CPUID2_X2APIC	0x00200000	/* xAPIC Extensions */
    351      1.61       dsl #define	CPUID2_MOVBE	0x00400000	/* MOVBE (move after byteswap) */
    352      1.37    cegger #define	CPUID2_POPCNT	0x00800000	/* popcount instruction available */
    353      1.61       dsl #define	CPUID2_DEADLINE	0x01000000	/* APIC Timer supports TSC Deadline */
    354      1.50    cegger #define	CPUID2_AES	0x02000000	/* AES instructions */
    355      1.50    cegger #define	CPUID2_XSAVE	0x04000000	/* XSAVE instructions */
    356      1.50    cegger #define	CPUID2_OSXSAVE	0x08000000	/* XGETBV/XSETBV instructions */
    357      1.50    cegger #define	CPUID2_AVX	0x10000000	/* AVX instructions */
    358      1.50    cegger #define	CPUID2_F16C	0x20000000	/* half precision conversion */
    359      1.61       dsl #define	CPUID2_RDRAND	0x40000000	/* RDRAND (hardware random number) */
    360      1.37    cegger #define	CPUID2_RAZ	0x80000000	/* RAZ. Indicates guest state. */
    361      1.23   xtraeme 
    362      1.61       dsl #define CPUID2_FLAGS1	"\20" \
    363      1.61       dsl 	"\1" "SSE3"	"\2" "PCLMULQDQ" "\3" "DTES64"	"\4" "MONITOR" \
    364      1.61       dsl 	"\5" "DS-CPL"	"\6" "VMX"	"\7" "SMX"	"\10" "EST" \
    365      1.61       dsl 	"\11" "TM2"	"\12" "SSSE3"	"\13" "CID"	"\14" "B11" \
    366      1.61       dsl 	"\15" "FMA"	"\16" "CX16"	"\17" "xTPR"	"\20" "PDCM" \
    367      1.61       dsl 	"\21" "B16"	"\22" "PCID"	"\23" "DCA"	"\24" "SSE41" \
    368      1.61       dsl 	"\25" "SSE42"	"\26" "X2APIC"	"\27" "MOVBE"	"\30" "POPCNT" \
    369      1.61       dsl 	"\31" "DEADLINE" "\32" "AES"	"\33" "XSAVE"	"\34" "OSXSAVE" \
    370      1.61       dsl 	"\35" "AVX"	"\36" "F16C"	"\37" "RDRAND"	"\40" "RAZ"
    371       1.4     soren 
    372      1.14  christos #define CPUID2FAMILY(cpuid)	(((cpuid) >> 8) & 0xf)
    373      1.14  christos #define CPUID2MODEL(cpuid)	(((cpuid) >> 4) & 0xf)
    374      1.14  christos #define CPUID2STEPPING(cpuid)	((cpuid) & 0xf)
    375      1.14  christos 
    376      1.62       dsl /*
    377      1.62       dsl  * The Extended family bits should only be inspected when CPUID2FAMILY()
    378      1.62       dsl  * returns 15. They are use to encode family value 16 to 270 (add 15).
    379      1.62       dsl  * The Extended model hits are the high 4 bits of the model.
    380      1.62       dsl  * They are only valid for family >= 15 or family 6 (intel, but all amd
    381      1.62       dsl  * family 6 are documented to return zero bits for them).
    382      1.62       dsl  */
    383      1.14  christos #define CPUID2EXTFAMILY(cpuid)	(((cpuid) >> 20) & 0xff)
    384      1.14  christos #define CPUID2EXTMODEL(cpuid)	(((cpuid) >> 16) & 0xf)
    385       1.2      fvdl 
    386      1.40       jym /* Blacklists of CPUID flags - used to mask certain features */
    387      1.40       jym #ifdef XEN
    388      1.40       jym /* Not on Xen */
    389      1.56    bouyer #define CPUID_FEAT_BLACKLIST	 (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
    390      1.40       jym #else
    391      1.40       jym #define CPUID_FEAT_BLACKLIST	 0
    392      1.40       jym #endif /* XEN */
    393      1.40       jym 
    394       1.1      fvdl /*
    395      1.61       dsl  * Extended Control Register XCR0
    396      1.61       dsl  */
    397      1.61       dsl #define	XCR0_X87	0x00000001	/* x87 FPU/MMX state */
    398      1.61       dsl #define	XCR0_SSE	0x00000002	/* SSE state */
    399      1.61       dsl #define	XCR0_AVX	0x00000004	/* AVX state (ymmn registers) */
    400      1.61       dsl 
    401      1.61       dsl #define XCR0_FLAGS1	"\20" \
    402      1.61       dsl 	"\1" "x87"	"\2" "SSE"	"\3" "AVX"	"\4" "B03"
    403      1.61       dsl 
    404      1.61       dsl /*
    405      1.62       dsl  * CPUID Processor extended state Enumeration Fn0000000d
    406      1.62       dsl  *
    407      1.62       dsl  * %ecx == 0: supported features info:
    408      1.62       dsl  *	%edx:%eax bits valid for XCR0
    409      1.62       dsl  *	%ebx Save area size for features enabled in XCR0
    410      1.62       dsl  *	%ecx Maximim save area size for all cpu features
    411      1.62       dsl  *
    412      1.62       dsl  * %ecx == 1: Bit 0 => xsaveopt instruction avalaible (sandy bridge onwards)
    413      1.62       dsl  *
    414      1.62       dsl  * %ecx >= 2: Save area details for XCR0 bit n
    415      1.62       dsl  *	%eax: size of save area for this feature
    416      1.62       dsl  *	%ebx: offset of save area for this feature
    417      1.62       dsl  *	%ecx, %edx: reserved
    418      1.62       dsl  *	All of %eax, %ebx, %ecx and %edx zero for unsupported features.
    419      1.62       dsl  */
    420      1.62       dsl 
    421      1.62       dsl #define	CPUID_PES1_XSAVEOPT	0x00000001	/* xsaveopt instruction */
    422      1.62       dsl 
    423      1.62       dsl #define CPUID_PES1_FLAGS	"\20" \
    424      1.62       dsl 	"\1" "XSAVEOPT"
    425      1.62       dsl 
    426      1.62       dsl /*
    427       1.1      fvdl  * Model-specific registers for the i386 family
    428       1.1      fvdl  */
    429       1.1      fvdl #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    430       1.1      fvdl #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    431       1.1      fvdl #define MSR_TSC			0x010
    432       1.1      fvdl #define	MSR_CESR		0x011	/* P5 only (trap on P6) */
    433       1.1      fvdl #define	MSR_CTR0		0x012	/* P5 only (trap on P6) */
    434       1.1      fvdl #define	MSR_CTR1		0x013	/* P5 only (trap on P6) */
    435       1.1      fvdl #define MSR_APICBASE		0x01b
    436       1.1      fvdl #define MSR_EBL_CR_POWERON	0x02a
    437      1.11   xtraeme #define MSR_EBC_FREQUENCY_ID	0x02c	/* PIV only */
    438       1.1      fvdl #define	MSR_TEST_CTL		0x033
    439       1.1      fvdl #define MSR_BIOS_UPDT_TRIG	0x079
    440       1.1      fvdl #define	MSR_BBL_CR_D0		0x088	/* PII+ only */
    441       1.1      fvdl #define	MSR_BBL_CR_D1		0x089	/* PII+ only */
    442       1.1      fvdl #define	MSR_BBL_CR_D2		0x08a	/* PII+ only */
    443       1.1      fvdl #define MSR_BIOS_SIGN		0x08b
    444       1.1      fvdl #define MSR_PERFCTR0		0x0c1
    445       1.1      fvdl #define MSR_PERFCTR1		0x0c2
    446      1.11   xtraeme #define MSR_FSB_FREQ		0x0cd	/* Core Duo/Solo only */
    447      1.46    jruoho #define MSR_MPERF		0x0e7
    448      1.46    jruoho #define MSR_APERF		0x0e8
    449      1.21   xtraeme #define MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
    450       1.1      fvdl #define MSR_MTRRcap		0x0fe
    451       1.1      fvdl #define	MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    452       1.1      fvdl #define	MSR_BBL_CR_DECC		0x118	/* PII+ only */
    453       1.1      fvdl #define	MSR_BBL_CR_CTL		0x119	/* PII+ only */
    454       1.1      fvdl #define	MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    455       1.1      fvdl #define	MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    456       1.1      fvdl #define	MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    457       1.1      fvdl #define	MSR_SYSENTER_CS		0x174 	/* PII+ only */
    458       1.1      fvdl #define	MSR_SYSENTER_ESP	0x175 	/* PII+ only */
    459       1.1      fvdl #define	MSR_SYSENTER_EIP	0x176   /* PII+ only */
    460       1.1      fvdl #define MSR_MCG_CAP		0x179
    461       1.1      fvdl #define MSR_MCG_STATUS		0x17a
    462       1.1      fvdl #define MSR_MCG_CTL		0x17b
    463       1.1      fvdl #define MSR_EVNTSEL0		0x186
    464       1.1      fvdl #define MSR_EVNTSEL1		0x187
    465       1.4     soren #define MSR_PERF_STATUS		0x198	/* Pentium M */
    466       1.4     soren #define MSR_PERF_CTL		0x199	/* Pentium M */
    467       1.4     soren #define MSR_THERM_CONTROL	0x19a
    468       1.4     soren #define MSR_THERM_INTERRUPT	0x19b
    469       1.4     soren #define MSR_THERM_STATUS	0x19c
    470       1.4     soren #define MSR_THERM2_CTL		0x19d	/* Pentium M */
    471       1.4     soren #define MSR_MISC_ENABLE		0x1a0
    472      1.51    jruoho #define MSR_TEMPERATURE_TARGET	0x1a2
    473       1.1      fvdl #define MSR_DEBUGCTLMSR		0x1d9
    474       1.1      fvdl #define MSR_LASTBRANCHFROMIP	0x1db
    475       1.1      fvdl #define MSR_LASTBRANCHTOIP	0x1dc
    476       1.1      fvdl #define MSR_LASTINTFROMIP	0x1dd
    477       1.1      fvdl #define MSR_LASTINTTOIP		0x1de
    478       1.1      fvdl #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    479       1.1      fvdl #define	MSR_MTRRphysBase0	0x200
    480       1.1      fvdl #define	MSR_MTRRphysMask0	0x201
    481       1.1      fvdl #define	MSR_MTRRphysBase1	0x202
    482       1.1      fvdl #define	MSR_MTRRphysMask1	0x203
    483       1.1      fvdl #define	MSR_MTRRphysBase2	0x204
    484       1.1      fvdl #define	MSR_MTRRphysMask2	0x205
    485       1.1      fvdl #define	MSR_MTRRphysBase3	0x206
    486       1.1      fvdl #define	MSR_MTRRphysMask3	0x207
    487       1.1      fvdl #define	MSR_MTRRphysBase4	0x208
    488       1.1      fvdl #define	MSR_MTRRphysMask4	0x209
    489       1.1      fvdl #define	MSR_MTRRphysBase5	0x20a
    490       1.1      fvdl #define	MSR_MTRRphysMask5	0x20b
    491       1.1      fvdl #define	MSR_MTRRphysBase6	0x20c
    492       1.1      fvdl #define	MSR_MTRRphysMask6	0x20d
    493       1.1      fvdl #define	MSR_MTRRphysBase7	0x20e
    494       1.1      fvdl #define	MSR_MTRRphysMask7	0x20f
    495      1.55       abs #define	MSR_MTRRphysBase8	0x210
    496      1.55       abs #define	MSR_MTRRphysMask8	0x211
    497      1.55       abs #define	MSR_MTRRphysBase9	0x212
    498      1.55       abs #define	MSR_MTRRphysMask9	0x213
    499      1.55       abs #define	MSR_MTRRphysBase10	0x214
    500      1.55       abs #define	MSR_MTRRphysMask10	0x215
    501      1.55       abs #define	MSR_MTRRphysBase11	0x216
    502      1.55       abs #define	MSR_MTRRphysMask11	0x217
    503      1.55       abs #define	MSR_MTRRphysBase12	0x218
    504      1.55       abs #define	MSR_MTRRphysMask12	0x219
    505      1.55       abs #define	MSR_MTRRphysBase13	0x21a
    506      1.55       abs #define	MSR_MTRRphysMask13	0x21b
    507      1.55       abs #define	MSR_MTRRphysBase14	0x21c
    508      1.55       abs #define	MSR_MTRRphysMask14	0x21d
    509      1.55       abs #define	MSR_MTRRphysBase15	0x21e
    510      1.55       abs #define	MSR_MTRRphysMask15	0x21f
    511       1.1      fvdl #define	MSR_MTRRfix64K_00000	0x250
    512       1.1      fvdl #define	MSR_MTRRfix16K_80000	0x258
    513       1.1      fvdl #define	MSR_MTRRfix16K_A0000	0x259
    514       1.1      fvdl #define	MSR_MTRRfix4K_C0000	0x268
    515       1.1      fvdl #define	MSR_MTRRfix4K_C8000	0x269
    516       1.1      fvdl #define	MSR_MTRRfix4K_D0000	0x26a
    517       1.1      fvdl #define	MSR_MTRRfix4K_D8000	0x26b
    518       1.1      fvdl #define	MSR_MTRRfix4K_E0000	0x26c
    519       1.1      fvdl #define	MSR_MTRRfix4K_E8000	0x26d
    520       1.1      fvdl #define	MSR_MTRRfix4K_F0000	0x26e
    521       1.1      fvdl #define	MSR_MTRRfix4K_F8000	0x26f
    522      1.42    cegger #define	MSR_CR_PAT		0x277
    523       1.1      fvdl #define MSR_MTRRdefType		0x2ff
    524       1.1      fvdl #define MSR_MC0_CTL		0x400
    525       1.1      fvdl #define MSR_MC0_STATUS		0x401
    526       1.1      fvdl #define MSR_MC0_ADDR		0x402
    527       1.1      fvdl #define MSR_MC0_MISC		0x403
    528       1.1      fvdl #define MSR_MC1_CTL		0x404
    529       1.1      fvdl #define MSR_MC1_STATUS		0x405
    530       1.1      fvdl #define MSR_MC1_ADDR		0x406
    531       1.1      fvdl #define MSR_MC1_MISC		0x407
    532       1.1      fvdl #define MSR_MC2_CTL		0x408
    533       1.1      fvdl #define MSR_MC2_STATUS		0x409
    534       1.1      fvdl #define MSR_MC2_ADDR		0x40a
    535       1.1      fvdl #define MSR_MC2_MISC		0x40b
    536       1.1      fvdl #define MSR_MC4_CTL		0x40c
    537       1.1      fvdl #define MSR_MC4_STATUS		0x40d
    538       1.1      fvdl #define MSR_MC4_ADDR		0x40e
    539       1.1      fvdl #define MSR_MC4_MISC		0x40f
    540       1.1      fvdl #define MSR_MC3_CTL		0x410
    541       1.1      fvdl #define MSR_MC3_STATUS		0x411
    542       1.1      fvdl #define MSR_MC3_ADDR		0x412
    543       1.1      fvdl #define MSR_MC3_MISC		0x413
    544      1.52      yamt 				/* 0x480 - 0x490 VMX */
    545       1.1      fvdl 
    546       1.1      fvdl /*
    547      1.15    daniel  * VIA "Nehemiah" MSRs
    548      1.15    daniel  */
    549      1.15    daniel #define MSR_VIA_RNG		0x0000110b
    550      1.15    daniel #define MSR_VIA_RNG_ENABLE	0x00000040
    551      1.15    daniel #define MSR_VIA_RNG_NOISE_MASK	0x00000300
    552      1.15    daniel #define MSR_VIA_RNG_NOISE_A	0x00000000
    553      1.15    daniel #define MSR_VIA_RNG_NOISE_B	0x00000100
    554      1.15    daniel #define MSR_VIA_RNG_2NOISE	0x00000300
    555      1.15    daniel #define MSR_VIA_ACE		0x00001107
    556      1.15    daniel #define MSR_VIA_ACE_ENABLE	0x10000000
    557      1.15    daniel 
    558      1.15    daniel /*
    559      1.58  christos  * VIA "Eden" MSRs
    560      1.58  christos  */
    561      1.58  christos #define MSR_VIA_FCR 		MSR_VIA_ACE
    562      1.58  christos 
    563      1.58  christos /*
    564       1.1      fvdl  * AMD K6/K7 MSRs.
    565       1.1      fvdl  */
    566       1.1      fvdl #define	MSR_K6_UWCCR		0xc0000085
    567       1.1      fvdl #define	MSR_K7_EVNTSEL0		0xc0010000
    568       1.1      fvdl #define	MSR_K7_EVNTSEL1		0xc0010001
    569       1.1      fvdl #define	MSR_K7_EVNTSEL2		0xc0010002
    570       1.1      fvdl #define	MSR_K7_EVNTSEL3		0xc0010003
    571       1.1      fvdl #define	MSR_K7_PERFCTR0		0xc0010004
    572       1.1      fvdl #define	MSR_K7_PERFCTR1		0xc0010005
    573       1.1      fvdl #define	MSR_K7_PERFCTR2		0xc0010006
    574       1.1      fvdl #define	MSR_K7_PERFCTR3		0xc0010007
    575       1.1      fvdl 
    576       1.1      fvdl /*
    577      1.12        ad  * AMD K8 (Opteron) MSRs.
    578      1.12        ad  */
    579      1.12        ad #define	MSR_SYSCFG	0xc0000010
    580      1.12        ad 
    581      1.12        ad #define MSR_EFER	0xc0000080		/* Extended feature enable */
    582      1.12        ad #define 	EFER_SCE		0x00000001	/* SYSCALL extension */
    583      1.12        ad #define 	EFER_LME		0x00000100	/* Long Mode Active */
    584      1.12        ad #define		EFER_LMA		0x00000400	/* Long Mode Enabled */
    585      1.12        ad #define 	EFER_NXE		0x00000800	/* No-Execute Enabled */
    586      1.12        ad 
    587      1.12        ad #define MSR_STAR	0xc0000081		/* 32 bit syscall gate addr */
    588      1.12        ad #define MSR_LSTAR	0xc0000082		/* 64 bit syscall gate addr */
    589      1.12        ad #define MSR_CSTAR	0xc0000083		/* compat syscall gate addr */
    590      1.12        ad #define MSR_SFMASK	0xc0000084		/* flags to clear on syscall */
    591      1.12        ad 
    592      1.12        ad #define MSR_FSBASE	0xc0000100		/* 64bit offset for fs: */
    593      1.12        ad #define MSR_GSBASE	0xc0000101		/* 64bit offset for gs: */
    594      1.12        ad #define MSR_KERNELGSBASE 0xc0000102		/* storage for swapgs ins */
    595      1.12        ad 
    596      1.28    cegger #define MSR_VMCR	0xc0010114	/* Virtual Machine Control Register */
    597      1.28    cegger #define 	VMCR_DPD	0x00000001	/* Debug port disable */
    598      1.28    cegger #define		VMCR_RINIT	0x00000002	/* intercept init */
    599      1.28    cegger #define		VMCR_DISA20	0x00000004	/* Disable A20 masking */
    600      1.28    cegger #define		VMCR_LOCK	0x00000008	/* SVM Lock */
    601      1.28    cegger #define		VMCR_SVMED	0x00000010	/* SVME Disable */
    602      1.28    cegger #define MSR_SVMLOCK	0xc0010118	/* SVM Lock key */
    603      1.28    cegger 
    604      1.12        ad /*
    605      1.12        ad  * These require a 'passcode' for access.  See cpufunc.h.
    606      1.12        ad  */
    607      1.13        ad #define	MSR_HWCR	0xc0010015
    608      1.24     chris #define		HWCR_TLBCACHEDIS	0x00000008
    609      1.13        ad #define		HWCR_FFDIS		0x00000040
    610      1.13        ad 
    611      1.12        ad #define	MSR_NB_CFG	0xc001001f
    612      1.48  jakllsch #define		NB_CFG_DISIOREQLOCK	0x0000000000000008ULL
    613      1.12        ad #define		NB_CFG_DISDATMSK	0x0000001000000000ULL
    614      1.36     rmind #define		NB_CFG_INITAPICCPUIDLO	(1ULL << 54)
    615      1.12        ad 
    616      1.12        ad #define	MSR_LS_CFG	0xc0011020
    617      1.12        ad #define		LS_CFG_DIS_LS2_SQUISH	0x02000000
    618      1.12        ad 
    619      1.12        ad #define	MSR_IC_CFG	0xc0011021
    620      1.12        ad #define		IC_CFG_DIS_SEQ_PREFETCH	0x00000800
    621      1.12        ad 
    622      1.12        ad #define	MSR_DC_CFG	0xc0011022
    623      1.49  jakllsch #define		DC_CFG_DIS_CNV_WC_SSO	0x00000008
    624      1.12        ad #define		DC_CFG_DIS_SMC_CHK_BUF	0x00000400
    625      1.24     chris #define		DC_CFG_ERRATA_261	0x01000000
    626      1.12        ad 
    627      1.12        ad #define	MSR_BU_CFG	0xc0011023
    628      1.24     chris #define		BU_CFG_ERRATA_298	0x0000000000000002ULL
    629      1.24     chris #define		BU_CFG_ERRATA_254	0x0000000000200000ULL
    630      1.24     chris #define		BU_CFG_ERRATA_309	0x0000000000800000ULL
    631      1.12        ad #define		BU_CFG_THRL2IDXCMPDIS	0x0000080000000000ULL
    632      1.12        ad #define		BU_CFG_WBPFSMCCHKDIS	0x0000200000000000ULL
    633      1.12        ad #define		BU_CFG_WBENHWSBDIS	0x0001000000000000ULL
    634      1.12        ad 
    635      1.57       chs #define MSR_DE_CFG	0xc0011029
    636      1.57       chs #define		DE_CFG_ERRATA_721	0x00000001
    637      1.57       chs 
    638      1.43    cegger /* AMD Family10h MSRs */
    639      1.43    cegger #define	MSR_OSVW_ID_LENGTH		0xc0010140
    640      1.43    cegger #define	MSR_OSVW_STATUS			0xc0010141
    641      1.54    cegger #define	MSR_UCODE_AMD_PATCHLEVEL	0x0000008b
    642      1.54    cegger #define	MSR_UCODE_AMD_PATCHLOADER	0xc0010020
    643      1.43    cegger 
    644      1.44    cegger /* X86 MSRs */
    645      1.44    cegger #define	MSR_RDTSCP_AUX			0xc0000103
    646      1.44    cegger 
    647      1.12        ad /*
    648       1.1      fvdl  * Constants related to MTRRs
    649       1.1      fvdl  */
    650       1.1      fvdl #define MTRR_N64K		8	/* numbers of fixed-size entries */
    651       1.1      fvdl #define MTRR_N16K		16
    652       1.1      fvdl #define MTRR_N4K		64
    653       1.1      fvdl 
    654       1.1      fvdl /*
    655       1.1      fvdl  * the following four 3-byte registers control the non-cacheable regions.
    656       1.1      fvdl  * These registers must be written as three separate bytes.
    657       1.1      fvdl  *
    658       1.1      fvdl  * NCRx+0: A31-A24 of starting address
    659       1.1      fvdl  * NCRx+1: A23-A16 of starting address
    660       1.1      fvdl  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    661       1.1      fvdl  *
    662       1.1      fvdl  * The non-cacheable region's starting address must be aligned to the
    663       1.1      fvdl  * size indicated by the NCR_SIZE_xx field.
    664       1.1      fvdl  */
    665       1.1      fvdl #define NCR1	0xc4
    666       1.1      fvdl #define NCR2	0xc7
    667       1.1      fvdl #define NCR3	0xca
    668       1.1      fvdl #define NCR4	0xcd
    669       1.1      fvdl 
    670       1.1      fvdl #define NCR_SIZE_0K	0
    671       1.1      fvdl #define NCR_SIZE_4K	1
    672       1.1      fvdl #define NCR_SIZE_8K	2
    673       1.1      fvdl #define NCR_SIZE_16K	3
    674       1.1      fvdl #define NCR_SIZE_32K	4
    675       1.1      fvdl #define NCR_SIZE_64K	5
    676       1.1      fvdl #define NCR_SIZE_128K	6
    677       1.1      fvdl #define NCR_SIZE_256K	7
    678       1.1      fvdl #define NCR_SIZE_512K	8
    679       1.1      fvdl #define NCR_SIZE_1M	9
    680       1.1      fvdl #define NCR_SIZE_2M	10
    681       1.1      fvdl #define NCR_SIZE_4M	11
    682       1.1      fvdl #define NCR_SIZE_8M	12
    683       1.1      fvdl #define NCR_SIZE_16M	13
    684       1.1      fvdl #define NCR_SIZE_32M	14
    685       1.1      fvdl #define NCR_SIZE_4G	15
    686       1.1      fvdl 
    687       1.1      fvdl /*
    688       1.1      fvdl  * Performance monitor events.
    689       1.1      fvdl  *
    690       1.1      fvdl  * Note that 586-class and 686-class CPUs have different performance
    691       1.1      fvdl  * monitors available, and they are accessed differently:
    692       1.1      fvdl  *
    693       1.1      fvdl  *	686-class: `rdpmc' instruction
    694       1.1      fvdl  *	586-class: `rdmsr' instruction, CESR MSR
    695       1.1      fvdl  *
    696       1.1      fvdl  * The descriptions of these events are too lenghy to include here.
    697       1.1      fvdl  * See Appendix A of "Intel Architecture Software Developer's
    698       1.1      fvdl  * Manual, Volume 3: System Programming" for more information.
    699       1.1      fvdl  */
    700       1.1      fvdl 
    701       1.1      fvdl /*
    702       1.1      fvdl  * 586-class CESR MSR format.  Lower 16 bits is CTR0, upper 16 bits
    703       1.1      fvdl  * is CTR1.
    704       1.1      fvdl  */
    705       1.1      fvdl 
    706       1.1      fvdl #define	PMC5_CESR_EVENT			0x003f
    707       1.1      fvdl #define	PMC5_CESR_OS			0x0040
    708       1.1      fvdl #define	PMC5_CESR_USR			0x0080
    709       1.1      fvdl #define	PMC5_CESR_E			0x0100
    710       1.1      fvdl #define	PMC5_CESR_P			0x0200
    711       1.1      fvdl 
    712       1.1      fvdl #define PMC5_DATA_READ			0x00
    713       1.1      fvdl #define PMC5_DATA_WRITE			0x01
    714       1.1      fvdl #define PMC5_DATA_TLB_MISS		0x02
    715       1.1      fvdl #define PMC5_DATA_READ_MISS		0x03
    716       1.1      fvdl #define PMC5_DATA_WRITE_MISS		0x04
    717       1.1      fvdl #define PMC5_WRITE_M_E			0x05
    718       1.1      fvdl #define PMC5_DATA_LINES_WBACK		0x06
    719       1.1      fvdl #define PMC5_DATA_CACHE_SNOOP		0x07
    720       1.1      fvdl #define PMC5_DATA_CACHE_SNOOP_HIT	0x08
    721       1.1      fvdl #define PMC5_MEM_ACCESS_BOTH_PIPES	0x09
    722       1.1      fvdl #define PMC5_BANK_CONFLICTS		0x0a
    723       1.1      fvdl #define PMC5_MISALIGNED_DATA		0x0b
    724       1.1      fvdl #define PMC5_INST_READ			0x0c
    725       1.1      fvdl #define PMC5_INST_TLB_MISS		0x0d
    726       1.1      fvdl #define PMC5_INST_CACHE_MISS		0x0e
    727       1.1      fvdl #define PMC5_SEGMENT_REG_LOAD		0x0f
    728       1.1      fvdl #define PMC5_BRANCHES		 	0x12
    729       1.1      fvdl #define PMC5_BTB_HITS		 	0x13
    730       1.1      fvdl #define PMC5_BRANCH_TAKEN		0x14
    731       1.1      fvdl #define PMC5_PIPELINE_FLUSH		0x15
    732       1.1      fvdl #define PMC5_INST_EXECUTED		0x16
    733       1.1      fvdl #define PMC5_INST_EXECUTED_V_PIPE	0x17
    734       1.1      fvdl #define PMC5_BUS_UTILIZATION		0x18
    735       1.1      fvdl #define PMC5_WRITE_BACKUP_STALL		0x19
    736       1.1      fvdl #define PMC5_DATA_READ_STALL		0x1a
    737       1.1      fvdl #define PMC5_WRITE_E_M_STALL		0x1b
    738       1.1      fvdl #define PMC5_LOCKED_BUS			0x1c
    739       1.1      fvdl #define PMC5_IO_CYCLE			0x1d
    740       1.1      fvdl #define PMC5_NONCACHE_MEM_READ		0x1e
    741       1.1      fvdl #define PMC5_AGI_STALL			0x1f
    742       1.1      fvdl #define PMC5_FLOPS			0x22
    743       1.1      fvdl #define PMC5_BP0_MATCH			0x23
    744       1.1      fvdl #define PMC5_BP1_MATCH			0x24
    745       1.1      fvdl #define PMC5_BP2_MATCH			0x25
    746       1.1      fvdl #define PMC5_BP3_MATCH			0x26
    747       1.1      fvdl #define PMC5_HARDWARE_INTR		0x27
    748       1.1      fvdl #define PMC5_DATA_RW			0x28
    749       1.1      fvdl #define PMC5_DATA_RW_MISS		0x29
    750       1.1      fvdl 
    751       1.1      fvdl /*
    752       1.1      fvdl  * 686-class Event Selector MSR format.
    753       1.1      fvdl  */
    754       1.1      fvdl 
    755       1.1      fvdl #define	PMC6_EVTSEL_EVENT		0x000000ff
    756       1.1      fvdl #define	PMC6_EVTSEL_UNIT		0x0000ff00
    757       1.1      fvdl #define	PMC6_EVTSEL_UNIT_SHIFT		8
    758       1.1      fvdl #define	PMC6_EVTSEL_USR			(1 << 16)
    759       1.1      fvdl #define	PMC6_EVTSEL_OS			(1 << 17)
    760       1.1      fvdl #define	PMC6_EVTSEL_E			(1 << 18)
    761       1.1      fvdl #define	PMC6_EVTSEL_PC			(1 << 19)
    762       1.1      fvdl #define	PMC6_EVTSEL_INT			(1 << 20)
    763       1.1      fvdl #define	PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
    764       1.1      fvdl #define	PMC6_EVTSEL_INV			(1 << 23)
    765       1.1      fvdl #define	PMC6_EVTSEL_COUNTER_MASK	0xff000000
    766       1.1      fvdl #define	PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
    767       1.1      fvdl 
    768       1.1      fvdl /* Data Cache Unit */
    769       1.1      fvdl #define	PMC6_DATA_MEM_REFS		0x43
    770       1.1      fvdl #define	PMC6_DCU_LINES_IN		0x45
    771       1.1      fvdl #define	PMC6_DCU_M_LINES_IN		0x46
    772       1.1      fvdl #define	PMC6_DCU_M_LINES_OUT		0x47
    773       1.1      fvdl #define	PMC6_DCU_MISS_OUTSTANDING	0x48
    774       1.1      fvdl 
    775       1.1      fvdl /* Instruction Fetch Unit */
    776       1.1      fvdl #define	PMC6_IFU_IFETCH			0x80
    777       1.1      fvdl #define	PMC6_IFU_IFETCH_MISS		0x81
    778       1.1      fvdl #define	PMC6_ITLB_MISS			0x85
    779       1.1      fvdl #define	PMC6_IFU_MEM_STALL		0x86
    780       1.1      fvdl #define	PMC6_ILD_STALL			0x87
    781       1.1      fvdl 
    782       1.1      fvdl /* L2 Cache */
    783       1.1      fvdl #define	PMC6_L2_IFETCH			0x28
    784       1.1      fvdl #define	PMC6_L2_LD			0x29
    785       1.1      fvdl #define	PMC6_L2_ST			0x2a
    786       1.1      fvdl #define	PMC6_L2_LINES_IN		0x24
    787       1.1      fvdl #define	PMC6_L2_LINES_OUT		0x26
    788       1.1      fvdl #define	PMC6_L2_M_LINES_INM		0x25
    789       1.1      fvdl #define	PMC6_L2_M_LINES_OUTM		0x27
    790       1.1      fvdl #define	PMC6_L2_RQSTS			0x2e
    791       1.1      fvdl #define	PMC6_L2_ADS			0x21
    792       1.1      fvdl #define	PMC6_L2_DBUS_BUSY		0x22
    793       1.1      fvdl #define	PMC6_L2_DBUS_BUSY_RD		0x23
    794       1.1      fvdl 
    795       1.1      fvdl /* External Bus Logic */
    796       1.1      fvdl #define	PMC6_BUS_DRDY_CLOCKS		0x62
    797       1.1      fvdl #define	PMC6_BUS_LOCK_CLOCKS		0x63
    798       1.1      fvdl #define	PMC6_BUS_REQ_OUTSTANDING	0x60
    799       1.1      fvdl #define	PMC6_BUS_TRAN_BRD		0x65
    800       1.1      fvdl #define	PMC6_BUS_TRAN_RFO		0x66
    801       1.1      fvdl #define	PMC6_BUS_TRANS_WB		0x67
    802       1.1      fvdl #define	PMC6_BUS_TRAN_IFETCH		0x68
    803       1.1      fvdl #define	PMC6_BUS_TRAN_INVAL		0x69
    804       1.1      fvdl #define	PMC6_BUS_TRAN_PWR		0x6a
    805       1.1      fvdl #define	PMC6_BUS_TRANS_P		0x6b
    806       1.1      fvdl #define	PMC6_BUS_TRANS_IO		0x6c
    807       1.1      fvdl #define	PMC6_BUS_TRAN_DEF		0x6d
    808       1.1      fvdl #define	PMC6_BUS_TRAN_BURST		0x6e
    809       1.1      fvdl #define	PMC6_BUS_TRAN_ANY		0x70
    810       1.1      fvdl #define	PMC6_BUS_TRAN_MEM		0x6f
    811       1.1      fvdl #define	PMC6_BUS_DATA_RCV		0x64
    812       1.1      fvdl #define	PMC6_BUS_BNR_DRV		0x61
    813       1.1      fvdl #define	PMC6_BUS_HIT_DRV		0x7a
    814       1.1      fvdl #define	PMC6_BUS_HITM_DRDV		0x7b
    815       1.1      fvdl #define	PMC6_BUS_SNOOP_STALL		0x7e
    816       1.1      fvdl 
    817       1.1      fvdl /* Floating Point Unit */
    818       1.1      fvdl #define	PMC6_FLOPS			0xc1
    819       1.1      fvdl #define	PMC6_FP_COMP_OPS_EXE		0x10
    820       1.1      fvdl #define	PMC6_FP_ASSIST			0x11
    821       1.1      fvdl #define	PMC6_MUL			0x12
    822       1.1      fvdl #define	PMC6_DIV			0x12
    823       1.1      fvdl #define	PMC6_CYCLES_DIV_BUSY		0x14
    824       1.1      fvdl 
    825       1.1      fvdl /* Memory Ordering */
    826       1.1      fvdl #define	PMC6_LD_BLOCKS			0x03
    827       1.1      fvdl #define	PMC6_SB_DRAINS			0x04
    828       1.1      fvdl #define	PMC6_MISALIGN_MEM_REF		0x05
    829       1.1      fvdl #define	PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
    830       1.1      fvdl #define	PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
    831       1.1      fvdl 
    832       1.1      fvdl /* Instruction Decoding and Retirement */
    833       1.1      fvdl #define	PMC6_INST_RETIRED		0xc0
    834       1.1      fvdl #define	PMC6_UOPS_RETIRED		0xc2
    835       1.1      fvdl #define	PMC6_INST_DECODED		0xd0
    836       1.1      fvdl #define	PMC6_EMON_KNI_INST_RETIRED	0xd8
    837       1.1      fvdl #define	PMC6_EMON_KNI_COMP_INST_RET	0xd9
    838       1.1      fvdl 
    839       1.1      fvdl /* Interrupts */
    840       1.1      fvdl #define	PMC6_HW_INT_RX			0xc8
    841       1.1      fvdl #define	PMC6_CYCLES_INT_MASKED		0xc6
    842       1.1      fvdl #define	PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
    843       1.1      fvdl 
    844       1.1      fvdl /* Branches */
    845       1.1      fvdl #define	PMC6_BR_INST_RETIRED		0xc4
    846       1.1      fvdl #define	PMC6_BR_MISS_PRED_RETIRED	0xc5
    847       1.1      fvdl #define	PMC6_BR_TAKEN_RETIRED		0xc9
    848       1.1      fvdl #define	PMC6_BR_MISS_PRED_TAKEN_RET	0xca
    849       1.1      fvdl #define	PMC6_BR_INST_DECODED		0xe0
    850       1.1      fvdl #define	PMC6_BTB_MISSES			0xe2
    851       1.1      fvdl #define	PMC6_BR_BOGUS			0xe4
    852       1.1      fvdl #define	PMC6_BACLEARS			0xe6
    853       1.1      fvdl 
    854       1.1      fvdl /* Stalls */
    855       1.1      fvdl #define	PMC6_RESOURCE_STALLS		0xa2
    856       1.1      fvdl #define	PMC6_PARTIAL_RAT_STALLS		0xd2
    857       1.1      fvdl 
    858       1.1      fvdl /* Segment Register Loads */
    859       1.1      fvdl #define	PMC6_SEGMENT_REG_LOADS		0x06
    860       1.1      fvdl 
    861       1.1      fvdl /* Clocks */
    862       1.1      fvdl #define	PMC6_CPU_CLK_UNHALTED		0x79
    863       1.1      fvdl 
    864       1.1      fvdl /* MMX Unit */
    865       1.1      fvdl #define	PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
    866       1.1      fvdl #define	PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
    867       1.1      fvdl #define	PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
    868       1.1      fvdl #define	PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
    869       1.1      fvdl #define	PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
    870       1.1      fvdl #define	PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
    871       1.1      fvdl #define	PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
    872       1.1      fvdl 
    873       1.1      fvdl /* Segment Register Renaming */
    874       1.1      fvdl #define	PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
    875       1.1      fvdl #define	PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
    876       1.1      fvdl #define	PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
    877       1.1      fvdl 
    878       1.1      fvdl /*
    879       1.1      fvdl  * AMD K7 Event Selector MSR format.
    880       1.1      fvdl  */
    881       1.1      fvdl 
    882       1.1      fvdl #define	K7_EVTSEL_EVENT			0x000000ff
    883       1.1      fvdl #define	K7_EVTSEL_UNIT			0x0000ff00
    884       1.1      fvdl #define	K7_EVTSEL_UNIT_SHIFT		8
    885       1.1      fvdl #define	K7_EVTSEL_USR			(1 << 16)
    886       1.1      fvdl #define	K7_EVTSEL_OS			(1 << 17)
    887       1.1      fvdl #define	K7_EVTSEL_E			(1 << 18)
    888       1.1      fvdl #define	K7_EVTSEL_PC			(1 << 19)
    889       1.1      fvdl #define	K7_EVTSEL_INT			(1 << 20)
    890       1.1      fvdl #define	K7_EVTSEL_EN			(1 << 22)
    891       1.1      fvdl #define	K7_EVTSEL_INV			(1 << 23)
    892       1.1      fvdl #define	K7_EVTSEL_COUNTER_MASK		0xff000000
    893       1.1      fvdl #define	K7_EVTSEL_COUNTER_MASK_SHIFT	24
    894       1.1      fvdl 
    895       1.1      fvdl /* Segment Register Loads */
    896       1.1      fvdl #define	K7_SEGMENT_REG_LOADS		0x20
    897       1.1      fvdl 
    898       1.1      fvdl #define	K7_STORES_TO_ACTIVE_INST_STREAM	0x21
    899       1.1      fvdl 
    900       1.1      fvdl /* Data Cache Unit */
    901       1.1      fvdl #define	K7_DATA_CACHE_ACCESS		0x40
    902       1.1      fvdl #define	K7_DATA_CACHE_MISS		0x41
    903       1.1      fvdl #define	K7_DATA_CACHE_REFILL		0x42
    904       1.1      fvdl #define	K7_DATA_CACHE_REFILL_SYSTEM	0x43
    905       1.1      fvdl #define	K7_DATA_CACHE_WBACK		0x44
    906       1.1      fvdl #define	K7_L2_DTLB_HIT			0x45
    907       1.1      fvdl #define	K7_L2_DTLB_MISS			0x46
    908       1.1      fvdl #define	K7_MISALIGNED_DATA_REF		0x47
    909       1.1      fvdl #define	K7_SYSTEM_REQUEST		0x64
    910       1.1      fvdl #define	K7_SYSTEM_REQUEST_TYPE		0x65
    911       1.1      fvdl 
    912       1.1      fvdl #define	K7_SNOOP_HIT			0x73
    913       1.1      fvdl #define	K7_SINGLE_BIT_ECC_ERROR		0x74
    914       1.1      fvdl #define	K7_CACHE_LINE_INVAL		0x75
    915       1.1      fvdl #define	K7_CYCLES_PROCESSOR_IS_RUNNING	0x76
    916       1.1      fvdl #define	K7_L2_REQUEST			0x79
    917       1.1      fvdl #define	K7_L2_REQUEST_BUSY		0x7a
    918       1.1      fvdl 
    919       1.1      fvdl /* Instruction Fetch Unit */
    920       1.1      fvdl #define	K7_IFU_IFETCH			0x80
    921       1.1      fvdl #define	K7_IFU_IFETCH_MISS		0x81
    922       1.1      fvdl #define	K7_IFU_REFILL_FROM_L2		0x82
    923       1.1      fvdl #define	K7_IFU_REFILL_FROM_SYSTEM	0x83
    924       1.1      fvdl #define	K7_ITLB_L1_MISS			0x84
    925       1.1      fvdl #define	K7_ITLB_L2_MISS			0x85
    926       1.1      fvdl #define	K7_SNOOP_RESYNC			0x86
    927       1.1      fvdl #define	K7_IFU_STALL			0x87
    928       1.1      fvdl 
    929       1.1      fvdl #define	K7_RETURN_STACK_HITS		0x88
    930       1.1      fvdl #define	K7_RETURN_STACK_OVERFLOW	0x89
    931       1.1      fvdl 
    932       1.1      fvdl /* Retired */
    933       1.1      fvdl #define	K7_RETIRED_INST			0xc0
    934       1.1      fvdl #define	K7_RETIRED_OPS			0xc1
    935       1.1      fvdl #define	K7_RETIRED_BRANCHES		0xc2
    936       1.1      fvdl #define	K7_RETIRED_BRANCH_MISPREDICTED	0xc3
    937       1.1      fvdl #define	K7_RETIRED_TAKEN_BRANCH		0xc4
    938       1.1      fvdl #define	K7_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xc5
    939       1.1      fvdl #define	K7_RETIRED_FAR_CONTROL_TRANSFER	0xc6
    940       1.1      fvdl #define	K7_RETIRED_RESYNC_BRANCH	0xc7
    941       1.1      fvdl #define	K7_RETIRED_NEAR_RETURNS		0xc8
    942       1.1      fvdl #define	K7_RETIRED_NEAR_RETURNS_MISPREDICTED	0xc9
    943       1.1      fvdl #define	K7_RETIRED_INDIRECT_MISPREDICTED	0xca
    944       1.1      fvdl 
    945       1.1      fvdl /* Interrupts */
    946       1.1      fvdl #define	K7_CYCLES_INT_MASKED		0xcd
    947       1.1      fvdl #define	K7_CYCLES_INT_PENDING_AND_MASKED	0xce
    948       1.1      fvdl #define	K7_HW_INTR_RECV			0xcf
    949       1.1      fvdl 
    950       1.1      fvdl #define	K7_INSTRUCTION_DECODER_EMPTY	0xd0
    951       1.1      fvdl #define	K7_DISPATCH_STALLS		0xd1
    952       1.1      fvdl #define	K7_BRANCH_ABORTS_TO_RETIRE	0xd2
    953       1.1      fvdl #define	K7_SERIALIZE			0xd3
    954       1.1      fvdl #define	K7_SEGMENT_LOAD_STALL		0xd4
    955       1.1      fvdl #define	K7_ICU_FULL			0xd5
    956       1.1      fvdl #define	K7_RESERVATION_STATIONS_FULL	0xd6
    957       1.1      fvdl #define	K7_FPU_FULL			0xd7
    958       1.1      fvdl #define	K7_LS_FULL			0xd8
    959       1.1      fvdl #define	K7_ALL_QUIET_STALL		0xd9
    960       1.1      fvdl #define	K7_FAR_TRANSFER_OR_RESYNC_BRANCH_PENDING	0xda
    961       1.1      fvdl 
    962       1.1      fvdl #define	K7_BP0_MATCH			0xdc
    963       1.1      fvdl #define	K7_BP1_MATCH			0xdd
    964       1.1      fvdl #define	K7_BP2_MATCH			0xde
    965       1.1      fvdl #define	K7_BP3_MATCH			0xdf
    966