Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.7
      1  1.7  drochner /*	$NetBSD: specialreg.h,v 1.7 2005/02/10 20:52:52 drochner Exp $	*/
      2  1.1      fvdl 
      3  1.1      fvdl /*-
      4  1.1      fvdl  * Copyright (c) 1991 The Regents of the University of California.
      5  1.1      fvdl  * All rights reserved.
      6  1.1      fvdl  *
      7  1.1      fvdl  * Redistribution and use in source and binary forms, with or without
      8  1.1      fvdl  * modification, are permitted provided that the following conditions
      9  1.1      fvdl  * are met:
     10  1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     11  1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     12  1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     14  1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     15  1.3       agc  * 3. Neither the name of the University nor the names of its contributors
     16  1.1      fvdl  *    may be used to endorse or promote products derived from this software
     17  1.1      fvdl  *    without specific prior written permission.
     18  1.1      fvdl  *
     19  1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20  1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21  1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22  1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23  1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24  1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25  1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26  1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27  1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28  1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29  1.1      fvdl  * SUCH DAMAGE.
     30  1.1      fvdl  *
     31  1.1      fvdl  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     32  1.1      fvdl  */
     33  1.1      fvdl 
     34  1.1      fvdl /*
     35  1.1      fvdl  * Bits in 386 special registers:
     36  1.1      fvdl  */
     37  1.1      fvdl #define	CR0_PE	0x00000001	/* Protected mode Enable */
     38  1.1      fvdl #define	CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     39  1.1      fvdl #define	CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     40  1.1      fvdl #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     41  1.1      fvdl #define	CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     42  1.1      fvdl #define	CR0_PG	0x80000000	/* PaGing enable */
     43  1.1      fvdl 
     44  1.1      fvdl /*
     45  1.1      fvdl  * Bits in 486 special registers:
     46  1.1      fvdl  */
     47  1.1      fvdl #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     48  1.1      fvdl #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     49  1.1      fvdl #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     50  1.1      fvdl #define	CR0_NW	0x20000000	/* Not Write-through */
     51  1.1      fvdl #define	CR0_CD	0x40000000	/* Cache Disable */
     52  1.1      fvdl 
     53  1.1      fvdl /*
     54  1.1      fvdl  * Cyrix 486 DLC special registers, accessible as IO ports.
     55  1.1      fvdl  */
     56  1.1      fvdl #define CCR0	0xc0		/* configuration control register 0 */
     57  1.1      fvdl #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     58  1.1      fvdl #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     59  1.1      fvdl #define CCR0_A20M	0x04	/* enables A20M# input pin */
     60  1.1      fvdl #define CCR0_KEN	0x08	/* enables KEN# input pin */
     61  1.1      fvdl #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     62  1.1      fvdl #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     63  1.1      fvdl #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     64  1.1      fvdl #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     65  1.1      fvdl 
     66  1.1      fvdl #define CCR1	0xc1		/* configuration control register 1 */
     67  1.1      fvdl #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     68  1.1      fvdl /* the remaining 7 bits of this register are reserved */
     69  1.1      fvdl 
     70  1.1      fvdl /*
     71  1.1      fvdl  * bits in the pentiums %cr4 register:
     72  1.1      fvdl  */
     73  1.1      fvdl 
     74  1.1      fvdl #define CR4_VME	0x00000001	/* virtual 8086 mode extension enable */
     75  1.1      fvdl #define CR4_PVI 0x00000002	/* protected mode virtual interrupt enable */
     76  1.1      fvdl #define CR4_TSD 0x00000004	/* restrict RDTSC instruction to cpl 0 only */
     77  1.1      fvdl #define CR4_DE	0x00000008	/* debugging extension */
     78  1.1      fvdl #define CR4_PSE	0x00000010	/* large (4MB) page size enable */
     79  1.1      fvdl #define CR4_PAE 0x00000020	/* physical address extension enable */
     80  1.1      fvdl #define CR4_MCE	0x00000040	/* machine check enable */
     81  1.1      fvdl #define CR4_PGE	0x00000080	/* page global enable */
     82  1.1      fvdl #define CR4_PCE	0x00000100	/* enable RDPMC instruction for all cpls */
     83  1.1      fvdl #define CR4_OSFXSR	0x00000200	/* enable fxsave/fxrestor and SSE */
     84  1.1      fvdl #define CR4_OSXMMEXCPT	0x00000400	/* enable unmasked SSE exceptions */
     85  1.1      fvdl 
     86  1.1      fvdl /*
     87  1.4     soren  * CPUID "features" bits in %edx
     88  1.1      fvdl  */
     89  1.1      fvdl 
     90  1.1      fvdl #define	CPUID_FPU	0x00000001	/* processor has an FPU? */
     91  1.1      fvdl #define	CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
     92  1.1      fvdl #define	CPUID_DE	0x00000004	/* has debugging extension */
     93  1.1      fvdl #define	CPUID_PSE	0x00000008	/* has page 4MB page size extension */
     94  1.1      fvdl #define	CPUID_TSC	0x00000010	/* has time stamp counter */
     95  1.1      fvdl #define	CPUID_MSR	0x00000020	/* has mode specific registers */
     96  1.1      fvdl #define	CPUID_PAE	0x00000040	/* has phys address extension */
     97  1.1      fvdl #define	CPUID_MCE	0x00000080	/* has machine check exception */
     98  1.1      fvdl #define	CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
     99  1.1      fvdl #define	CPUID_APIC	0x00000200	/* has enabled APIC */
    100  1.1      fvdl #define	CPUID_B10	0x00000400	/* reserved, MTRR */
    101  1.1      fvdl #define	CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    102  1.1      fvdl #define	CPUID_MTRR	0x00001000	/* has memory type range register */
    103  1.1      fvdl #define	CPUID_PGE	0x00002000	/* has page global extension */
    104  1.1      fvdl #define	CPUID_MCA	0x00004000	/* has machine check architecture */
    105  1.1      fvdl #define	CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    106  1.1      fvdl #define	CPUID_PAT	0x00010000	/* Page Attribute Table */
    107  1.1      fvdl #define	CPUID_PSE36	0x00020000	/* 36-bit PSE */
    108  1.1      fvdl #define	CPUID_PN	0x00040000	/* processor serial number */
    109  1.1      fvdl #define	CPUID_CFLUSH	0x00080000	/* CFLUSH insn supported */
    110  1.1      fvdl #define	CPUID_B20	0x00100000	/* reserved */
    111  1.1      fvdl #define	CPUID_DS	0x00200000	/* Debug Store */
    112  1.1      fvdl #define	CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    113  1.1      fvdl #define	CPUID_MMX	0x00800000	/* MMX supported */
    114  1.1      fvdl #define	CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    115  1.1      fvdl #define	CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    116  1.1      fvdl #define	CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    117  1.1      fvdl #define	CPUID_SS	0x08000000	/* self-snoop */
    118  1.1      fvdl #define	CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    119  1.1      fvdl #define	CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    120  1.1      fvdl #define	CPUID_IA64	0x40000000	/* IA-64 architecture */
    121  1.1      fvdl #define	CPUID_SBF	0x80000000	/* signal break on FERR */
    122  1.1      fvdl 
    123  1.1      fvdl #define CPUID_FLAGS1	"\20\1FPU\2VME\3DE\4PSE\5TSC\6MSR\7PAE" \
    124  1.1      fvdl 			    "\10MCE\11CX8\12APIC\13B10\14SEP\15MTRR"
    125  1.1      fvdl #define CPUID_MASK1	0x00001fff
    126  1.1      fvdl #define CPUID_FLAGS2	"\20\16PGE\17MCA\20CMOV\21PAT\22PSE36\23PN\24CFLUSH" \
    127  1.1      fvdl 			    "\25B20\26DS\27ACPI\30MMX"
    128  1.1      fvdl #define CPUID_MASK2	0x00ffe000
    129  1.1      fvdl #define CPUID_FLAGS3	"\20\31FXSR\32SSE\33SSE2\34SS\35HTT\36TM\37IA64\40SBF"
    130  1.1      fvdl #define CPUID_MASK3	0xff000000
    131  1.1      fvdl 
    132  1.1      fvdl /*
    133  1.1      fvdl  * AMD/VIA processor specific flags.
    134  1.1      fvdl  */
    135  1.1      fvdl 
    136  1.1      fvdl #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    137  1.5  drochner #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    138  1.1      fvdl #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    139  1.1      fvdl #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    140  1.1      fvdl #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    141  1.1      fvdl 
    142  1.1      fvdl #define CPUID_EXT_FLAGS2	"\20\16PGE\17MCA\20CMOV\21PAT\22PSE36\23PN" \
    143  1.2      fvdl 				    "\24MPC\25NOX\26B21\27MMXX\30MMX"
    144  1.2      fvdl #define CPUID_EXT_FLAGS3	"\20\31FXSR\32SSE\33SSE2\34B27\35B28\36LONG" \
    145  1.1      fvdl 				    "\0373DNOW2\0403DNOW"
    146  1.1      fvdl 
    147  1.4     soren /*
    148  1.4     soren  * CPUID "features" bits in %ecx
    149  1.4     soren  */
    150  1.4     soren 
    151  1.6      joda #define	CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    152  1.6      joda #define	CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    153  1.6      joda #define	CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    154  1.7  drochner #define	CPUID2_VMX	0x00000020	/* Virtual Machine Extensions */
    155  1.6      joda #define	CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    156  1.6      joda #define	CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    157  1.4     soren #define	CPUID2_CID	0x00000400	/* Context ID */
    158  1.7  drochner #define	CPUID2_xTPR	0x00004000	/* Task Priority Messages disabled? */
    159  1.4     soren 
    160  1.7  drochner #define CPUID2_FLAGS "\20\1SSE3\4MONITOR\5DS-CPL\6VMX\10EST\11TM2\13CID\17xTPR"
    161  1.4     soren 
    162  1.1      fvdl #define CPUID2FAMILY(cpuid)	(((cpuid) >> 8) & 15)
    163  1.1      fvdl #define CPUID2MODEL(cpuid)	(((cpuid) >> 4) & 15)
    164  1.1      fvdl #define CPUID2STEPPING(cpuid)	((cpuid) & 15)
    165  1.2      fvdl 
    166  1.2      fvdl #define CPUID(code, eax, ebx, ecx, edx)                         \
    167  1.2      fvdl 	__asm("cpuid"                                           \
    168  1.2      fvdl 	    : "=a" (eax), "=b" (ebx), "=c" (ecx), "=d" (edx)    \
    169  1.2      fvdl 	    : "a" (code));
    170  1.1      fvdl 
    171  1.1      fvdl 
    172  1.1      fvdl /*
    173  1.1      fvdl  * Model-specific registers for the i386 family
    174  1.1      fvdl  */
    175  1.1      fvdl #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    176  1.1      fvdl #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    177  1.1      fvdl #define MSR_TSC			0x010
    178  1.1      fvdl #define	MSR_CESR		0x011	/* P5 only (trap on P6) */
    179  1.1      fvdl #define	MSR_CTR0		0x012	/* P5 only (trap on P6) */
    180  1.1      fvdl #define	MSR_CTR1		0x013	/* P5 only (trap on P6) */
    181  1.1      fvdl #define MSR_APICBASE		0x01b
    182  1.1      fvdl #define MSR_EBL_CR_POWERON	0x02a
    183  1.1      fvdl #define	MSR_TEST_CTL		0x033
    184  1.1      fvdl #define MSR_BIOS_UPDT_TRIG	0x079
    185  1.1      fvdl #define	MSR_BBL_CR_D0		0x088	/* PII+ only */
    186  1.1      fvdl #define	MSR_BBL_CR_D1		0x089	/* PII+ only */
    187  1.1      fvdl #define	MSR_BBL_CR_D2		0x08a	/* PII+ only */
    188  1.1      fvdl #define MSR_BIOS_SIGN		0x08b
    189  1.1      fvdl #define MSR_PERFCTR0		0x0c1
    190  1.1      fvdl #define MSR_PERFCTR1		0x0c2
    191  1.1      fvdl #define MSR_MTRRcap		0x0fe
    192  1.1      fvdl #define	MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    193  1.1      fvdl #define	MSR_BBL_CR_DECC		0x118	/* PII+ only */
    194  1.1      fvdl #define	MSR_BBL_CR_CTL		0x119	/* PII+ only */
    195  1.1      fvdl #define	MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    196  1.1      fvdl #define	MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    197  1.1      fvdl #define	MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    198  1.1      fvdl #define	MSR_SYSENTER_CS		0x174 	/* PII+ only */
    199  1.1      fvdl #define	MSR_SYSENTER_ESP	0x175 	/* PII+ only */
    200  1.1      fvdl #define	MSR_SYSENTER_EIP	0x176   /* PII+ only */
    201  1.1      fvdl #define MSR_MCG_CAP		0x179
    202  1.1      fvdl #define MSR_MCG_STATUS		0x17a
    203  1.1      fvdl #define MSR_MCG_CTL		0x17b
    204  1.1      fvdl #define MSR_EVNTSEL0		0x186
    205  1.1      fvdl #define MSR_EVNTSEL1		0x187
    206  1.4     soren #define MSR_PERF_STATUS		0x198	/* Pentium M */
    207  1.4     soren #define MSR_PERF_CTL		0x199	/* Pentium M */
    208  1.4     soren #define MSR_THERM_CONTROL	0x19a
    209  1.4     soren #define MSR_THERM_INTERRUPT	0x19b
    210  1.4     soren #define MSR_THERM_STATUS	0x19c
    211  1.4     soren #define MSR_THERM2_CTL		0x19d	/* Pentium M */
    212  1.4     soren #define MSR_MISC_ENABLE		0x1a0
    213  1.1      fvdl #define MSR_DEBUGCTLMSR		0x1d9
    214  1.1      fvdl #define MSR_LASTBRANCHFROMIP	0x1db
    215  1.1      fvdl #define MSR_LASTBRANCHTOIP	0x1dc
    216  1.1      fvdl #define MSR_LASTINTFROMIP	0x1dd
    217  1.1      fvdl #define MSR_LASTINTTOIP		0x1de
    218  1.1      fvdl #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    219  1.1      fvdl #define	MSR_MTRRphysBase0	0x200
    220  1.1      fvdl #define	MSR_MTRRphysMask0	0x201
    221  1.1      fvdl #define	MSR_MTRRphysBase1	0x202
    222  1.1      fvdl #define	MSR_MTRRphysMask1	0x203
    223  1.1      fvdl #define	MSR_MTRRphysBase2	0x204
    224  1.1      fvdl #define	MSR_MTRRphysMask2	0x205
    225  1.1      fvdl #define	MSR_MTRRphysBase3	0x206
    226  1.1      fvdl #define	MSR_MTRRphysMask3	0x207
    227  1.1      fvdl #define	MSR_MTRRphysBase4	0x208
    228  1.1      fvdl #define	MSR_MTRRphysMask4	0x209
    229  1.1      fvdl #define	MSR_MTRRphysBase5	0x20a
    230  1.1      fvdl #define	MSR_MTRRphysMask5	0x20b
    231  1.1      fvdl #define	MSR_MTRRphysBase6	0x20c
    232  1.1      fvdl #define	MSR_MTRRphysMask6	0x20d
    233  1.1      fvdl #define	MSR_MTRRphysBase7	0x20e
    234  1.1      fvdl #define	MSR_MTRRphysMask7	0x20f
    235  1.1      fvdl #define	MSR_MTRRfix64K_00000	0x250
    236  1.1      fvdl #define	MSR_MTRRfix16K_80000	0x258
    237  1.1      fvdl #define	MSR_MTRRfix16K_A0000	0x259
    238  1.1      fvdl #define	MSR_MTRRfix4K_C0000	0x268
    239  1.1      fvdl #define	MSR_MTRRfix4K_C8000	0x269
    240  1.1      fvdl #define	MSR_MTRRfix4K_D0000	0x26a
    241  1.1      fvdl #define	MSR_MTRRfix4K_D8000	0x26b
    242  1.1      fvdl #define	MSR_MTRRfix4K_E0000	0x26c
    243  1.1      fvdl #define	MSR_MTRRfix4K_E8000	0x26d
    244  1.1      fvdl #define	MSR_MTRRfix4K_F0000	0x26e
    245  1.1      fvdl #define	MSR_MTRRfix4K_F8000	0x26f
    246  1.1      fvdl #define MSR_MTRRdefType		0x2ff
    247  1.1      fvdl #define MSR_MC0_CTL		0x400
    248  1.1      fvdl #define MSR_MC0_STATUS		0x401
    249  1.1      fvdl #define MSR_MC0_ADDR		0x402
    250  1.1      fvdl #define MSR_MC0_MISC		0x403
    251  1.1      fvdl #define MSR_MC1_CTL		0x404
    252  1.1      fvdl #define MSR_MC1_STATUS		0x405
    253  1.1      fvdl #define MSR_MC1_ADDR		0x406
    254  1.1      fvdl #define MSR_MC1_MISC		0x407
    255  1.1      fvdl #define MSR_MC2_CTL		0x408
    256  1.1      fvdl #define MSR_MC2_STATUS		0x409
    257  1.1      fvdl #define MSR_MC2_ADDR		0x40a
    258  1.1      fvdl #define MSR_MC2_MISC		0x40b
    259  1.1      fvdl #define MSR_MC4_CTL		0x40c
    260  1.1      fvdl #define MSR_MC4_STATUS		0x40d
    261  1.1      fvdl #define MSR_MC4_ADDR		0x40e
    262  1.1      fvdl #define MSR_MC4_MISC		0x40f
    263  1.1      fvdl #define MSR_MC3_CTL		0x410
    264  1.1      fvdl #define MSR_MC3_STATUS		0x411
    265  1.1      fvdl #define MSR_MC3_ADDR		0x412
    266  1.1      fvdl #define MSR_MC3_MISC		0x413
    267  1.1      fvdl 
    268  1.1      fvdl /*
    269  1.1      fvdl  * AMD K6/K7 MSRs.
    270  1.1      fvdl  */
    271  1.1      fvdl #define	MSR_K6_UWCCR		0xc0000085
    272  1.1      fvdl #define	MSR_K7_EVNTSEL0		0xc0010000
    273  1.1      fvdl #define	MSR_K7_EVNTSEL1		0xc0010001
    274  1.1      fvdl #define	MSR_K7_EVNTSEL2		0xc0010002
    275  1.1      fvdl #define	MSR_K7_EVNTSEL3		0xc0010003
    276  1.1      fvdl #define	MSR_K7_PERFCTR0		0xc0010004
    277  1.1      fvdl #define	MSR_K7_PERFCTR1		0xc0010005
    278  1.1      fvdl #define	MSR_K7_PERFCTR2		0xc0010006
    279  1.1      fvdl #define	MSR_K7_PERFCTR3		0xc0010007
    280  1.1      fvdl 
    281  1.1      fvdl /*
    282  1.1      fvdl  * Constants related to MTRRs
    283  1.1      fvdl  */
    284  1.1      fvdl #define MTRR_N64K		8	/* numbers of fixed-size entries */
    285  1.1      fvdl #define MTRR_N16K		16
    286  1.1      fvdl #define MTRR_N4K		64
    287  1.1      fvdl 
    288  1.1      fvdl /*
    289  1.1      fvdl  * the following four 3-byte registers control the non-cacheable regions.
    290  1.1      fvdl  * These registers must be written as three separate bytes.
    291  1.1      fvdl  *
    292  1.1      fvdl  * NCRx+0: A31-A24 of starting address
    293  1.1      fvdl  * NCRx+1: A23-A16 of starting address
    294  1.1      fvdl  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    295  1.1      fvdl  *
    296  1.1      fvdl  * The non-cacheable region's starting address must be aligned to the
    297  1.1      fvdl  * size indicated by the NCR_SIZE_xx field.
    298  1.1      fvdl  */
    299  1.1      fvdl #define NCR1	0xc4
    300  1.1      fvdl #define NCR2	0xc7
    301  1.1      fvdl #define NCR3	0xca
    302  1.1      fvdl #define NCR4	0xcd
    303  1.1      fvdl 
    304  1.1      fvdl #define NCR_SIZE_0K	0
    305  1.1      fvdl #define NCR_SIZE_4K	1
    306  1.1      fvdl #define NCR_SIZE_8K	2
    307  1.1      fvdl #define NCR_SIZE_16K	3
    308  1.1      fvdl #define NCR_SIZE_32K	4
    309  1.1      fvdl #define NCR_SIZE_64K	5
    310  1.1      fvdl #define NCR_SIZE_128K	6
    311  1.1      fvdl #define NCR_SIZE_256K	7
    312  1.1      fvdl #define NCR_SIZE_512K	8
    313  1.1      fvdl #define NCR_SIZE_1M	9
    314  1.1      fvdl #define NCR_SIZE_2M	10
    315  1.1      fvdl #define NCR_SIZE_4M	11
    316  1.1      fvdl #define NCR_SIZE_8M	12
    317  1.1      fvdl #define NCR_SIZE_16M	13
    318  1.1      fvdl #define NCR_SIZE_32M	14
    319  1.1      fvdl #define NCR_SIZE_4G	15
    320  1.1      fvdl 
    321  1.1      fvdl /*
    322  1.1      fvdl  * Performance monitor events.
    323  1.1      fvdl  *
    324  1.1      fvdl  * Note that 586-class and 686-class CPUs have different performance
    325  1.1      fvdl  * monitors available, and they are accessed differently:
    326  1.1      fvdl  *
    327  1.1      fvdl  *	686-class: `rdpmc' instruction
    328  1.1      fvdl  *	586-class: `rdmsr' instruction, CESR MSR
    329  1.1      fvdl  *
    330  1.1      fvdl  * The descriptions of these events are too lenghy to include here.
    331  1.1      fvdl  * See Appendix A of "Intel Architecture Software Developer's
    332  1.1      fvdl  * Manual, Volume 3: System Programming" for more information.
    333  1.1      fvdl  */
    334  1.1      fvdl 
    335  1.1      fvdl /*
    336  1.1      fvdl  * 586-class CESR MSR format.  Lower 16 bits is CTR0, upper 16 bits
    337  1.1      fvdl  * is CTR1.
    338  1.1      fvdl  */
    339  1.1      fvdl 
    340  1.1      fvdl #define	PMC5_CESR_EVENT			0x003f
    341  1.1      fvdl #define	PMC5_CESR_OS			0x0040
    342  1.1      fvdl #define	PMC5_CESR_USR			0x0080
    343  1.1      fvdl #define	PMC5_CESR_E			0x0100
    344  1.1      fvdl #define	PMC5_CESR_P			0x0200
    345  1.1      fvdl 
    346  1.1      fvdl #define PMC5_DATA_READ			0x00
    347  1.1      fvdl #define PMC5_DATA_WRITE			0x01
    348  1.1      fvdl #define PMC5_DATA_TLB_MISS		0x02
    349  1.1      fvdl #define PMC5_DATA_READ_MISS		0x03
    350  1.1      fvdl #define PMC5_DATA_WRITE_MISS		0x04
    351  1.1      fvdl #define PMC5_WRITE_M_E			0x05
    352  1.1      fvdl #define PMC5_DATA_LINES_WBACK		0x06
    353  1.1      fvdl #define PMC5_DATA_CACHE_SNOOP		0x07
    354  1.1      fvdl #define PMC5_DATA_CACHE_SNOOP_HIT	0x08
    355  1.1      fvdl #define PMC5_MEM_ACCESS_BOTH_PIPES	0x09
    356  1.1      fvdl #define PMC5_BANK_CONFLICTS		0x0a
    357  1.1      fvdl #define PMC5_MISALIGNED_DATA		0x0b
    358  1.1      fvdl #define PMC5_INST_READ			0x0c
    359  1.1      fvdl #define PMC5_INST_TLB_MISS		0x0d
    360  1.1      fvdl #define PMC5_INST_CACHE_MISS		0x0e
    361  1.1      fvdl #define PMC5_SEGMENT_REG_LOAD		0x0f
    362  1.1      fvdl #define PMC5_BRANCHES		 	0x12
    363  1.1      fvdl #define PMC5_BTB_HITS		 	0x13
    364  1.1      fvdl #define PMC5_BRANCH_TAKEN		0x14
    365  1.1      fvdl #define PMC5_PIPELINE_FLUSH		0x15
    366  1.1      fvdl #define PMC5_INST_EXECUTED		0x16
    367  1.1      fvdl #define PMC5_INST_EXECUTED_V_PIPE	0x17
    368  1.1      fvdl #define PMC5_BUS_UTILIZATION		0x18
    369  1.1      fvdl #define PMC5_WRITE_BACKUP_STALL		0x19
    370  1.1      fvdl #define PMC5_DATA_READ_STALL		0x1a
    371  1.1      fvdl #define PMC5_WRITE_E_M_STALL		0x1b
    372  1.1      fvdl #define PMC5_LOCKED_BUS			0x1c
    373  1.1      fvdl #define PMC5_IO_CYCLE			0x1d
    374  1.1      fvdl #define PMC5_NONCACHE_MEM_READ		0x1e
    375  1.1      fvdl #define PMC5_AGI_STALL			0x1f
    376  1.1      fvdl #define PMC5_FLOPS			0x22
    377  1.1      fvdl #define PMC5_BP0_MATCH			0x23
    378  1.1      fvdl #define PMC5_BP1_MATCH			0x24
    379  1.1      fvdl #define PMC5_BP2_MATCH			0x25
    380  1.1      fvdl #define PMC5_BP3_MATCH			0x26
    381  1.1      fvdl #define PMC5_HARDWARE_INTR		0x27
    382  1.1      fvdl #define PMC5_DATA_RW			0x28
    383  1.1      fvdl #define PMC5_DATA_RW_MISS		0x29
    384  1.1      fvdl 
    385  1.1      fvdl /*
    386  1.1      fvdl  * 686-class Event Selector MSR format.
    387  1.1      fvdl  */
    388  1.1      fvdl 
    389  1.1      fvdl #define	PMC6_EVTSEL_EVENT		0x000000ff
    390  1.1      fvdl #define	PMC6_EVTSEL_UNIT		0x0000ff00
    391  1.1      fvdl #define	PMC6_EVTSEL_UNIT_SHIFT		8
    392  1.1      fvdl #define	PMC6_EVTSEL_USR			(1 << 16)
    393  1.1      fvdl #define	PMC6_EVTSEL_OS			(1 << 17)
    394  1.1      fvdl #define	PMC6_EVTSEL_E			(1 << 18)
    395  1.1      fvdl #define	PMC6_EVTSEL_PC			(1 << 19)
    396  1.1      fvdl #define	PMC6_EVTSEL_INT			(1 << 20)
    397  1.1      fvdl #define	PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
    398  1.1      fvdl #define	PMC6_EVTSEL_INV			(1 << 23)
    399  1.1      fvdl #define	PMC6_EVTSEL_COUNTER_MASK	0xff000000
    400  1.1      fvdl #define	PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
    401  1.1      fvdl 
    402  1.1      fvdl /* Data Cache Unit */
    403  1.1      fvdl #define	PMC6_DATA_MEM_REFS		0x43
    404  1.1      fvdl #define	PMC6_DCU_LINES_IN		0x45
    405  1.1      fvdl #define	PMC6_DCU_M_LINES_IN		0x46
    406  1.1      fvdl #define	PMC6_DCU_M_LINES_OUT		0x47
    407  1.1      fvdl #define	PMC6_DCU_MISS_OUTSTANDING	0x48
    408  1.1      fvdl 
    409  1.1      fvdl /* Instruction Fetch Unit */
    410  1.1      fvdl #define	PMC6_IFU_IFETCH			0x80
    411  1.1      fvdl #define	PMC6_IFU_IFETCH_MISS		0x81
    412  1.1      fvdl #define	PMC6_ITLB_MISS			0x85
    413  1.1      fvdl #define	PMC6_IFU_MEM_STALL		0x86
    414  1.1      fvdl #define	PMC6_ILD_STALL			0x87
    415  1.1      fvdl 
    416  1.1      fvdl /* L2 Cache */
    417  1.1      fvdl #define	PMC6_L2_IFETCH			0x28
    418  1.1      fvdl #define	PMC6_L2_LD			0x29
    419  1.1      fvdl #define	PMC6_L2_ST			0x2a
    420  1.1      fvdl #define	PMC6_L2_LINES_IN		0x24
    421  1.1      fvdl #define	PMC6_L2_LINES_OUT		0x26
    422  1.1      fvdl #define	PMC6_L2_M_LINES_INM		0x25
    423  1.1      fvdl #define	PMC6_L2_M_LINES_OUTM		0x27
    424  1.1      fvdl #define	PMC6_L2_RQSTS			0x2e
    425  1.1      fvdl #define	PMC6_L2_ADS			0x21
    426  1.1      fvdl #define	PMC6_L2_DBUS_BUSY		0x22
    427  1.1      fvdl #define	PMC6_L2_DBUS_BUSY_RD		0x23
    428  1.1      fvdl 
    429  1.1      fvdl /* External Bus Logic */
    430  1.1      fvdl #define	PMC6_BUS_DRDY_CLOCKS		0x62
    431  1.1      fvdl #define	PMC6_BUS_LOCK_CLOCKS		0x63
    432  1.1      fvdl #define	PMC6_BUS_REQ_OUTSTANDING	0x60
    433  1.1      fvdl #define	PMC6_BUS_TRAN_BRD		0x65
    434  1.1      fvdl #define	PMC6_BUS_TRAN_RFO		0x66
    435  1.1      fvdl #define	PMC6_BUS_TRANS_WB		0x67
    436  1.1      fvdl #define	PMC6_BUS_TRAN_IFETCH		0x68
    437  1.1      fvdl #define	PMC6_BUS_TRAN_INVAL		0x69
    438  1.1      fvdl #define	PMC6_BUS_TRAN_PWR		0x6a
    439  1.1      fvdl #define	PMC6_BUS_TRANS_P		0x6b
    440  1.1      fvdl #define	PMC6_BUS_TRANS_IO		0x6c
    441  1.1      fvdl #define	PMC6_BUS_TRAN_DEF		0x6d
    442  1.1      fvdl #define	PMC6_BUS_TRAN_BURST		0x6e
    443  1.1      fvdl #define	PMC6_BUS_TRAN_ANY		0x70
    444  1.1      fvdl #define	PMC6_BUS_TRAN_MEM		0x6f
    445  1.1      fvdl #define	PMC6_BUS_DATA_RCV		0x64
    446  1.1      fvdl #define	PMC6_BUS_BNR_DRV		0x61
    447  1.1      fvdl #define	PMC6_BUS_HIT_DRV		0x7a
    448  1.1      fvdl #define	PMC6_BUS_HITM_DRDV		0x7b
    449  1.1      fvdl #define	PMC6_BUS_SNOOP_STALL		0x7e
    450  1.1      fvdl 
    451  1.1      fvdl /* Floating Point Unit */
    452  1.1      fvdl #define	PMC6_FLOPS			0xc1
    453  1.1      fvdl #define	PMC6_FP_COMP_OPS_EXE		0x10
    454  1.1      fvdl #define	PMC6_FP_ASSIST			0x11
    455  1.1      fvdl #define	PMC6_MUL			0x12
    456  1.1      fvdl #define	PMC6_DIV			0x12
    457  1.1      fvdl #define	PMC6_CYCLES_DIV_BUSY		0x14
    458  1.1      fvdl 
    459  1.1      fvdl /* Memory Ordering */
    460  1.1      fvdl #define	PMC6_LD_BLOCKS			0x03
    461  1.1      fvdl #define	PMC6_SB_DRAINS			0x04
    462  1.1      fvdl #define	PMC6_MISALIGN_MEM_REF		0x05
    463  1.1      fvdl #define	PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
    464  1.1      fvdl #define	PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
    465  1.1      fvdl 
    466  1.1      fvdl /* Instruction Decoding and Retirement */
    467  1.1      fvdl #define	PMC6_INST_RETIRED		0xc0
    468  1.1      fvdl #define	PMC6_UOPS_RETIRED		0xc2
    469  1.1      fvdl #define	PMC6_INST_DECODED		0xd0
    470  1.1      fvdl #define	PMC6_EMON_KNI_INST_RETIRED	0xd8
    471  1.1      fvdl #define	PMC6_EMON_KNI_COMP_INST_RET	0xd9
    472  1.1      fvdl 
    473  1.1      fvdl /* Interrupts */
    474  1.1      fvdl #define	PMC6_HW_INT_RX			0xc8
    475  1.1      fvdl #define	PMC6_CYCLES_INT_MASKED		0xc6
    476  1.1      fvdl #define	PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
    477  1.1      fvdl 
    478  1.1      fvdl /* Branches */
    479  1.1      fvdl #define	PMC6_BR_INST_RETIRED		0xc4
    480  1.1      fvdl #define	PMC6_BR_MISS_PRED_RETIRED	0xc5
    481  1.1      fvdl #define	PMC6_BR_TAKEN_RETIRED		0xc9
    482  1.1      fvdl #define	PMC6_BR_MISS_PRED_TAKEN_RET	0xca
    483  1.1      fvdl #define	PMC6_BR_INST_DECODED		0xe0
    484  1.1      fvdl #define	PMC6_BTB_MISSES			0xe2
    485  1.1      fvdl #define	PMC6_BR_BOGUS			0xe4
    486  1.1      fvdl #define	PMC6_BACLEARS			0xe6
    487  1.1      fvdl 
    488  1.1      fvdl /* Stalls */
    489  1.1      fvdl #define	PMC6_RESOURCE_STALLS		0xa2
    490  1.1      fvdl #define	PMC6_PARTIAL_RAT_STALLS		0xd2
    491  1.1      fvdl 
    492  1.1      fvdl /* Segment Register Loads */
    493  1.1      fvdl #define	PMC6_SEGMENT_REG_LOADS		0x06
    494  1.1      fvdl 
    495  1.1      fvdl /* Clocks */
    496  1.1      fvdl #define	PMC6_CPU_CLK_UNHALTED		0x79
    497  1.1      fvdl 
    498  1.1      fvdl /* MMX Unit */
    499  1.1      fvdl #define	PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
    500  1.1      fvdl #define	PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
    501  1.1      fvdl #define	PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
    502  1.1      fvdl #define	PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
    503  1.1      fvdl #define	PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
    504  1.1      fvdl #define	PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
    505  1.1      fvdl #define	PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
    506  1.1      fvdl 
    507  1.1      fvdl /* Segment Register Renaming */
    508  1.1      fvdl #define	PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
    509  1.1      fvdl #define	PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
    510  1.1      fvdl #define	PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
    511  1.1      fvdl 
    512  1.1      fvdl /*
    513  1.1      fvdl  * AMD K7 Event Selector MSR format.
    514  1.1      fvdl  */
    515  1.1      fvdl 
    516  1.1      fvdl #define	K7_EVTSEL_EVENT			0x000000ff
    517  1.1      fvdl #define	K7_EVTSEL_UNIT			0x0000ff00
    518  1.1      fvdl #define	K7_EVTSEL_UNIT_SHIFT		8
    519  1.1      fvdl #define	K7_EVTSEL_USR			(1 << 16)
    520  1.1      fvdl #define	K7_EVTSEL_OS			(1 << 17)
    521  1.1      fvdl #define	K7_EVTSEL_E			(1 << 18)
    522  1.1      fvdl #define	K7_EVTSEL_PC			(1 << 19)
    523  1.1      fvdl #define	K7_EVTSEL_INT			(1 << 20)
    524  1.1      fvdl #define	K7_EVTSEL_EN			(1 << 22)
    525  1.1      fvdl #define	K7_EVTSEL_INV			(1 << 23)
    526  1.1      fvdl #define	K7_EVTSEL_COUNTER_MASK		0xff000000
    527  1.1      fvdl #define	K7_EVTSEL_COUNTER_MASK_SHIFT	24
    528  1.1      fvdl 
    529  1.1      fvdl /* Segment Register Loads */
    530  1.1      fvdl #define	K7_SEGMENT_REG_LOADS		0x20
    531  1.1      fvdl 
    532  1.1      fvdl #define	K7_STORES_TO_ACTIVE_INST_STREAM	0x21
    533  1.1      fvdl 
    534  1.1      fvdl /* Data Cache Unit */
    535  1.1      fvdl #define	K7_DATA_CACHE_ACCESS		0x40
    536  1.1      fvdl #define	K7_DATA_CACHE_MISS		0x41
    537  1.1      fvdl #define	K7_DATA_CACHE_REFILL		0x42
    538  1.1      fvdl #define	K7_DATA_CACHE_REFILL_SYSTEM	0x43
    539  1.1      fvdl #define	K7_DATA_CACHE_WBACK		0x44
    540  1.1      fvdl #define	K7_L2_DTLB_HIT			0x45
    541  1.1      fvdl #define	K7_L2_DTLB_MISS			0x46
    542  1.1      fvdl #define	K7_MISALIGNED_DATA_REF		0x47
    543  1.1      fvdl #define	K7_SYSTEM_REQUEST		0x64
    544  1.1      fvdl #define	K7_SYSTEM_REQUEST_TYPE		0x65
    545  1.1      fvdl 
    546  1.1      fvdl #define	K7_SNOOP_HIT			0x73
    547  1.1      fvdl #define	K7_SINGLE_BIT_ECC_ERROR		0x74
    548  1.1      fvdl #define	K7_CACHE_LINE_INVAL		0x75
    549  1.1      fvdl #define	K7_CYCLES_PROCESSOR_IS_RUNNING	0x76
    550  1.1      fvdl #define	K7_L2_REQUEST			0x79
    551  1.1      fvdl #define	K7_L2_REQUEST_BUSY		0x7a
    552  1.1      fvdl 
    553  1.1      fvdl /* Instruction Fetch Unit */
    554  1.1      fvdl #define	K7_IFU_IFETCH			0x80
    555  1.1      fvdl #define	K7_IFU_IFETCH_MISS		0x81
    556  1.1      fvdl #define	K7_IFU_REFILL_FROM_L2		0x82
    557  1.1      fvdl #define	K7_IFU_REFILL_FROM_SYSTEM	0x83
    558  1.1      fvdl #define	K7_ITLB_L1_MISS			0x84
    559  1.1      fvdl #define	K7_ITLB_L2_MISS			0x85
    560  1.1      fvdl #define	K7_SNOOP_RESYNC			0x86
    561  1.1      fvdl #define	K7_IFU_STALL			0x87
    562  1.1      fvdl 
    563  1.1      fvdl #define	K7_RETURN_STACK_HITS		0x88
    564  1.1      fvdl #define	K7_RETURN_STACK_OVERFLOW	0x89
    565  1.1      fvdl 
    566  1.1      fvdl /* Retired */
    567  1.1      fvdl #define	K7_RETIRED_INST			0xc0
    568  1.1      fvdl #define	K7_RETIRED_OPS			0xc1
    569  1.1      fvdl #define	K7_RETIRED_BRANCHES		0xc2
    570  1.1      fvdl #define	K7_RETIRED_BRANCH_MISPREDICTED	0xc3
    571  1.1      fvdl #define	K7_RETIRED_TAKEN_BRANCH		0xc4
    572  1.1      fvdl #define	K7_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xc5
    573  1.1      fvdl #define	K7_RETIRED_FAR_CONTROL_TRANSFER	0xc6
    574  1.1      fvdl #define	K7_RETIRED_RESYNC_BRANCH	0xc7
    575  1.1      fvdl #define	K7_RETIRED_NEAR_RETURNS		0xc8
    576  1.1      fvdl #define	K7_RETIRED_NEAR_RETURNS_MISPREDICTED	0xc9
    577  1.1      fvdl #define	K7_RETIRED_INDIRECT_MISPREDICTED	0xca
    578  1.1      fvdl 
    579  1.1      fvdl /* Interrupts */
    580  1.1      fvdl #define	K7_CYCLES_INT_MASKED		0xcd
    581  1.1      fvdl #define	K7_CYCLES_INT_PENDING_AND_MASKED	0xce
    582  1.1      fvdl #define	K7_HW_INTR_RECV			0xcf
    583  1.1      fvdl 
    584  1.1      fvdl #define	K7_INSTRUCTION_DECODER_EMPTY	0xd0
    585  1.1      fvdl #define	K7_DISPATCH_STALLS		0xd1
    586  1.1      fvdl #define	K7_BRANCH_ABORTS_TO_RETIRE	0xd2
    587  1.1      fvdl #define	K7_SERIALIZE			0xd3
    588  1.1      fvdl #define	K7_SEGMENT_LOAD_STALL		0xd4
    589  1.1      fvdl #define	K7_ICU_FULL			0xd5
    590  1.1      fvdl #define	K7_RESERVATION_STATIONS_FULL	0xd6
    591  1.1      fvdl #define	K7_FPU_FULL			0xd7
    592  1.1      fvdl #define	K7_LS_FULL			0xd8
    593  1.1      fvdl #define	K7_ALL_QUIET_STALL		0xd9
    594  1.1      fvdl #define	K7_FAR_TRANSFER_OR_RESYNC_BRANCH_PENDING	0xda
    595  1.1      fvdl 
    596  1.1      fvdl #define	K7_BP0_MATCH			0xdc
    597  1.1      fvdl #define	K7_BP1_MATCH			0xdd
    598  1.1      fvdl #define	K7_BP2_MATCH			0xde
    599  1.1      fvdl #define	K7_BP3_MATCH			0xdf
    600