Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.75
      1  1.75   msaitoh /*	$NetBSD: specialreg.h,v 1.75 2013/12/25 13:14:36 msaitoh Exp $	*/
      2   1.1      fvdl 
      3   1.1      fvdl /*-
      4   1.1      fvdl  * Copyright (c) 1991 The Regents of the University of California.
      5   1.1      fvdl  * All rights reserved.
      6   1.1      fvdl  *
      7   1.1      fvdl  * Redistribution and use in source and binary forms, with or without
      8   1.1      fvdl  * modification, are permitted provided that the following conditions
      9   1.1      fvdl  * are met:
     10   1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     11   1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     12   1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     14   1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     15   1.3       agc  * 3. Neither the name of the University nor the names of its contributors
     16   1.1      fvdl  *    may be used to endorse or promote products derived from this software
     17   1.1      fvdl  *    without specific prior written permission.
     18   1.1      fvdl  *
     19   1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20   1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21   1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22   1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23   1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24   1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25   1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26   1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27   1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28   1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29   1.1      fvdl  * SUCH DAMAGE.
     30   1.1      fvdl  *
     31   1.1      fvdl  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     32   1.1      fvdl  */
     33   1.1      fvdl 
     34   1.1      fvdl /*
     35   1.1      fvdl  * Bits in 386 special registers:
     36   1.1      fvdl  */
     37   1.1      fvdl #define	CR0_PE	0x00000001	/* Protected mode Enable */
     38   1.1      fvdl #define	CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     39   1.1      fvdl #define	CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     40   1.1      fvdl #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     41   1.1      fvdl #define	CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     42   1.1      fvdl #define	CR0_PG	0x80000000	/* PaGing enable */
     43   1.1      fvdl 
     44   1.1      fvdl /*
     45   1.1      fvdl  * Bits in 486 special registers:
     46   1.1      fvdl  */
     47   1.1      fvdl #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     48   1.1      fvdl #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     49   1.1      fvdl #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     50   1.1      fvdl #define	CR0_NW	0x20000000	/* Not Write-through */
     51   1.1      fvdl #define	CR0_CD	0x40000000	/* Cache Disable */
     52   1.1      fvdl 
     53   1.1      fvdl /*
     54   1.1      fvdl  * Cyrix 486 DLC special registers, accessible as IO ports.
     55   1.1      fvdl  */
     56   1.1      fvdl #define CCR0	0xc0		/* configuration control register 0 */
     57   1.1      fvdl #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     58   1.1      fvdl #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     59   1.1      fvdl #define CCR0_A20M	0x04	/* enables A20M# input pin */
     60   1.1      fvdl #define CCR0_KEN	0x08	/* enables KEN# input pin */
     61   1.1      fvdl #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     62   1.1      fvdl #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     63   1.1      fvdl #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     64   1.1      fvdl #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     65   1.1      fvdl 
     66   1.1      fvdl #define CCR1	0xc1		/* configuration control register 1 */
     67   1.1      fvdl #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     68   1.1      fvdl /* the remaining 7 bits of this register are reserved */
     69   1.1      fvdl 
     70   1.1      fvdl /*
     71  1.59       jym  * bits in the %cr4 control register:
     72   1.1      fvdl  */
     73  1.59       jym #define CR4_VME		0x00000001 /* virtual 8086 mode extension enable */
     74  1.59       jym #define CR4_PVI		0x00000002 /* protected mode virtual interrupt enable */
     75  1.59       jym #define CR4_TSD		0x00000004 /* restrict RDTSC instruction to cpl 0 */
     76  1.59       jym #define CR4_DE		0x00000008 /* debugging extension */
     77  1.59       jym #define CR4_PSE		0x00000010 /* large (4MB) page size enable */
     78  1.59       jym #define CR4_PAE		0x00000020 /* physical address extension enable */
     79  1.59       jym #define CR4_MCE		0x00000040 /* machine check enable */
     80  1.59       jym #define CR4_PGE		0x00000080 /* page global enable */
     81  1.59       jym #define CR4_PCE		0x00000100 /* enable RDPMC instruction for all cpls */
     82  1.59       jym #define CR4_OSFXSR	0x00000200 /* enable fxsave/fxrestor and SSE */
     83  1.59       jym #define CR4_OSXMMEXCPT	0x00000400 /* enable unmasked SSE exceptions */
     84  1.59       jym #define CR4_VMXE	0x00002000 /* enable VMX operations */
     85  1.59       jym #define CR4_SMXE	0x00004000 /* enable SMX operations */
     86  1.59       jym #define CR4_FSGSBASE	0x00010000 /* enable *FSBASE and *GSBASE instructions */
     87  1.59       jym #define CR4_PCIDE	0x00020000 /* enable Process Context IDentifiers */
     88  1.59       jym #define CR4_OSXSAVE	0x00040000 /* enable xsave and xrestore */
     89  1.59       jym #define CR4_SMEP	0x00100000 /* enable SMEP support */
     90   1.1      fvdl 
     91  1.75   msaitoh /*
     92  1.75   msaitoh  * Extended Control Register XCR0
     93  1.75   msaitoh  */
     94  1.75   msaitoh #define	XCR0_X87	0x00000001	/* x87 FPU/MMX state */
     95  1.75   msaitoh #define	XCR0_SSE	0x00000002	/* SSE state */
     96  1.75   msaitoh #define	XCR0_AVX	0x00000004	/* AVX state (ymmn registers) */
     97  1.75   msaitoh 
     98  1.75   msaitoh #define XCR0_FLAGS1	"\20" \
     99  1.75   msaitoh 	"\1" "x87"	"\2" "SSE"	"\3" "AVX"	"\4" "B03"
    100  1.75   msaitoh 
    101   1.1      fvdl 
    102   1.1      fvdl /*
    103  1.40       jym  * CPUID "features" bits
    104   1.1      fvdl  */
    105   1.1      fvdl 
    106  1.40       jym /* Fn00000001 %edx features */
    107   1.1      fvdl #define	CPUID_FPU	0x00000001	/* processor has an FPU? */
    108   1.1      fvdl #define	CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
    109   1.1      fvdl #define	CPUID_DE	0x00000004	/* has debugging extension */
    110  1.71   msaitoh #define	CPUID_PSE	0x00000008	/* has 4MB page size extension */
    111   1.1      fvdl #define	CPUID_TSC	0x00000010	/* has time stamp counter */
    112   1.1      fvdl #define	CPUID_MSR	0x00000020	/* has mode specific registers */
    113   1.1      fvdl #define	CPUID_PAE	0x00000040	/* has phys address extension */
    114   1.1      fvdl #define	CPUID_MCE	0x00000080	/* has machine check exception */
    115   1.1      fvdl #define	CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    116   1.1      fvdl #define	CPUID_APIC	0x00000200	/* has enabled APIC */
    117   1.1      fvdl #define	CPUID_B10	0x00000400	/* reserved, MTRR */
    118   1.1      fvdl #define	CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    119   1.1      fvdl #define	CPUID_MTRR	0x00001000	/* has memory type range register */
    120   1.1      fvdl #define	CPUID_PGE	0x00002000	/* has page global extension */
    121   1.1      fvdl #define	CPUID_MCA	0x00004000	/* has machine check architecture */
    122   1.1      fvdl #define	CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    123   1.1      fvdl #define	CPUID_PAT	0x00010000	/* Page Attribute Table */
    124   1.1      fvdl #define	CPUID_PSE36	0x00020000	/* 36-bit PSE */
    125   1.1      fvdl #define	CPUID_PN	0x00040000	/* processor serial number */
    126   1.1      fvdl #define	CPUID_CFLUSH	0x00080000	/* CFLUSH insn supported */
    127   1.1      fvdl #define	CPUID_B20	0x00100000	/* reserved */
    128   1.1      fvdl #define	CPUID_DS	0x00200000	/* Debug Store */
    129   1.1      fvdl #define	CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    130   1.1      fvdl #define	CPUID_MMX	0x00800000	/* MMX supported */
    131   1.1      fvdl #define	CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    132   1.1      fvdl #define	CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    133   1.1      fvdl #define	CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    134   1.1      fvdl #define	CPUID_SS	0x08000000	/* self-snoop */
    135   1.1      fvdl #define	CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    136   1.1      fvdl #define	CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    137   1.1      fvdl #define	CPUID_IA64	0x40000000	/* IA-64 architecture */
    138   1.1      fvdl #define	CPUID_SBF	0x80000000	/* signal break on FERR */
    139   1.1      fvdl 
    140  1.61       dsl #define CPUID_FLAGS1	"\20" \
    141  1.61       dsl 	"\1" "FPU"	"\2" "VME"	"\3" "DE"	"\4" "PSE" \
    142  1.61       dsl 	"\5" "TSC"	"\6" "MSR"	"\7" "PAE"	"\10" "MCE" \
    143  1.61       dsl 	"\11" "CX8"	"\12" "APIC"	"\13" "B10"	"\14" "SEP" \
    144  1.61       dsl 	"\15" "MTRR"	"\16" "PGE"	"\17" "MCA"	"\20" "CMOV" \
    145  1.61       dsl 	"\21" "PAT"	"\22" "PSE36"	"\23" "PN"	"\24" "CFLUSH" \
    146  1.61       dsl 	"\25" "B20"	"\26" "DS"	"\27" "ACPI"	"\30" "MMX" \
    147  1.61       dsl 	"\31" "FXSR"	"\32" "SSE"	"\33" "SSE2"	"\34" "SS" \
    148  1.61       dsl 	"\35" "HTT"	"\36" "TM"	"\37" "IA64"	"\40" "SBF"
    149   1.1      fvdl 
    150  1.70   msaitoh /* Blacklists of CPUID flags - used to mask certain features */
    151  1.70   msaitoh #ifdef XEN
    152  1.70   msaitoh /* Not on Xen */
    153  1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
    154  1.70   msaitoh #else
    155  1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 0
    156  1.70   msaitoh #endif /* XEN */
    157  1.70   msaitoh 
    158  1.70   msaitoh /*
    159  1.70   msaitoh  * CPUID "features" bits in Fn00000001 %ecx
    160  1.70   msaitoh  */
    161  1.70   msaitoh 
    162  1.70   msaitoh #define	CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    163  1.70   msaitoh #define	CPUID2_PCLMUL	0x00000002	/* PCLMULQDQ instructions */
    164  1.70   msaitoh #define	CPUID2_DTES64	0x00000004	/* 64-bit Debug Trace */
    165  1.70   msaitoh #define	CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    166  1.70   msaitoh #define	CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    167  1.70   msaitoh #define	CPUID2_VMX	0x00000020	/* Virtual Machine Extensions */
    168  1.70   msaitoh #define	CPUID2_SMX	0x00000040	/* Safer Mode Extensions */
    169  1.70   msaitoh #define	CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    170  1.70   msaitoh #define	CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    171  1.70   msaitoh #define CPUID2_SSSE3	0x00000200	/* Supplemental SSE3 */
    172  1.70   msaitoh #define	CPUID2_CID	0x00000400	/* Context ID */
    173  1.70   msaitoh /* bit 11 unused	0x00000800 */
    174  1.70   msaitoh #define	CPUID2_FMA	0x00001000	/* has Fused Multiply Add */
    175  1.70   msaitoh #define	CPUID2_CX16	0x00002000	/* has CMPXCHG16B instruction */
    176  1.70   msaitoh #define	CPUID2_xTPR	0x00004000	/* Task Priority Messages disabled? */
    177  1.70   msaitoh #define	CPUID2_PDCM	0x00008000	/* Perf/Debug Capability MSR */
    178  1.70   msaitoh /* bit 16 unused	0x00010000 */
    179  1.70   msaitoh #define	CPUID2_PCID	0x00020000	/* Process Context ID */
    180  1.70   msaitoh #define	CPUID2_DCA	0x00040000	/* Direct Cache Access */
    181  1.70   msaitoh #define	CPUID2_SSE41	0x00080000	/* Streaming SIMD Extensions 4.1 */
    182  1.70   msaitoh #define	CPUID2_SSE42	0x00100000	/* Streaming SIMD Extensions 4.2 */
    183  1.70   msaitoh #define	CPUID2_X2APIC	0x00200000	/* xAPIC Extensions */
    184  1.70   msaitoh #define	CPUID2_MOVBE	0x00400000	/* MOVBE (move after byteswap) */
    185  1.70   msaitoh #define	CPUID2_POPCNT	0x00800000	/* popcount instruction available */
    186  1.70   msaitoh #define	CPUID2_DEADLINE	0x01000000	/* APIC Timer supports TSC Deadline */
    187  1.70   msaitoh #define	CPUID2_AES	0x02000000	/* AES instructions */
    188  1.70   msaitoh #define	CPUID2_XSAVE	0x04000000	/* XSAVE instructions */
    189  1.70   msaitoh #define	CPUID2_OSXSAVE	0x08000000	/* XGETBV/XSETBV instructions */
    190  1.70   msaitoh #define	CPUID2_AVX	0x10000000	/* AVX instructions */
    191  1.70   msaitoh #define	CPUID2_F16C	0x20000000	/* half precision conversion */
    192  1.70   msaitoh #define	CPUID2_RDRAND	0x40000000	/* RDRAND (hardware random number) */
    193  1.70   msaitoh #define	CPUID2_RAZ	0x80000000	/* RAZ. Indicates guest state. */
    194  1.70   msaitoh 
    195  1.70   msaitoh #define CPUID2_FLAGS1	"\20" \
    196  1.70   msaitoh 	"\1" "SSE3"	"\2" "PCLMULQDQ" "\3" "DTES64"	"\4" "MONITOR" \
    197  1.70   msaitoh 	"\5" "DS-CPL"	"\6" "VMX"	"\7" "SMX"	"\10" "EST" \
    198  1.70   msaitoh 	"\11" "TM2"	"\12" "SSSE3"	"\13" "CID"	"\14" "B11" \
    199  1.70   msaitoh 	"\15" "FMA"	"\16" "CX16"	"\17" "xTPR"	"\20" "PDCM" \
    200  1.70   msaitoh 	"\21" "B16"	"\22" "PCID"	"\23" "DCA"	"\24" "SSE41" \
    201  1.70   msaitoh 	"\25" "SSE42"	"\26" "X2APIC"	"\27" "MOVBE"	"\30" "POPCNT" \
    202  1.70   msaitoh 	"\31" "DEADLINE" "\32" "AES"	"\33" "XSAVE"	"\34" "OSXSAVE" \
    203  1.70   msaitoh 	"\35" "AVX"	"\36" "F16C"	"\37" "RDRAND"	"\40" "RAZ"
    204  1.70   msaitoh 
    205  1.72   msaitoh /* CPUID Fn00000001 %eax */
    206  1.72   msaitoh 
    207  1.72   msaitoh #define CPUID_TO_BASEFAMILY(cpuid)	(((cpuid) >> 8) & 0xf)
    208  1.72   msaitoh #define CPUID_TO_BASEMODEL(cpuid)	(((cpuid) >> 4) & 0xf)
    209  1.72   msaitoh #define CPUID_TO_STEPPING(cpuid)	((cpuid) & 0xf)
    210  1.70   msaitoh 
    211  1.70   msaitoh /*
    212  1.72   msaitoh  * The Extended family bits should only be inspected when CPUID_TO_BASEFAMILY()
    213  1.70   msaitoh  * returns 15. They are use to encode family value 16 to 270 (add 15).
    214  1.72   msaitoh  * The Extended model bits are the high 4 bits of the model.
    215  1.70   msaitoh  * They are only valid for family >= 15 or family 6 (intel, but all amd
    216  1.70   msaitoh  * family 6 are documented to return zero bits for them).
    217  1.70   msaitoh  */
    218  1.72   msaitoh #define CPUID_TO_EXTFAMILY(cpuid)	(((cpuid) >> 20) & 0xff)
    219  1.72   msaitoh #define CPUID_TO_EXTMODEL(cpuid)	(((cpuid) >> 16) & 0xf)
    220  1.72   msaitoh 
    221  1.72   msaitoh /* The macros for the Display Family and the Display Model */
    222  1.72   msaitoh #define CPUID_TO_FAMILY(cpuid)	(CPUID_TO_BASEFAMILY(cpuid)	\
    223  1.72   msaitoh 	    + ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    224  1.72   msaitoh 		? 0 : CPUID_TO_EXTFAMILY(cpuid)))
    225  1.72   msaitoh #define CPUID_TO_MODEL(cpuid)	(CPUID_TO_BASEMODEL(cpuid)	\
    226  1.72   msaitoh 	    | ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    227  1.72   msaitoh 		&& (CPUID_TO_BASEFAMILY(cpuid) != 0x06)		\
    228  1.72   msaitoh 		? 0 : (CPUID_TO_EXTMODEL(cpuid) << 4)))
    229  1.70   msaitoh 
    230  1.47    jruoho /*
    231  1.74       dsl  * CPUID Processor extended state Enumeration Fn0000000d
    232  1.74       dsl  *
    233  1.74       dsl  * %ecx == 0: supported features info:
    234  1.74       dsl  *	%edx:%eax bits valid for XCR0
    235  1.74       dsl  *	%ebx Save area size for features enabled in XCR0
    236  1.74       dsl  *	%ecx Maximim save area size for all cpu features
    237  1.74       dsl  *
    238  1.74       dsl  * %ecx == 1:
    239  1.74       dsl  *	%eax: Bit 0 => xsaveopt instruction avalaible (sandy bridge onwards)
    240  1.74       dsl  *
    241  1.74       dsl  * %ecx >= 2: Save area details for XCR0 bit n
    242  1.74       dsl  *	%eax: size of save area for this feature
    243  1.74       dsl  *	%ebx: offset of save area for this feature
    244  1.74       dsl  *	%ecx, %edx: reserved
    245  1.74       dsl  *	All of %eax, %ebx, %ecx and %edx are zero for unsupported features.
    246  1.74       dsl  */
    247  1.74       dsl 
    248  1.74       dsl #define	CPUID_PES1_XSAVEOPT	0x00000001	/* xsaveopt instruction */
    249  1.74       dsl 
    250  1.74       dsl #define CPUID_PES1_FLAGS	"\20" \
    251  1.74       dsl 	"\1" "XSAVEOPT"
    252  1.74       dsl 
    253  1.74       dsl /*
    254  1.71   msaitoh  * Intel Deterministic Cache Parameter Leaf
    255  1.71   msaitoh  * Fn0000_0004
    256  1.71   msaitoh  */
    257  1.71   msaitoh 
    258  1.71   msaitoh /* %eax */
    259  1.71   msaitoh #define CPUID_DCP_CACHETYPE	__BITS(4, 0)	/* Cache type */
    260  1.71   msaitoh #define CPUID_DCP_CACHETYPE_N	0		/*   NULL */
    261  1.71   msaitoh #define CPUID_DCP_CACHETYPE_D	1		/*   Data cache */
    262  1.71   msaitoh #define CPUID_DCP_CACHETYPE_I	2		/*   Instruction cache */
    263  1.71   msaitoh #define CPUID_DCP_CACHETYPE_U	3		/*   Unified cache */
    264  1.71   msaitoh #define CPUID_DCP_CACHELEVEL	__BITS(7, 5)	/* Cache level (start at 1) */
    265  1.71   msaitoh #define CPUID_DCP_SELFINITCL	__BIT(8)	/* Self initializing cachelvl*/
    266  1.71   msaitoh #define CPUID_DCP_FULLASSOC	__BIT(9)	/* Full associative */
    267  1.71   msaitoh #define CPUID_DCP_SHAREING	__BITS(25, 14)	/* shareing */
    268  1.71   msaitoh #define CPUID_DCP_CORE_P_PKG	__BITS(31, 26)	/* Cores/package */
    269  1.71   msaitoh 
    270  1.71   msaitoh /* %ebx */
    271  1.71   msaitoh #define CPUID_DCP_LINESIZE	__BITS(11, 0)	/* System coherency linesize */
    272  1.71   msaitoh #define CPUID_DCP_PARTITIONS	__BITS(21, 12)	/* Physical line partitions */
    273  1.71   msaitoh #define CPUID_DCP_WAYS		__BITS(31, 22)	/* Ways of associativity */
    274  1.71   msaitoh 
    275  1.71   msaitoh /* Number of sets: %ecx */
    276  1.71   msaitoh 
    277  1.71   msaitoh /* %edx */
    278  1.71   msaitoh #define CPUID_DCP_INVALIDATE	__BIT(0)	/* WB invalidate/invalidate */
    279  1.71   msaitoh #define CPUID_DCP_INCLUSIVE	__BIT(1)	/* Cache inclusiveness */
    280  1.71   msaitoh #define CPUID_DCP_COMPLEX	__BIT(2)	/* Complex cache indexing */
    281  1.71   msaitoh 
    282  1.71   msaitoh /*
    283  1.47    jruoho  * Intel Digital Thermal Sensor and
    284  1.47    jruoho  * Power Management, Fn0000_0006 - %eax.
    285  1.47    jruoho  */
    286  1.47    jruoho #define CPUID_DSPM_DTS	0x00000001	/* Digital Thermal Sensor */
    287  1.47    jruoho #define CPUID_DSPM_IDA	0x00000002	/* Intel Dynamic Acceleration */
    288  1.47    jruoho #define CPUID_DSPM_ARAT	0x00000004	/* Always Running APIC Timer */
    289  1.47    jruoho #define CPUID_DSPM_PLN	0x00000010	/* Power Limit Notification */
    290  1.47    jruoho #define CPUID_DSPM_CME	0x00000020	/* Clock Modulation Extension */
    291  1.47    jruoho #define CPUID_DSPM_PLTM	0x00000040	/* Package Level Thermal Management */
    292  1.47    jruoho 
    293  1.61       dsl #define CPUID_DSPM_FLAGS	"\20" \
    294  1.61       dsl 	"\1" "DTS"	"\2" "IDA"	"\3" "ARAT" \
    295  1.61       dsl 	"\5" "PLN"	"\6" "CME"	"\7" "PLTM"
    296  1.47    jruoho 
    297  1.47    jruoho /*
    298  1.47    jruoho  * Intel Digital Thermal Sensor and
    299  1.47    jruoho  * Power Management, Fn0000_0006 - %ecx.
    300  1.47    jruoho  */
    301  1.47    jruoho #define CPUID_DSPM_HWF	0x00000001	/* MSR_APERF/MSR_MPERF available */
    302  1.47    jruoho 
    303  1.61       dsl #define CPUID_DSPM_FLAGS1	"\20" "\1" "HWF"
    304  1.47    jruoho 
    305  1.63      yamt /*
    306  1.63      yamt  * Intel Structured Extended Feature leaf
    307  1.63      yamt  * Fn0000_0007 main leaf - %ebx.
    308  1.63      yamt  */
    309  1.63      yamt #define CPUID_SEF_FSGSBASE	__BIT(0)
    310  1.65   msaitoh #define CPUID_SEF_TSC_ADJUST	__BIT(1)
    311  1.63      yamt #define CPUID_SEF_BMI1		__BIT(3)
    312  1.63      yamt #define CPUID_SEF_HLE		__BIT(4)
    313  1.63      yamt #define CPUID_SEF_AVX2		__BIT(5)
    314  1.63      yamt #define CPUID_SEF_SMEP		__BIT(7)
    315  1.63      yamt #define CPUID_SEF_BMI2		__BIT(8)
    316  1.63      yamt #define CPUID_SEF_ERMS		__BIT(9)
    317  1.63      yamt #define CPUID_SEF_INVPCID	__BIT(10)
    318  1.63      yamt #define CPUID_SEF_RTM		__BIT(11)
    319  1.65   msaitoh #define CPUID_SEF_QM		__BIT(12)
    320  1.65   msaitoh #define CPUID_SEF_FPUCSDS	__BIT(13)
    321  1.67  drochner #define CPUID_SEF_MPX		__BIT(14)
    322  1.67  drochner #define CPUID_SEF_AVX512F	__BIT(16)
    323  1.63      yamt #define CPUID_SEF_RDSEED	__BIT(18)
    324  1.63      yamt #define CPUID_SEF_ADX		__BIT(19)
    325  1.63      yamt #define CPUID_SEF_SMAP		__BIT(20)
    326  1.67  drochner #define CPUID_SEF_PT		__BIT(25)
    327  1.67  drochner #define CPUID_SEF_AVX512PF	__BIT(26)
    328  1.67  drochner #define CPUID_SEF_AVX512ER	__BIT(27)
    329  1.67  drochner #define CPUID_SEF_AVX512CD	__BIT(28)
    330  1.67  drochner #define CPUID_SEF_SHA		__BIT(29)
    331  1.63      yamt 
    332  1.63      yamt #define CPUID_SEF_FLAGS	"\20" \
    333  1.66   msaitoh 	"\1" "FSGSBASE"	"\2" "TSCADJUST"		"\4" "BMI1"	\
    334  1.66   msaitoh 	"\5" "HLE"	"\6" "AVX2"			"\10" "SMEP"	\
    335  1.66   msaitoh 	"\11" "BMI2"	"\12" "ERMS"	"\13" "INVPCID"	"\14" "RTM"	\
    336  1.67  drochner 	"\15" "QM"	"\16" "FPUCSDS"	"\17" "MPX"    			\
    337  1.67  drochner 	"\21" "AVX512F"			"\23" "RDSEED"	"\24" "ADX"	\
    338  1.67  drochner 	"\25" "SMAP"							\
    339  1.67  drochner 			"\32" "PT"	"\33" "AVX512PF""\34" "AVX512ER"\
    340  1.67  drochner 	"\35" "AVX512CD""\36" "SHA"
    341  1.63      yamt 
    342  1.70   msaitoh /*
    343  1.70   msaitoh  * CPUID Processor extended state Enumeration Fn0000000d %eax
    344  1.70   msaitoh  *
    345  1.70   msaitoh  * Extended Control Register XCR0
    346  1.70   msaitoh  */
    347  1.70   msaitoh #define	XCR0_X87	0x00000001	/* x87 FPU/MMX state */
    348  1.70   msaitoh #define	XCR0_SSE	0x00000002	/* SSE state */
    349  1.70   msaitoh #define	XCR0_AVX	0x00000004	/* AVX state (ymmn registers) */
    350  1.70   msaitoh 
    351  1.70   msaitoh #define XCR0_FLAGS1	"\20" \
    352  1.70   msaitoh 	"\1" "x87"	"\2" "SSE"	"\3" "AVX"	"\4" "B03"
    353  1.70   msaitoh 
    354  1.70   msaitoh /*
    355  1.70   msaitoh  * CPUID Processor extended state Enumeration Fn0000000d
    356  1.70   msaitoh  *
    357  1.70   msaitoh  * %ecx == 0: supported features info:
    358  1.70   msaitoh  *	%edx:%eax bits valid for XCR0
    359  1.70   msaitoh  *	%ebx Save area size for features enabled in XCR0
    360  1.70   msaitoh  *	%ecx Maximim save area size for all cpu features
    361  1.70   msaitoh  *
    362  1.70   msaitoh  * %ecx == 1: Bit 0 => xsaveopt instruction avalaible (sandy bridge onwards)
    363  1.70   msaitoh  *
    364  1.70   msaitoh  * %ecx >= 2: Save area details for XCR0 bit n
    365  1.70   msaitoh  *	%eax: size of save area for this feature
    366  1.70   msaitoh  *	%ebx: offset of save area for this feature
    367  1.70   msaitoh  *	%ecx, %edx: reserved
    368  1.70   msaitoh  *	All of %eax, %ebx, %ecx and %edx zero for unsupported features.
    369  1.70   msaitoh  */
    370  1.70   msaitoh 
    371  1.70   msaitoh #define	CPUID_PES1_XSAVEOPT	0x00000001	/* xsaveopt instruction */
    372  1.70   msaitoh 
    373  1.70   msaitoh #define CPUID_PES1_FLAGS	"\20" \
    374  1.70   msaitoh 	"\1" "XSAVEOPT"
    375  1.70   msaitoh 
    376  1.39       jym /* Intel Fn80000001 extended features - %edx */
    377   1.8        he #define CPUID_SYSCALL	0x00000800	/* SYSCALL/SYSRET */
    378  1.40       jym #define CPUID_XD	0x00100000	/* Execute Disable (like CPUID_NOX) */
    379  1.60  drochner #define	CPUID_P1GB	0x04000000	/* 1GB Large Page Support */
    380  1.60  drochner #define	CPUID_RDTSCP	0x08000000	/* Read TSC Pair Instruction */
    381   1.8        he #define CPUID_EM64T	0x20000000	/* Intel EM64T */
    382   1.8        he 
    383  1.61       dsl #define CPUID_INTEL_EXT_FLAGS	"\20" \
    384  1.61       dsl 	"\14" "SYSCALL/SYSRET"	"\25" "XD"	"\33" "P1GB" \
    385  1.61       dsl 	"\34" "RDTSCP"	"\36" "EM64T"
    386  1.34  pgoyette 
    387  1.39       jym /* Intel Fn80000001 extended features - %ecx */
    388  1.34  pgoyette #define	CPUID_LAHF	0x00000001	/* LAHF/SAHF in IA-32e mode, 64bit sub*/
    389  1.68   msaitoh 		/*	0x00000020 */	/* LZCNT. Same as AMD's CPUID_LZCNT */
    390  1.68   msaitoh #define	CPUID_PREFETCHW	0x00000100	/* PREFETCHW */
    391  1.34  pgoyette 
    392  1.68   msaitoh #define	CPUID_INTEL_FLAGS4	"\20"				\
    393  1.68   msaitoh 	"\1" "LAHF"	"\02" "B01"	"\03" "B02"		\
    394  1.68   msaitoh 			"\06" "LZCNT"				\
    395  1.68   msaitoh 	"\11" "PREFETCHW"
    396   1.1      fvdl 
    397  1.39       jym /* AMD/VIA Fn80000001 extended features - %edx */
    398  1.32      yamt /*	CPUID_SYSCALL			   SYSCALL/SYSRET */
    399   1.1      fvdl #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    400   1.5  drochner #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    401   1.1      fvdl #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    402  1.27  pgoyette #define CPUID_FFXSR	0x02000000	/* FXSAVE/FXSTOR Extensions */
    403  1.60  drochner /*	CPUID_P1GB			   1GB Large Page Support */
    404  1.60  drochner /*	CPUID_RDTSCP			   Read TSC Pair Instruction */
    405  1.32      yamt /*	CPUID_EM64T			   Long mode */
    406   1.1      fvdl #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    407   1.1      fvdl #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    408   1.1      fvdl 
    409  1.61       dsl #define CPUID_EXT_FLAGS	"\20" \
    410  1.61       dsl 	"\14" "SYSCALL/SYSRET"		"\24" "MPC"	"\25" "NOX" \
    411  1.73   msaitoh 	"\27" "MMXX"	"\32" "FFXSR"	"\33" "P1GB"	"\34" "RDTSCP" \
    412  1.61       dsl 	"\36" "LONG"	"\37" "3DNOW2"	"\40" "3DNOW"
    413   1.1      fvdl 
    414  1.39       jym /* AMD Fn80000001 extended features - %ecx */
    415  1.53     njoly /* 	CPUID_LAHF			   LAHF/SAHF instruction */
    416  1.28    cegger #define CPUID_CMPLEGACY	0x00000002	/* Compare Legacy */
    417  1.28    cegger #define CPUID_SVM	0x00000004	/* Secure Virtual Machine */
    418  1.28    cegger #define CPUID_EAPIC	0x00000008	/* Extended APIC space */
    419  1.28    cegger #define CPUID_ALTMOVCR0	0x00000010	/* Lock Mov Cr0 */
    420  1.28    cegger #define CPUID_LZCNT	0x00000020	/* LZCNT instruction */
    421  1.28    cegger #define CPUID_SSE4A	0x00000040	/* SSE4A instruction set */
    422  1.28    cegger #define CPUID_MISALIGNSSE 0x00000080	/* Misaligned SSE */
    423  1.28    cegger #define CPUID_3DNOWPF	0x00000100	/* 3DNow Prefetch */
    424  1.28    cegger #define CPUID_OSVW	0x00000200	/* OS visible workarounds */
    425  1.28    cegger #define CPUID_IBS	0x00000400	/* Instruction Based Sampling */
    426  1.50    cegger #define CPUID_XOP	0x00000800	/* XOP instruction set */
    427  1.28    cegger #define CPUID_SKINIT	0x00001000	/* SKINIT */
    428  1.28    cegger #define CPUID_WDT	0x00002000	/* watchdog timer support */
    429  1.50    cegger #define CPUID_LWP	0x00008000	/* Light Weight Profiling */
    430  1.50    cegger #define CPUID_FMA4	0x00010000	/* FMA4 instructions */
    431  1.50    cegger #define CPUID_NODEID	0x00080000	/* NodeID MSR available*/
    432  1.50    cegger #define CPUID_TBM	0x00200000	/* TBM instructions */
    433  1.50    cegger #define CPUID_TOPOEXT	0x00400000	/* cpuid Topology Extension */
    434  1.73   msaitoh #define CPUID_PCEC	0x00800000	/* Perf Ctr Ext Core */
    435  1.73   msaitoh #define CPUID_PCENB	0x01000000	/* Perf Ctr Ext NB */
    436  1.73   msaitoh #define CPUID_SPM	0x02000000	/* Stream Perf Mon */
    437  1.73   msaitoh #define CPUID_DBE	0x04000000	/* Data Breakpoint Extension */
    438  1.73   msaitoh #define CPUID_PTSC	0x08000000	/* PerfTsc */
    439  1.28    cegger 
    440  1.61       dsl #define CPUID_AMD_FLAGS4	"\20" \
    441  1.61       dsl 	"\1" "LAHF"	"\2" "CMPLEGACY" "\3" "SVM"	"\4" "EAPIC" \
    442  1.61       dsl 	"\5" "ALTMOVCR0" "\6" "LZCNT"	"\7" "SSE4A"	"\10" "MISALIGNSSE" \
    443  1.61       dsl 	"\11" "3DNOWPREFETCH" \
    444  1.61       dsl 			"\12" "OSVW"	"\13" "IBS"	"\14" "XOP" \
    445  1.61       dsl 	"\15" "SKINIT"	"\16" "WDT"	"\17" "B14"	"\20" "LWP" \
    446  1.61       dsl 	"\21" "FMA4"	"\22" "B17"	"\23" "B18"	"\24" "NodeID" \
    447  1.73   msaitoh 	"\25" "B20"	"\26" "TBM"	"\27" "TopoExt"	"\30" "PCExtC" \
    448  1.73   msaitoh 	"\31" "PCExtNB"	"\32" "StrmPM"	"\33" "DBExt"	"\34" "PerfTsc" \
    449  1.61       dsl 	"\35" "B28"	"\36" "B29"	"\37" "B30"	"\40" "B31"
    450  1.30    cegger 
    451  1.30    cegger /*
    452  1.30    cegger  * AMD Advanced Power Management
    453  1.30    cegger  * CPUID Fn8000_0007 %edx
    454  1.30    cegger  */
    455  1.30    cegger #define CPUID_APM_TS	0x00000001	/* Temperature Sensor */
    456  1.30    cegger #define CPUID_APM_FID	0x00000002	/* Frequency ID control */
    457  1.30    cegger #define CPUID_APM_VID	0x00000004	/* Voltage ID control */
    458  1.30    cegger #define CPUID_APM_TTP	0x00000008	/* THERMTRIP (PCI F3xE4 register) */
    459  1.30    cegger #define CPUID_APM_HTC	0x00000010	/* Hardware thermal control (HTC) */
    460  1.30    cegger #define CPUID_APM_STC	0x00000020	/* Software thermal control (STC) */
    461  1.30    cegger #define CPUID_APM_100	0x00000040	/* 100MHz multiplier control */
    462  1.30    cegger #define CPUID_APM_HWP	0x00000080	/* HW P-State control */
    463  1.30    cegger #define CPUID_APM_TSC	0x00000100	/* TSC invariant */
    464  1.45    jruoho #define CPUID_APM_CPB	0x00000200	/* Core performance boost */
    465  1.50    cegger #define CPUID_APM_EFF	0x00000400	/* Effective Frequency (read-only) */
    466  1.30    cegger 
    467  1.61       dsl #define CPUID_APM_FLAGS		"\20" \
    468  1.61       dsl 	"\1" "TS"	"\2" "FID"	"\3" "VID"	"\4" "TTP" \
    469  1.61       dsl 	"\5" "HTC"	"\6" "STC"	"\7" "100"	"\10" "HWP" \
    470  1.61       dsl 	"\11" "TSC"	"\12" "CPB"	"\13" "EffFreq"	"\14" "B11" \
    471  1.61       dsl 	"\15" "B12"
    472  1.30    cegger 
    473  1.70   msaitoh /* AMD Fn8000000a %edx features (SVM features) */
    474  1.70   msaitoh #define	CPUID_AMD_SVM_NP		0x00000001
    475  1.70   msaitoh #define	CPUID_AMD_SVM_LbrVirt		0x00000002
    476  1.70   msaitoh #define	CPUID_AMD_SVM_SVML		0x00000004
    477  1.70   msaitoh #define	CPUID_AMD_SVM_NRIPS		0x00000008
    478  1.70   msaitoh #define	CPUID_AMD_SVM_TSCRateCtrl	0x00000010
    479  1.70   msaitoh #define	CPUID_AMD_SVM_VMCBCleanBits	0x00000020
    480  1.70   msaitoh #define	CPUID_AMD_SVM_FlushByASID	0x00000040
    481  1.70   msaitoh #define	CPUID_AMD_SVM_DecodeAssist	0x00000080
    482  1.70   msaitoh #define	CPUID_AMD_SVM_PauseFilter	0x00000400
    483  1.70   msaitoh #define	CPUID_AMD_SVM_FLAGS	 "\20" \
    484  1.70   msaitoh 	"\1" "NP"	"\2" "LbrVirt"	"\3" "SVML"	"\4" "NRIPS" \
    485  1.70   msaitoh 	"\5" "TSCRate"	"\6" "VMCBCleanBits" \
    486  1.70   msaitoh 		"\7" "FlushByASID"	"\10" "DecodeAssist" \
    487  1.70   msaitoh 	"\11" "B08"	"\12" "B09"	"\13" "PauseFilter" "\14" "B11" \
    488  1.70   msaitoh 	"\15" "B12"	"\16" "B13"	"\17" "B17"	"\20" "B18" \
    489  1.70   msaitoh 	"\21" "B19"
    490  1.70   msaitoh 
    491   1.4     soren /*
    492  1.17  christos  * Centaur Extended Feature flags
    493  1.15    daniel  */
    494  1.17  christos #define CPUID_VIA_HAS_RNG	0x00000004	/* Random number generator */
    495  1.17  christos #define CPUID_VIA_DO_RNG	0x00000008
    496  1.17  christos #define CPUID_VIA_HAS_ACE	0x00000040	/* AES Encryption */
    497  1.17  christos #define CPUID_VIA_DO_ACE	0x00000080
    498  1.17  christos #define CPUID_VIA_HAS_ACE2	0x00000100	/* AES+CTR instructions */
    499  1.17  christos #define CPUID_VIA_DO_ACE2	0x00000200
    500  1.17  christos #define CPUID_VIA_HAS_PHE	0x00000400	/* SHA1+SHA256 HMAC */
    501  1.17  christos #define CPUID_VIA_DO_PHE	0x00000800
    502  1.17  christos #define CPUID_VIA_HAS_PMM	0x00001000	/* RSA Instructions */
    503  1.17  christos #define CPUID_VIA_DO_PMM	0x00002000
    504  1.15    daniel 
    505  1.61       dsl #define CPUID_FLAGS_PADLOCK	"\20" \
    506  1.61       dsl 	"\3" "RNG"	"\7" "AES"	"\11" "AES/CTR"	"\13" "SHA1/SHA256" \
    507  1.61       dsl 	"\15" "RSA"
    508  1.15    daniel 
    509  1.15    daniel /*
    510   1.1      fvdl  * Model-specific registers for the i386 family
    511   1.1      fvdl  */
    512   1.1      fvdl #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    513   1.1      fvdl #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    514   1.1      fvdl #define MSR_TSC			0x010
    515   1.1      fvdl #define	MSR_CESR		0x011	/* P5 only (trap on P6) */
    516   1.1      fvdl #define	MSR_CTR0		0x012	/* P5 only (trap on P6) */
    517   1.1      fvdl #define	MSR_CTR1		0x013	/* P5 only (trap on P6) */
    518   1.1      fvdl #define MSR_APICBASE		0x01b
    519   1.1      fvdl #define MSR_EBL_CR_POWERON	0x02a
    520  1.11   xtraeme #define MSR_EBC_FREQUENCY_ID	0x02c	/* PIV only */
    521   1.1      fvdl #define	MSR_TEST_CTL		0x033
    522   1.1      fvdl #define MSR_BIOS_UPDT_TRIG	0x079
    523   1.1      fvdl #define	MSR_BBL_CR_D0		0x088	/* PII+ only */
    524   1.1      fvdl #define	MSR_BBL_CR_D1		0x089	/* PII+ only */
    525   1.1      fvdl #define	MSR_BBL_CR_D2		0x08a	/* PII+ only */
    526   1.1      fvdl #define MSR_BIOS_SIGN		0x08b
    527   1.1      fvdl #define MSR_PERFCTR0		0x0c1
    528   1.1      fvdl #define MSR_PERFCTR1		0x0c2
    529  1.11   xtraeme #define MSR_FSB_FREQ		0x0cd	/* Core Duo/Solo only */
    530  1.46    jruoho #define MSR_MPERF		0x0e7
    531  1.46    jruoho #define MSR_APERF		0x0e8
    532  1.21   xtraeme #define MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
    533   1.1      fvdl #define MSR_MTRRcap		0x0fe
    534   1.1      fvdl #define	MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    535   1.1      fvdl #define	MSR_BBL_CR_DECC		0x118	/* PII+ only */
    536   1.1      fvdl #define	MSR_BBL_CR_CTL		0x119	/* PII+ only */
    537   1.1      fvdl #define	MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    538   1.1      fvdl #define	MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    539   1.1      fvdl #define	MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    540   1.1      fvdl #define	MSR_SYSENTER_CS		0x174 	/* PII+ only */
    541   1.1      fvdl #define	MSR_SYSENTER_ESP	0x175 	/* PII+ only */
    542   1.1      fvdl #define	MSR_SYSENTER_EIP	0x176   /* PII+ only */
    543   1.1      fvdl #define MSR_MCG_CAP		0x179
    544   1.1      fvdl #define MSR_MCG_STATUS		0x17a
    545   1.1      fvdl #define MSR_MCG_CTL		0x17b
    546   1.1      fvdl #define MSR_EVNTSEL0		0x186
    547   1.1      fvdl #define MSR_EVNTSEL1		0x187
    548   1.4     soren #define MSR_PERF_STATUS		0x198	/* Pentium M */
    549   1.4     soren #define MSR_PERF_CTL		0x199	/* Pentium M */
    550   1.4     soren #define MSR_THERM_CONTROL	0x19a
    551   1.4     soren #define MSR_THERM_INTERRUPT	0x19b
    552   1.4     soren #define MSR_THERM_STATUS	0x19c
    553   1.4     soren #define MSR_THERM2_CTL		0x19d	/* Pentium M */
    554   1.4     soren #define MSR_MISC_ENABLE		0x1a0
    555  1.51    jruoho #define MSR_TEMPERATURE_TARGET	0x1a2
    556   1.1      fvdl #define MSR_DEBUGCTLMSR		0x1d9
    557   1.1      fvdl #define MSR_LASTBRANCHFROMIP	0x1db
    558   1.1      fvdl #define MSR_LASTBRANCHTOIP	0x1dc
    559   1.1      fvdl #define MSR_LASTINTFROMIP	0x1dd
    560   1.1      fvdl #define MSR_LASTINTTOIP		0x1de
    561   1.1      fvdl #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    562   1.1      fvdl #define	MSR_MTRRphysBase0	0x200
    563   1.1      fvdl #define	MSR_MTRRphysMask0	0x201
    564   1.1      fvdl #define	MSR_MTRRphysBase1	0x202
    565   1.1      fvdl #define	MSR_MTRRphysMask1	0x203
    566   1.1      fvdl #define	MSR_MTRRphysBase2	0x204
    567   1.1      fvdl #define	MSR_MTRRphysMask2	0x205
    568   1.1      fvdl #define	MSR_MTRRphysBase3	0x206
    569   1.1      fvdl #define	MSR_MTRRphysMask3	0x207
    570   1.1      fvdl #define	MSR_MTRRphysBase4	0x208
    571   1.1      fvdl #define	MSR_MTRRphysMask4	0x209
    572   1.1      fvdl #define	MSR_MTRRphysBase5	0x20a
    573   1.1      fvdl #define	MSR_MTRRphysMask5	0x20b
    574   1.1      fvdl #define	MSR_MTRRphysBase6	0x20c
    575   1.1      fvdl #define	MSR_MTRRphysMask6	0x20d
    576   1.1      fvdl #define	MSR_MTRRphysBase7	0x20e
    577   1.1      fvdl #define	MSR_MTRRphysMask7	0x20f
    578  1.55       abs #define	MSR_MTRRphysBase8	0x210
    579  1.55       abs #define	MSR_MTRRphysMask8	0x211
    580  1.55       abs #define	MSR_MTRRphysBase9	0x212
    581  1.55       abs #define	MSR_MTRRphysMask9	0x213
    582  1.55       abs #define	MSR_MTRRphysBase10	0x214
    583  1.55       abs #define	MSR_MTRRphysMask10	0x215
    584  1.55       abs #define	MSR_MTRRphysBase11	0x216
    585  1.55       abs #define	MSR_MTRRphysMask11	0x217
    586  1.55       abs #define	MSR_MTRRphysBase12	0x218
    587  1.55       abs #define	MSR_MTRRphysMask12	0x219
    588  1.55       abs #define	MSR_MTRRphysBase13	0x21a
    589  1.55       abs #define	MSR_MTRRphysMask13	0x21b
    590  1.55       abs #define	MSR_MTRRphysBase14	0x21c
    591  1.55       abs #define	MSR_MTRRphysMask14	0x21d
    592  1.55       abs #define	MSR_MTRRphysBase15	0x21e
    593  1.55       abs #define	MSR_MTRRphysMask15	0x21f
    594   1.1      fvdl #define	MSR_MTRRfix64K_00000	0x250
    595   1.1      fvdl #define	MSR_MTRRfix16K_80000	0x258
    596   1.1      fvdl #define	MSR_MTRRfix16K_A0000	0x259
    597   1.1      fvdl #define	MSR_MTRRfix4K_C0000	0x268
    598   1.1      fvdl #define	MSR_MTRRfix4K_C8000	0x269
    599   1.1      fvdl #define	MSR_MTRRfix4K_D0000	0x26a
    600   1.1      fvdl #define	MSR_MTRRfix4K_D8000	0x26b
    601   1.1      fvdl #define	MSR_MTRRfix4K_E0000	0x26c
    602   1.1      fvdl #define	MSR_MTRRfix4K_E8000	0x26d
    603   1.1      fvdl #define	MSR_MTRRfix4K_F0000	0x26e
    604   1.1      fvdl #define	MSR_MTRRfix4K_F8000	0x26f
    605  1.42    cegger #define	MSR_CR_PAT		0x277
    606   1.1      fvdl #define MSR_MTRRdefType		0x2ff
    607   1.1      fvdl #define MSR_MC0_CTL		0x400
    608   1.1      fvdl #define MSR_MC0_STATUS		0x401
    609   1.1      fvdl #define MSR_MC0_ADDR		0x402
    610   1.1      fvdl #define MSR_MC0_MISC		0x403
    611   1.1      fvdl #define MSR_MC1_CTL		0x404
    612   1.1      fvdl #define MSR_MC1_STATUS		0x405
    613   1.1      fvdl #define MSR_MC1_ADDR		0x406
    614   1.1      fvdl #define MSR_MC1_MISC		0x407
    615   1.1      fvdl #define MSR_MC2_CTL		0x408
    616   1.1      fvdl #define MSR_MC2_STATUS		0x409
    617   1.1      fvdl #define MSR_MC2_ADDR		0x40a
    618   1.1      fvdl #define MSR_MC2_MISC		0x40b
    619   1.1      fvdl #define MSR_MC4_CTL		0x40c
    620   1.1      fvdl #define MSR_MC4_STATUS		0x40d
    621   1.1      fvdl #define MSR_MC4_ADDR		0x40e
    622   1.1      fvdl #define MSR_MC4_MISC		0x40f
    623   1.1      fvdl #define MSR_MC3_CTL		0x410
    624   1.1      fvdl #define MSR_MC3_STATUS		0x411
    625   1.1      fvdl #define MSR_MC3_ADDR		0x412
    626   1.1      fvdl #define MSR_MC3_MISC		0x413
    627  1.52      yamt 				/* 0x480 - 0x490 VMX */
    628   1.1      fvdl 
    629   1.1      fvdl /*
    630  1.15    daniel  * VIA "Nehemiah" MSRs
    631  1.15    daniel  */
    632  1.15    daniel #define MSR_VIA_RNG		0x0000110b
    633  1.15    daniel #define MSR_VIA_RNG_ENABLE	0x00000040
    634  1.15    daniel #define MSR_VIA_RNG_NOISE_MASK	0x00000300
    635  1.15    daniel #define MSR_VIA_RNG_NOISE_A	0x00000000
    636  1.15    daniel #define MSR_VIA_RNG_NOISE_B	0x00000100
    637  1.15    daniel #define MSR_VIA_RNG_2NOISE	0x00000300
    638  1.15    daniel #define MSR_VIA_ACE		0x00001107
    639  1.15    daniel #define MSR_VIA_ACE_ENABLE	0x10000000
    640  1.15    daniel 
    641  1.15    daniel /*
    642  1.58  christos  * VIA "Eden" MSRs
    643  1.58  christos  */
    644  1.58  christos #define MSR_VIA_FCR 		MSR_VIA_ACE
    645  1.58  christos 
    646  1.58  christos /*
    647   1.1      fvdl  * AMD K6/K7 MSRs.
    648   1.1      fvdl  */
    649   1.1      fvdl #define	MSR_K6_UWCCR		0xc0000085
    650   1.1      fvdl #define	MSR_K7_EVNTSEL0		0xc0010000
    651   1.1      fvdl #define	MSR_K7_EVNTSEL1		0xc0010001
    652   1.1      fvdl #define	MSR_K7_EVNTSEL2		0xc0010002
    653   1.1      fvdl #define	MSR_K7_EVNTSEL3		0xc0010003
    654   1.1      fvdl #define	MSR_K7_PERFCTR0		0xc0010004
    655   1.1      fvdl #define	MSR_K7_PERFCTR1		0xc0010005
    656   1.1      fvdl #define	MSR_K7_PERFCTR2		0xc0010006
    657   1.1      fvdl #define	MSR_K7_PERFCTR3		0xc0010007
    658   1.1      fvdl 
    659   1.1      fvdl /*
    660  1.12        ad  * AMD K8 (Opteron) MSRs.
    661  1.12        ad  */
    662  1.12        ad #define	MSR_SYSCFG	0xc0000010
    663  1.12        ad 
    664  1.12        ad #define MSR_EFER	0xc0000080		/* Extended feature enable */
    665  1.12        ad #define 	EFER_SCE		0x00000001	/* SYSCALL extension */
    666  1.12        ad #define 	EFER_LME		0x00000100	/* Long Mode Active */
    667  1.12        ad #define		EFER_LMA		0x00000400	/* Long Mode Enabled */
    668  1.12        ad #define 	EFER_NXE		0x00000800	/* No-Execute Enabled */
    669  1.12        ad 
    670  1.12        ad #define MSR_STAR	0xc0000081		/* 32 bit syscall gate addr */
    671  1.12        ad #define MSR_LSTAR	0xc0000082		/* 64 bit syscall gate addr */
    672  1.12        ad #define MSR_CSTAR	0xc0000083		/* compat syscall gate addr */
    673  1.12        ad #define MSR_SFMASK	0xc0000084		/* flags to clear on syscall */
    674  1.12        ad 
    675  1.12        ad #define MSR_FSBASE	0xc0000100		/* 64bit offset for fs: */
    676  1.12        ad #define MSR_GSBASE	0xc0000101		/* 64bit offset for gs: */
    677  1.12        ad #define MSR_KERNELGSBASE 0xc0000102		/* storage for swapgs ins */
    678  1.12        ad 
    679  1.28    cegger #define MSR_VMCR	0xc0010114	/* Virtual Machine Control Register */
    680  1.28    cegger #define 	VMCR_DPD	0x00000001	/* Debug port disable */
    681  1.28    cegger #define		VMCR_RINIT	0x00000002	/* intercept init */
    682  1.28    cegger #define		VMCR_DISA20	0x00000004	/* Disable A20 masking */
    683  1.28    cegger #define		VMCR_LOCK	0x00000008	/* SVM Lock */
    684  1.28    cegger #define		VMCR_SVMED	0x00000010	/* SVME Disable */
    685  1.28    cegger #define MSR_SVMLOCK	0xc0010118	/* SVM Lock key */
    686  1.28    cegger 
    687  1.12        ad /*
    688  1.12        ad  * These require a 'passcode' for access.  See cpufunc.h.
    689  1.12        ad  */
    690  1.13        ad #define	MSR_HWCR	0xc0010015
    691  1.24     chris #define		HWCR_TLBCACHEDIS	0x00000008
    692  1.13        ad #define		HWCR_FFDIS		0x00000040
    693  1.13        ad 
    694  1.12        ad #define	MSR_NB_CFG	0xc001001f
    695  1.48  jakllsch #define		NB_CFG_DISIOREQLOCK	0x0000000000000008ULL
    696  1.12        ad #define		NB_CFG_DISDATMSK	0x0000001000000000ULL
    697  1.36     rmind #define		NB_CFG_INITAPICCPUIDLO	(1ULL << 54)
    698  1.12        ad 
    699  1.12        ad #define	MSR_LS_CFG	0xc0011020
    700  1.12        ad #define		LS_CFG_DIS_LS2_SQUISH	0x02000000
    701  1.12        ad 
    702  1.12        ad #define	MSR_IC_CFG	0xc0011021
    703  1.12        ad #define		IC_CFG_DIS_SEQ_PREFETCH	0x00000800
    704  1.12        ad 
    705  1.12        ad #define	MSR_DC_CFG	0xc0011022
    706  1.49  jakllsch #define		DC_CFG_DIS_CNV_WC_SSO	0x00000008
    707  1.12        ad #define		DC_CFG_DIS_SMC_CHK_BUF	0x00000400
    708  1.24     chris #define		DC_CFG_ERRATA_261	0x01000000
    709  1.12        ad 
    710  1.12        ad #define	MSR_BU_CFG	0xc0011023
    711  1.24     chris #define		BU_CFG_ERRATA_298	0x0000000000000002ULL
    712  1.24     chris #define		BU_CFG_ERRATA_254	0x0000000000200000ULL
    713  1.24     chris #define		BU_CFG_ERRATA_309	0x0000000000800000ULL
    714  1.12        ad #define		BU_CFG_THRL2IDXCMPDIS	0x0000080000000000ULL
    715  1.12        ad #define		BU_CFG_WBPFSMCCHKDIS	0x0000200000000000ULL
    716  1.12        ad #define		BU_CFG_WBENHWSBDIS	0x0001000000000000ULL
    717  1.12        ad 
    718  1.57       chs #define MSR_DE_CFG	0xc0011029
    719  1.57       chs #define		DE_CFG_ERRATA_721	0x00000001
    720  1.57       chs 
    721  1.43    cegger /* AMD Family10h MSRs */
    722  1.43    cegger #define	MSR_OSVW_ID_LENGTH		0xc0010140
    723  1.43    cegger #define	MSR_OSVW_STATUS			0xc0010141
    724  1.54    cegger #define	MSR_UCODE_AMD_PATCHLEVEL	0x0000008b
    725  1.54    cegger #define	MSR_UCODE_AMD_PATCHLOADER	0xc0010020
    726  1.43    cegger 
    727  1.44    cegger /* X86 MSRs */
    728  1.44    cegger #define	MSR_RDTSCP_AUX			0xc0000103
    729  1.44    cegger 
    730  1.12        ad /*
    731   1.1      fvdl  * Constants related to MTRRs
    732   1.1      fvdl  */
    733   1.1      fvdl #define MTRR_N64K		8	/* numbers of fixed-size entries */
    734   1.1      fvdl #define MTRR_N16K		16
    735   1.1      fvdl #define MTRR_N4K		64
    736   1.1      fvdl 
    737   1.1      fvdl /*
    738   1.1      fvdl  * the following four 3-byte registers control the non-cacheable regions.
    739   1.1      fvdl  * These registers must be written as three separate bytes.
    740   1.1      fvdl  *
    741   1.1      fvdl  * NCRx+0: A31-A24 of starting address
    742   1.1      fvdl  * NCRx+1: A23-A16 of starting address
    743   1.1      fvdl  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    744   1.1      fvdl  *
    745   1.1      fvdl  * The non-cacheable region's starting address must be aligned to the
    746   1.1      fvdl  * size indicated by the NCR_SIZE_xx field.
    747   1.1      fvdl  */
    748   1.1      fvdl #define NCR1	0xc4
    749   1.1      fvdl #define NCR2	0xc7
    750   1.1      fvdl #define NCR3	0xca
    751   1.1      fvdl #define NCR4	0xcd
    752   1.1      fvdl 
    753   1.1      fvdl #define NCR_SIZE_0K	0
    754   1.1      fvdl #define NCR_SIZE_4K	1
    755   1.1      fvdl #define NCR_SIZE_8K	2
    756   1.1      fvdl #define NCR_SIZE_16K	3
    757   1.1      fvdl #define NCR_SIZE_32K	4
    758   1.1      fvdl #define NCR_SIZE_64K	5
    759   1.1      fvdl #define NCR_SIZE_128K	6
    760   1.1      fvdl #define NCR_SIZE_256K	7
    761   1.1      fvdl #define NCR_SIZE_512K	8
    762   1.1      fvdl #define NCR_SIZE_1M	9
    763   1.1      fvdl #define NCR_SIZE_2M	10
    764   1.1      fvdl #define NCR_SIZE_4M	11
    765   1.1      fvdl #define NCR_SIZE_8M	12
    766   1.1      fvdl #define NCR_SIZE_16M	13
    767   1.1      fvdl #define NCR_SIZE_32M	14
    768   1.1      fvdl #define NCR_SIZE_4G	15
    769   1.1      fvdl 
    770   1.1      fvdl /*
    771   1.1      fvdl  * Performance monitor events.
    772   1.1      fvdl  *
    773   1.1      fvdl  * Note that 586-class and 686-class CPUs have different performance
    774   1.1      fvdl  * monitors available, and they are accessed differently:
    775   1.1      fvdl  *
    776   1.1      fvdl  *	686-class: `rdpmc' instruction
    777   1.1      fvdl  *	586-class: `rdmsr' instruction, CESR MSR
    778   1.1      fvdl  *
    779   1.1      fvdl  * The descriptions of these events are too lenghy to include here.
    780   1.1      fvdl  * See Appendix A of "Intel Architecture Software Developer's
    781   1.1      fvdl  * Manual, Volume 3: System Programming" for more information.
    782   1.1      fvdl  */
    783   1.1      fvdl 
    784   1.1      fvdl /*
    785   1.1      fvdl  * 586-class CESR MSR format.  Lower 16 bits is CTR0, upper 16 bits
    786   1.1      fvdl  * is CTR1.
    787   1.1      fvdl  */
    788   1.1      fvdl 
    789   1.1      fvdl #define	PMC5_CESR_EVENT			0x003f
    790   1.1      fvdl #define	PMC5_CESR_OS			0x0040
    791   1.1      fvdl #define	PMC5_CESR_USR			0x0080
    792   1.1      fvdl #define	PMC5_CESR_E			0x0100
    793   1.1      fvdl #define	PMC5_CESR_P			0x0200
    794   1.1      fvdl 
    795   1.1      fvdl #define PMC5_DATA_READ			0x00
    796   1.1      fvdl #define PMC5_DATA_WRITE			0x01
    797   1.1      fvdl #define PMC5_DATA_TLB_MISS		0x02
    798   1.1      fvdl #define PMC5_DATA_READ_MISS		0x03
    799   1.1      fvdl #define PMC5_DATA_WRITE_MISS		0x04
    800   1.1      fvdl #define PMC5_WRITE_M_E			0x05
    801   1.1      fvdl #define PMC5_DATA_LINES_WBACK		0x06
    802   1.1      fvdl #define PMC5_DATA_CACHE_SNOOP		0x07
    803   1.1      fvdl #define PMC5_DATA_CACHE_SNOOP_HIT	0x08
    804   1.1      fvdl #define PMC5_MEM_ACCESS_BOTH_PIPES	0x09
    805   1.1      fvdl #define PMC5_BANK_CONFLICTS		0x0a
    806   1.1      fvdl #define PMC5_MISALIGNED_DATA		0x0b
    807   1.1      fvdl #define PMC5_INST_READ			0x0c
    808   1.1      fvdl #define PMC5_INST_TLB_MISS		0x0d
    809   1.1      fvdl #define PMC5_INST_CACHE_MISS		0x0e
    810   1.1      fvdl #define PMC5_SEGMENT_REG_LOAD		0x0f
    811   1.1      fvdl #define PMC5_BRANCHES		 	0x12
    812   1.1      fvdl #define PMC5_BTB_HITS		 	0x13
    813   1.1      fvdl #define PMC5_BRANCH_TAKEN		0x14
    814   1.1      fvdl #define PMC5_PIPELINE_FLUSH		0x15
    815   1.1      fvdl #define PMC5_INST_EXECUTED		0x16
    816   1.1      fvdl #define PMC5_INST_EXECUTED_V_PIPE	0x17
    817   1.1      fvdl #define PMC5_BUS_UTILIZATION		0x18
    818   1.1      fvdl #define PMC5_WRITE_BACKUP_STALL		0x19
    819   1.1      fvdl #define PMC5_DATA_READ_STALL		0x1a
    820   1.1      fvdl #define PMC5_WRITE_E_M_STALL		0x1b
    821   1.1      fvdl #define PMC5_LOCKED_BUS			0x1c
    822   1.1      fvdl #define PMC5_IO_CYCLE			0x1d
    823   1.1      fvdl #define PMC5_NONCACHE_MEM_READ		0x1e
    824   1.1      fvdl #define PMC5_AGI_STALL			0x1f
    825   1.1      fvdl #define PMC5_FLOPS			0x22
    826   1.1      fvdl #define PMC5_BP0_MATCH			0x23
    827   1.1      fvdl #define PMC5_BP1_MATCH			0x24
    828   1.1      fvdl #define PMC5_BP2_MATCH			0x25
    829   1.1      fvdl #define PMC5_BP3_MATCH			0x26
    830   1.1      fvdl #define PMC5_HARDWARE_INTR		0x27
    831   1.1      fvdl #define PMC5_DATA_RW			0x28
    832   1.1      fvdl #define PMC5_DATA_RW_MISS		0x29
    833   1.1      fvdl 
    834   1.1      fvdl /*
    835   1.1      fvdl  * 686-class Event Selector MSR format.
    836   1.1      fvdl  */
    837   1.1      fvdl 
    838   1.1      fvdl #define	PMC6_EVTSEL_EVENT		0x000000ff
    839   1.1      fvdl #define	PMC6_EVTSEL_UNIT		0x0000ff00
    840   1.1      fvdl #define	PMC6_EVTSEL_UNIT_SHIFT		8
    841   1.1      fvdl #define	PMC6_EVTSEL_USR			(1 << 16)
    842   1.1      fvdl #define	PMC6_EVTSEL_OS			(1 << 17)
    843   1.1      fvdl #define	PMC6_EVTSEL_E			(1 << 18)
    844   1.1      fvdl #define	PMC6_EVTSEL_PC			(1 << 19)
    845   1.1      fvdl #define	PMC6_EVTSEL_INT			(1 << 20)
    846   1.1      fvdl #define	PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
    847   1.1      fvdl #define	PMC6_EVTSEL_INV			(1 << 23)
    848   1.1      fvdl #define	PMC6_EVTSEL_COUNTER_MASK	0xff000000
    849   1.1      fvdl #define	PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
    850   1.1      fvdl 
    851   1.1      fvdl /* Data Cache Unit */
    852   1.1      fvdl #define	PMC6_DATA_MEM_REFS		0x43
    853   1.1      fvdl #define	PMC6_DCU_LINES_IN		0x45
    854   1.1      fvdl #define	PMC6_DCU_M_LINES_IN		0x46
    855   1.1      fvdl #define	PMC6_DCU_M_LINES_OUT		0x47
    856   1.1      fvdl #define	PMC6_DCU_MISS_OUTSTANDING	0x48
    857   1.1      fvdl 
    858   1.1      fvdl /* Instruction Fetch Unit */
    859   1.1      fvdl #define	PMC6_IFU_IFETCH			0x80
    860   1.1      fvdl #define	PMC6_IFU_IFETCH_MISS		0x81
    861   1.1      fvdl #define	PMC6_ITLB_MISS			0x85
    862   1.1      fvdl #define	PMC6_IFU_MEM_STALL		0x86
    863   1.1      fvdl #define	PMC6_ILD_STALL			0x87
    864   1.1      fvdl 
    865   1.1      fvdl /* L2 Cache */
    866   1.1      fvdl #define	PMC6_L2_IFETCH			0x28
    867   1.1      fvdl #define	PMC6_L2_LD			0x29
    868   1.1      fvdl #define	PMC6_L2_ST			0x2a
    869   1.1      fvdl #define	PMC6_L2_LINES_IN		0x24
    870   1.1      fvdl #define	PMC6_L2_LINES_OUT		0x26
    871   1.1      fvdl #define	PMC6_L2_M_LINES_INM		0x25
    872   1.1      fvdl #define	PMC6_L2_M_LINES_OUTM		0x27
    873   1.1      fvdl #define	PMC6_L2_RQSTS			0x2e
    874   1.1      fvdl #define	PMC6_L2_ADS			0x21
    875   1.1      fvdl #define	PMC6_L2_DBUS_BUSY		0x22
    876   1.1      fvdl #define	PMC6_L2_DBUS_BUSY_RD		0x23
    877   1.1      fvdl 
    878   1.1      fvdl /* External Bus Logic */
    879   1.1      fvdl #define	PMC6_BUS_DRDY_CLOCKS		0x62
    880   1.1      fvdl #define	PMC6_BUS_LOCK_CLOCKS		0x63
    881   1.1      fvdl #define	PMC6_BUS_REQ_OUTSTANDING	0x60
    882   1.1      fvdl #define	PMC6_BUS_TRAN_BRD		0x65
    883   1.1      fvdl #define	PMC6_BUS_TRAN_RFO		0x66
    884   1.1      fvdl #define	PMC6_BUS_TRANS_WB		0x67
    885   1.1      fvdl #define	PMC6_BUS_TRAN_IFETCH		0x68
    886   1.1      fvdl #define	PMC6_BUS_TRAN_INVAL		0x69
    887   1.1      fvdl #define	PMC6_BUS_TRAN_PWR		0x6a
    888   1.1      fvdl #define	PMC6_BUS_TRANS_P		0x6b
    889   1.1      fvdl #define	PMC6_BUS_TRANS_IO		0x6c
    890   1.1      fvdl #define	PMC6_BUS_TRAN_DEF		0x6d
    891   1.1      fvdl #define	PMC6_BUS_TRAN_BURST		0x6e
    892   1.1      fvdl #define	PMC6_BUS_TRAN_ANY		0x70
    893   1.1      fvdl #define	PMC6_BUS_TRAN_MEM		0x6f
    894   1.1      fvdl #define	PMC6_BUS_DATA_RCV		0x64
    895   1.1      fvdl #define	PMC6_BUS_BNR_DRV		0x61
    896   1.1      fvdl #define	PMC6_BUS_HIT_DRV		0x7a
    897   1.1      fvdl #define	PMC6_BUS_HITM_DRDV		0x7b
    898   1.1      fvdl #define	PMC6_BUS_SNOOP_STALL		0x7e
    899   1.1      fvdl 
    900   1.1      fvdl /* Floating Point Unit */
    901   1.1      fvdl #define	PMC6_FLOPS			0xc1
    902   1.1      fvdl #define	PMC6_FP_COMP_OPS_EXE		0x10
    903   1.1      fvdl #define	PMC6_FP_ASSIST			0x11
    904   1.1      fvdl #define	PMC6_MUL			0x12
    905   1.1      fvdl #define	PMC6_DIV			0x12
    906   1.1      fvdl #define	PMC6_CYCLES_DIV_BUSY		0x14
    907   1.1      fvdl 
    908   1.1      fvdl /* Memory Ordering */
    909   1.1      fvdl #define	PMC6_LD_BLOCKS			0x03
    910   1.1      fvdl #define	PMC6_SB_DRAINS			0x04
    911   1.1      fvdl #define	PMC6_MISALIGN_MEM_REF		0x05
    912   1.1      fvdl #define	PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
    913   1.1      fvdl #define	PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
    914   1.1      fvdl 
    915   1.1      fvdl /* Instruction Decoding and Retirement */
    916   1.1      fvdl #define	PMC6_INST_RETIRED		0xc0
    917   1.1      fvdl #define	PMC6_UOPS_RETIRED		0xc2
    918   1.1      fvdl #define	PMC6_INST_DECODED		0xd0
    919   1.1      fvdl #define	PMC6_EMON_KNI_INST_RETIRED	0xd8
    920   1.1      fvdl #define	PMC6_EMON_KNI_COMP_INST_RET	0xd9
    921   1.1      fvdl 
    922   1.1      fvdl /* Interrupts */
    923   1.1      fvdl #define	PMC6_HW_INT_RX			0xc8
    924   1.1      fvdl #define	PMC6_CYCLES_INT_MASKED		0xc6
    925   1.1      fvdl #define	PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
    926   1.1      fvdl 
    927   1.1      fvdl /* Branches */
    928   1.1      fvdl #define	PMC6_BR_INST_RETIRED		0xc4
    929   1.1      fvdl #define	PMC6_BR_MISS_PRED_RETIRED	0xc5
    930   1.1      fvdl #define	PMC6_BR_TAKEN_RETIRED		0xc9
    931   1.1      fvdl #define	PMC6_BR_MISS_PRED_TAKEN_RET	0xca
    932   1.1      fvdl #define	PMC6_BR_INST_DECODED		0xe0
    933   1.1      fvdl #define	PMC6_BTB_MISSES			0xe2
    934   1.1      fvdl #define	PMC6_BR_BOGUS			0xe4
    935   1.1      fvdl #define	PMC6_BACLEARS			0xe6
    936   1.1      fvdl 
    937   1.1      fvdl /* Stalls */
    938   1.1      fvdl #define	PMC6_RESOURCE_STALLS		0xa2
    939   1.1      fvdl #define	PMC6_PARTIAL_RAT_STALLS		0xd2
    940   1.1      fvdl 
    941   1.1      fvdl /* Segment Register Loads */
    942   1.1      fvdl #define	PMC6_SEGMENT_REG_LOADS		0x06
    943   1.1      fvdl 
    944   1.1      fvdl /* Clocks */
    945   1.1      fvdl #define	PMC6_CPU_CLK_UNHALTED		0x79
    946   1.1      fvdl 
    947   1.1      fvdl /* MMX Unit */
    948   1.1      fvdl #define	PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
    949   1.1      fvdl #define	PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
    950   1.1      fvdl #define	PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
    951   1.1      fvdl #define	PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
    952   1.1      fvdl #define	PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
    953   1.1      fvdl #define	PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
    954   1.1      fvdl #define	PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
    955   1.1      fvdl 
    956   1.1      fvdl /* Segment Register Renaming */
    957   1.1      fvdl #define	PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
    958   1.1      fvdl #define	PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
    959   1.1      fvdl #define	PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
    960   1.1      fvdl 
    961   1.1      fvdl /*
    962   1.1      fvdl  * AMD K7 Event Selector MSR format.
    963   1.1      fvdl  */
    964   1.1      fvdl 
    965   1.1      fvdl #define	K7_EVTSEL_EVENT			0x000000ff
    966   1.1      fvdl #define	K7_EVTSEL_UNIT			0x0000ff00
    967   1.1      fvdl #define	K7_EVTSEL_UNIT_SHIFT		8
    968   1.1      fvdl #define	K7_EVTSEL_USR			(1 << 16)
    969   1.1      fvdl #define	K7_EVTSEL_OS			(1 << 17)
    970   1.1      fvdl #define	K7_EVTSEL_E			(1 << 18)
    971   1.1      fvdl #define	K7_EVTSEL_PC			(1 << 19)
    972   1.1      fvdl #define	K7_EVTSEL_INT			(1 << 20)
    973   1.1      fvdl #define	K7_EVTSEL_EN			(1 << 22)
    974   1.1      fvdl #define	K7_EVTSEL_INV			(1 << 23)
    975   1.1      fvdl #define	K7_EVTSEL_COUNTER_MASK		0xff000000
    976   1.1      fvdl #define	K7_EVTSEL_COUNTER_MASK_SHIFT	24
    977   1.1      fvdl 
    978   1.1      fvdl /* Segment Register Loads */
    979   1.1      fvdl #define	K7_SEGMENT_REG_LOADS		0x20
    980   1.1      fvdl 
    981   1.1      fvdl #define	K7_STORES_TO_ACTIVE_INST_STREAM	0x21
    982   1.1      fvdl 
    983   1.1      fvdl /* Data Cache Unit */
    984   1.1      fvdl #define	K7_DATA_CACHE_ACCESS		0x40
    985   1.1      fvdl #define	K7_DATA_CACHE_MISS		0x41
    986   1.1      fvdl #define	K7_DATA_CACHE_REFILL		0x42
    987   1.1      fvdl #define	K7_DATA_CACHE_REFILL_SYSTEM	0x43
    988   1.1      fvdl #define	K7_DATA_CACHE_WBACK		0x44
    989   1.1      fvdl #define	K7_L2_DTLB_HIT			0x45
    990   1.1      fvdl #define	K7_L2_DTLB_MISS			0x46
    991   1.1      fvdl #define	K7_MISALIGNED_DATA_REF		0x47
    992   1.1      fvdl #define	K7_SYSTEM_REQUEST		0x64
    993   1.1      fvdl #define	K7_SYSTEM_REQUEST_TYPE		0x65
    994   1.1      fvdl 
    995   1.1      fvdl #define	K7_SNOOP_HIT			0x73
    996   1.1      fvdl #define	K7_SINGLE_BIT_ECC_ERROR		0x74
    997   1.1      fvdl #define	K7_CACHE_LINE_INVAL		0x75
    998   1.1      fvdl #define	K7_CYCLES_PROCESSOR_IS_RUNNING	0x76
    999   1.1      fvdl #define	K7_L2_REQUEST			0x79
   1000   1.1      fvdl #define	K7_L2_REQUEST_BUSY		0x7a
   1001   1.1      fvdl 
   1002   1.1      fvdl /* Instruction Fetch Unit */
   1003   1.1      fvdl #define	K7_IFU_IFETCH			0x80
   1004   1.1      fvdl #define	K7_IFU_IFETCH_MISS		0x81
   1005   1.1      fvdl #define	K7_IFU_REFILL_FROM_L2		0x82
   1006   1.1      fvdl #define	K7_IFU_REFILL_FROM_SYSTEM	0x83
   1007   1.1      fvdl #define	K7_ITLB_L1_MISS			0x84
   1008   1.1      fvdl #define	K7_ITLB_L2_MISS			0x85
   1009   1.1      fvdl #define	K7_SNOOP_RESYNC			0x86
   1010   1.1      fvdl #define	K7_IFU_STALL			0x87
   1011   1.1      fvdl 
   1012   1.1      fvdl #define	K7_RETURN_STACK_HITS		0x88
   1013   1.1      fvdl #define	K7_RETURN_STACK_OVERFLOW	0x89
   1014   1.1      fvdl 
   1015   1.1      fvdl /* Retired */
   1016   1.1      fvdl #define	K7_RETIRED_INST			0xc0
   1017   1.1      fvdl #define	K7_RETIRED_OPS			0xc1
   1018   1.1      fvdl #define	K7_RETIRED_BRANCHES		0xc2
   1019   1.1      fvdl #define	K7_RETIRED_BRANCH_MISPREDICTED	0xc3
   1020   1.1      fvdl #define	K7_RETIRED_TAKEN_BRANCH		0xc4
   1021   1.1      fvdl #define	K7_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xc5
   1022   1.1      fvdl #define	K7_RETIRED_FAR_CONTROL_TRANSFER	0xc6
   1023   1.1      fvdl #define	K7_RETIRED_RESYNC_BRANCH	0xc7
   1024   1.1      fvdl #define	K7_RETIRED_NEAR_RETURNS		0xc8
   1025   1.1      fvdl #define	K7_RETIRED_NEAR_RETURNS_MISPREDICTED	0xc9
   1026   1.1      fvdl #define	K7_RETIRED_INDIRECT_MISPREDICTED	0xca
   1027   1.1      fvdl 
   1028   1.1      fvdl /* Interrupts */
   1029   1.1      fvdl #define	K7_CYCLES_INT_MASKED		0xcd
   1030   1.1      fvdl #define	K7_CYCLES_INT_PENDING_AND_MASKED	0xce
   1031   1.1      fvdl #define	K7_HW_INTR_RECV			0xcf
   1032   1.1      fvdl 
   1033   1.1      fvdl #define	K7_INSTRUCTION_DECODER_EMPTY	0xd0
   1034   1.1      fvdl #define	K7_DISPATCH_STALLS		0xd1
   1035   1.1      fvdl #define	K7_BRANCH_ABORTS_TO_RETIRE	0xd2
   1036   1.1      fvdl #define	K7_SERIALIZE			0xd3
   1037   1.1      fvdl #define	K7_SEGMENT_LOAD_STALL		0xd4
   1038   1.1      fvdl #define	K7_ICU_FULL			0xd5
   1039   1.1      fvdl #define	K7_RESERVATION_STATIONS_FULL	0xd6
   1040   1.1      fvdl #define	K7_FPU_FULL			0xd7
   1041   1.1      fvdl #define	K7_LS_FULL			0xd8
   1042   1.1      fvdl #define	K7_ALL_QUIET_STALL		0xd9
   1043   1.1      fvdl #define	K7_FAR_TRANSFER_OR_RESYNC_BRANCH_PENDING	0xda
   1044   1.1      fvdl 
   1045   1.1      fvdl #define	K7_BP0_MATCH			0xdc
   1046   1.1      fvdl #define	K7_BP1_MATCH			0xdd
   1047   1.1      fvdl #define	K7_BP2_MATCH			0xde
   1048   1.1      fvdl #define	K7_BP3_MATCH			0xdf
   1049