Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.78.4.4.2.1
      1  1.78.4.4.2.1     skrll /*	$NetBSD: specialreg.h,v 1.78.4.4.2.1 2017/01/18 08:46:26 skrll Exp $	*/
      2           1.1      fvdl 
      3           1.1      fvdl /*-
      4           1.1      fvdl  * Copyright (c) 1991 The Regents of the University of California.
      5           1.1      fvdl  * All rights reserved.
      6           1.1      fvdl  *
      7           1.1      fvdl  * Redistribution and use in source and binary forms, with or without
      8           1.1      fvdl  * modification, are permitted provided that the following conditions
      9           1.1      fvdl  * are met:
     10           1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     11           1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     12           1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     13           1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     14           1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     15           1.3       agc  * 3. Neither the name of the University nor the names of its contributors
     16           1.1      fvdl  *    may be used to endorse or promote products derived from this software
     17           1.1      fvdl  *    without specific prior written permission.
     18           1.1      fvdl  *
     19           1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20           1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21           1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22           1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23           1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24           1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25           1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26           1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27           1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28           1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29           1.1      fvdl  * SUCH DAMAGE.
     30           1.1      fvdl  *
     31           1.1      fvdl  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     32           1.1      fvdl  */
     33           1.1      fvdl 
     34           1.1      fvdl /*
     35           1.1      fvdl  * Bits in 386 special registers:
     36           1.1      fvdl  */
     37           1.1      fvdl #define	CR0_PE	0x00000001	/* Protected mode Enable */
     38           1.1      fvdl #define	CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     39           1.1      fvdl #define	CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     40           1.1      fvdl #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     41           1.1      fvdl #define	CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     42           1.1      fvdl #define	CR0_PG	0x80000000	/* PaGing enable */
     43           1.1      fvdl 
     44           1.1      fvdl /*
     45           1.1      fvdl  * Bits in 486 special registers:
     46           1.1      fvdl  */
     47           1.1      fvdl #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     48           1.1      fvdl #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     49           1.1      fvdl #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     50           1.1      fvdl #define	CR0_NW	0x20000000	/* Not Write-through */
     51           1.1      fvdl #define	CR0_CD	0x40000000	/* Cache Disable */
     52           1.1      fvdl 
     53           1.1      fvdl /*
     54           1.1      fvdl  * Cyrix 486 DLC special registers, accessible as IO ports.
     55           1.1      fvdl  */
     56           1.1      fvdl #define CCR0	0xc0		/* configuration control register 0 */
     57           1.1      fvdl #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     58           1.1      fvdl #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     59           1.1      fvdl #define CCR0_A20M	0x04	/* enables A20M# input pin */
     60           1.1      fvdl #define CCR0_KEN	0x08	/* enables KEN# input pin */
     61           1.1      fvdl #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     62           1.1      fvdl #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     63           1.1      fvdl #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     64           1.1      fvdl #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     65           1.1      fvdl 
     66           1.1      fvdl #define CCR1	0xc1		/* configuration control register 1 */
     67           1.1      fvdl #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     68           1.1      fvdl /* the remaining 7 bits of this register are reserved */
     69           1.1      fvdl 
     70           1.1      fvdl /*
     71          1.59       jym  * bits in the %cr4 control register:
     72           1.1      fvdl  */
     73          1.59       jym #define CR4_VME		0x00000001 /* virtual 8086 mode extension enable */
     74          1.59       jym #define CR4_PVI		0x00000002 /* protected mode virtual interrupt enable */
     75          1.59       jym #define CR4_TSD		0x00000004 /* restrict RDTSC instruction to cpl 0 */
     76          1.59       jym #define CR4_DE		0x00000008 /* debugging extension */
     77          1.59       jym #define CR4_PSE		0x00000010 /* large (4MB) page size enable */
     78          1.59       jym #define CR4_PAE		0x00000020 /* physical address extension enable */
     79          1.59       jym #define CR4_MCE		0x00000040 /* machine check enable */
     80          1.59       jym #define CR4_PGE		0x00000080 /* page global enable */
     81          1.59       jym #define CR4_PCE		0x00000100 /* enable RDPMC instruction for all cpls */
     82          1.59       jym #define CR4_OSFXSR	0x00000200 /* enable fxsave/fxrestor and SSE */
     83          1.59       jym #define CR4_OSXMMEXCPT	0x00000400 /* enable unmasked SSE exceptions */
     84          1.59       jym #define CR4_VMXE	0x00002000 /* enable VMX operations */
     85          1.59       jym #define CR4_SMXE	0x00004000 /* enable SMX operations */
     86          1.59       jym #define CR4_FSGSBASE	0x00010000 /* enable *FSBASE and *GSBASE instructions */
     87          1.59       jym #define CR4_PCIDE	0x00020000 /* enable Process Context IDentifiers */
     88          1.59       jym #define CR4_OSXSAVE	0x00040000 /* enable xsave and xrestore */
     89          1.59       jym #define CR4_SMEP	0x00100000 /* enable SMEP support */
     90      1.78.4.1    martin #define CR4_SMAP	0x00200000 /* enable SMAP support */
     91           1.1      fvdl 
     92          1.75   msaitoh /*
     93          1.75   msaitoh  * Extended Control Register XCR0
     94          1.75   msaitoh  */
     95          1.75   msaitoh #define	XCR0_X87	0x00000001	/* x87 FPU/MMX state */
     96          1.75   msaitoh #define	XCR0_SSE	0x00000002	/* SSE state */
     97          1.78       dsl #define	XCR0_YMM_Hi128	0x00000004	/* AVX-256 (ymmn registers) */
     98          1.78       dsl #define	XCR0_BNDREGS	0x00000008	/* Memory protection ext bounds */
     99          1.78       dsl #define	XCR0_BNDCSR	0x00000010	/* Memory protection ext state */
    100          1.78       dsl #define	XCR0_Opmask	0x00000020	/* AVX-512 Opmask */
    101          1.78       dsl #define	XCR0_ZMM_Hi256	0x00000040	/* AVX-512 upper 256 bits low regs */
    102          1.78       dsl #define	XCR0_Hi16_ZMM	0x00000080	/* AVX-512 512 bits upper registers */
    103          1.78       dsl 
    104          1.78       dsl /*
    105          1.78       dsl  * Known fpu bits - only these get enabled
    106          1.78       dsl  * I think the XCR0_BNDREGS and XCR0_BNDCSR would need saving on
    107          1.78       dsl  * every context switch.
    108          1.78       dsl  * The save are is sized for all the fields below (max 2680 bytes).
    109          1.78       dsl  */
    110          1.78       dsl #define XCR0_FPU	(XCR0_X87 | XCR0_SSE | XCR0_YMM_Hi128 | \
    111          1.78       dsl 			XCR0_Opmask | XCR0_ZMM_Hi256 | XCR0_Hi16_ZMM)
    112          1.78       dsl 
    113          1.78       dsl #define XCR0_BND	(XCR0_BNDREGS | XCR0_BNDCSR)
    114          1.75   msaitoh 
    115          1.75   msaitoh #define XCR0_FLAGS1	"\20" \
    116          1.78       dsl 	"\1" "x87"	"\2" "SSE"	"\3" "AVX" \
    117          1.78       dsl 	"\4" "BNDREGS"	"\5" "BNDCSR" \
    118          1.78       dsl 	"\6" "Opmask"	"\7" "ZMM_Hi256" "\10" "Hi16_ZMM"
    119          1.75   msaitoh 
    120           1.1      fvdl 
    121           1.1      fvdl /*
    122          1.40       jym  * CPUID "features" bits
    123           1.1      fvdl  */
    124           1.1      fvdl 
    125          1.40       jym /* Fn00000001 %edx features */
    126           1.1      fvdl #define	CPUID_FPU	0x00000001	/* processor has an FPU? */
    127           1.1      fvdl #define	CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
    128           1.1      fvdl #define	CPUID_DE	0x00000004	/* has debugging extension */
    129          1.71   msaitoh #define	CPUID_PSE	0x00000008	/* has 4MB page size extension */
    130           1.1      fvdl #define	CPUID_TSC	0x00000010	/* has time stamp counter */
    131           1.1      fvdl #define	CPUID_MSR	0x00000020	/* has mode specific registers */
    132           1.1      fvdl #define	CPUID_PAE	0x00000040	/* has phys address extension */
    133           1.1      fvdl #define	CPUID_MCE	0x00000080	/* has machine check exception */
    134           1.1      fvdl #define	CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    135           1.1      fvdl #define	CPUID_APIC	0x00000200	/* has enabled APIC */
    136           1.1      fvdl #define	CPUID_B10	0x00000400	/* reserved, MTRR */
    137           1.1      fvdl #define	CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    138           1.1      fvdl #define	CPUID_MTRR	0x00001000	/* has memory type range register */
    139           1.1      fvdl #define	CPUID_PGE	0x00002000	/* has page global extension */
    140           1.1      fvdl #define	CPUID_MCA	0x00004000	/* has machine check architecture */
    141           1.1      fvdl #define	CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    142           1.1      fvdl #define	CPUID_PAT	0x00010000	/* Page Attribute Table */
    143           1.1      fvdl #define	CPUID_PSE36	0x00020000	/* 36-bit PSE */
    144           1.1      fvdl #define	CPUID_PN	0x00040000	/* processor serial number */
    145           1.1      fvdl #define	CPUID_CFLUSH	0x00080000	/* CFLUSH insn supported */
    146           1.1      fvdl #define	CPUID_B20	0x00100000	/* reserved */
    147           1.1      fvdl #define	CPUID_DS	0x00200000	/* Debug Store */
    148           1.1      fvdl #define	CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    149           1.1      fvdl #define	CPUID_MMX	0x00800000	/* MMX supported */
    150           1.1      fvdl #define	CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    151           1.1      fvdl #define	CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    152           1.1      fvdl #define	CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    153           1.1      fvdl #define	CPUID_SS	0x08000000	/* self-snoop */
    154           1.1      fvdl #define	CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    155           1.1      fvdl #define	CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    156           1.1      fvdl #define	CPUID_IA64	0x40000000	/* IA-64 architecture */
    157           1.1      fvdl #define	CPUID_SBF	0x80000000	/* signal break on FERR */
    158           1.1      fvdl 
    159          1.61       dsl #define CPUID_FLAGS1	"\20" \
    160          1.61       dsl 	"\1" "FPU"	"\2" "VME"	"\3" "DE"	"\4" "PSE" \
    161          1.61       dsl 	"\5" "TSC"	"\6" "MSR"	"\7" "PAE"	"\10" "MCE" \
    162          1.61       dsl 	"\11" "CX8"	"\12" "APIC"	"\13" "B10"	"\14" "SEP" \
    163          1.61       dsl 	"\15" "MTRR"	"\16" "PGE"	"\17" "MCA"	"\20" "CMOV" \
    164          1.61       dsl 	"\21" "PAT"	"\22" "PSE36"	"\23" "PN"	"\24" "CFLUSH" \
    165          1.61       dsl 	"\25" "B20"	"\26" "DS"	"\27" "ACPI"	"\30" "MMX" \
    166          1.61       dsl 	"\31" "FXSR"	"\32" "SSE"	"\33" "SSE2"	"\34" "SS" \
    167          1.61       dsl 	"\35" "HTT"	"\36" "TM"	"\37" "IA64"	"\40" "SBF"
    168           1.1      fvdl 
    169          1.70   msaitoh /* Blacklists of CPUID flags - used to mask certain features */
    170          1.70   msaitoh #ifdef XEN
    171          1.70   msaitoh /* Not on Xen */
    172          1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
    173          1.70   msaitoh #else
    174          1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 0
    175          1.70   msaitoh #endif /* XEN */
    176          1.70   msaitoh 
    177          1.70   msaitoh /*
    178          1.70   msaitoh  * CPUID "features" bits in Fn00000001 %ecx
    179          1.70   msaitoh  */
    180          1.70   msaitoh 
    181          1.70   msaitoh #define	CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    182          1.70   msaitoh #define	CPUID2_PCLMUL	0x00000002	/* PCLMULQDQ instructions */
    183          1.70   msaitoh #define	CPUID2_DTES64	0x00000004	/* 64-bit Debug Trace */
    184          1.70   msaitoh #define	CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    185          1.70   msaitoh #define	CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    186          1.70   msaitoh #define	CPUID2_VMX	0x00000020	/* Virtual Machine Extensions */
    187          1.70   msaitoh #define	CPUID2_SMX	0x00000040	/* Safer Mode Extensions */
    188          1.70   msaitoh #define	CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    189          1.70   msaitoh #define	CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    190          1.70   msaitoh #define CPUID2_SSSE3	0x00000200	/* Supplemental SSE3 */
    191          1.70   msaitoh #define	CPUID2_CID	0x00000400	/* Context ID */
    192      1.78.4.3       snj #define	CPUID2_SDBG	0x00000800	/* Silicon Debug */
    193          1.70   msaitoh #define	CPUID2_FMA	0x00001000	/* has Fused Multiply Add */
    194          1.70   msaitoh #define	CPUID2_CX16	0x00002000	/* has CMPXCHG16B instruction */
    195          1.70   msaitoh #define	CPUID2_xTPR	0x00004000	/* Task Priority Messages disabled? */
    196          1.70   msaitoh #define	CPUID2_PDCM	0x00008000	/* Perf/Debug Capability MSR */
    197          1.70   msaitoh /* bit 16 unused	0x00010000 */
    198          1.70   msaitoh #define	CPUID2_PCID	0x00020000	/* Process Context ID */
    199          1.70   msaitoh #define	CPUID2_DCA	0x00040000	/* Direct Cache Access */
    200          1.70   msaitoh #define	CPUID2_SSE41	0x00080000	/* Streaming SIMD Extensions 4.1 */
    201          1.70   msaitoh #define	CPUID2_SSE42	0x00100000	/* Streaming SIMD Extensions 4.2 */
    202          1.70   msaitoh #define	CPUID2_X2APIC	0x00200000	/* xAPIC Extensions */
    203          1.70   msaitoh #define	CPUID2_MOVBE	0x00400000	/* MOVBE (move after byteswap) */
    204          1.70   msaitoh #define	CPUID2_POPCNT	0x00800000	/* popcount instruction available */
    205          1.70   msaitoh #define	CPUID2_DEADLINE	0x01000000	/* APIC Timer supports TSC Deadline */
    206          1.70   msaitoh #define	CPUID2_AES	0x02000000	/* AES instructions */
    207          1.70   msaitoh #define	CPUID2_XSAVE	0x04000000	/* XSAVE instructions */
    208          1.70   msaitoh #define	CPUID2_OSXSAVE	0x08000000	/* XGETBV/XSETBV instructions */
    209          1.70   msaitoh #define	CPUID2_AVX	0x10000000	/* AVX instructions */
    210          1.70   msaitoh #define	CPUID2_F16C	0x20000000	/* half precision conversion */
    211          1.70   msaitoh #define	CPUID2_RDRAND	0x40000000	/* RDRAND (hardware random number) */
    212          1.70   msaitoh #define	CPUID2_RAZ	0x80000000	/* RAZ. Indicates guest state. */
    213          1.70   msaitoh 
    214          1.70   msaitoh #define CPUID2_FLAGS1	"\20" \
    215          1.70   msaitoh 	"\1" "SSE3"	"\2" "PCLMULQDQ" "\3" "DTES64"	"\4" "MONITOR" \
    216          1.70   msaitoh 	"\5" "DS-CPL"	"\6" "VMX"	"\7" "SMX"	"\10" "EST" \
    217      1.78.4.3       snj 	"\11" "TM2"	"\12" "SSSE3"	"\13" "CID"	"\14" "SDBG" \
    218          1.70   msaitoh 	"\15" "FMA"	"\16" "CX16"	"\17" "xTPR"	"\20" "PDCM" \
    219          1.70   msaitoh 	"\21" "B16"	"\22" "PCID"	"\23" "DCA"	"\24" "SSE41" \
    220          1.70   msaitoh 	"\25" "SSE42"	"\26" "X2APIC"	"\27" "MOVBE"	"\30" "POPCNT" \
    221          1.70   msaitoh 	"\31" "DEADLINE" "\32" "AES"	"\33" "XSAVE"	"\34" "OSXSAVE" \
    222          1.70   msaitoh 	"\35" "AVX"	"\36" "F16C"	"\37" "RDRAND"	"\40" "RAZ"
    223          1.70   msaitoh 
    224          1.72   msaitoh /* CPUID Fn00000001 %eax */
    225          1.72   msaitoh 
    226          1.72   msaitoh #define CPUID_TO_BASEFAMILY(cpuid)	(((cpuid) >> 8) & 0xf)
    227          1.72   msaitoh #define CPUID_TO_BASEMODEL(cpuid)	(((cpuid) >> 4) & 0xf)
    228          1.72   msaitoh #define CPUID_TO_STEPPING(cpuid)	((cpuid) & 0xf)
    229          1.70   msaitoh 
    230          1.70   msaitoh /*
    231          1.72   msaitoh  * The Extended family bits should only be inspected when CPUID_TO_BASEFAMILY()
    232          1.70   msaitoh  * returns 15. They are use to encode family value 16 to 270 (add 15).
    233          1.72   msaitoh  * The Extended model bits are the high 4 bits of the model.
    234          1.70   msaitoh  * They are only valid for family >= 15 or family 6 (intel, but all amd
    235          1.70   msaitoh  * family 6 are documented to return zero bits for them).
    236          1.70   msaitoh  */
    237          1.72   msaitoh #define CPUID_TO_EXTFAMILY(cpuid)	(((cpuid) >> 20) & 0xff)
    238          1.72   msaitoh #define CPUID_TO_EXTMODEL(cpuid)	(((cpuid) >> 16) & 0xf)
    239          1.72   msaitoh 
    240          1.72   msaitoh /* The macros for the Display Family and the Display Model */
    241          1.72   msaitoh #define CPUID_TO_FAMILY(cpuid)	(CPUID_TO_BASEFAMILY(cpuid)	\
    242          1.72   msaitoh 	    + ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    243          1.72   msaitoh 		? 0 : CPUID_TO_EXTFAMILY(cpuid)))
    244          1.72   msaitoh #define CPUID_TO_MODEL(cpuid)	(CPUID_TO_BASEMODEL(cpuid)	\
    245          1.72   msaitoh 	    | ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    246          1.72   msaitoh 		&& (CPUID_TO_BASEFAMILY(cpuid) != 0x06)		\
    247          1.72   msaitoh 		? 0 : (CPUID_TO_EXTMODEL(cpuid) << 4)))
    248          1.70   msaitoh 
    249          1.47    jruoho /*
    250          1.71   msaitoh  * Intel Deterministic Cache Parameter Leaf
    251          1.71   msaitoh  * Fn0000_0004
    252          1.71   msaitoh  */
    253          1.71   msaitoh 
    254          1.71   msaitoh /* %eax */
    255          1.71   msaitoh #define CPUID_DCP_CACHETYPE	__BITS(4, 0)	/* Cache type */
    256          1.71   msaitoh #define CPUID_DCP_CACHETYPE_N	0		/*   NULL */
    257          1.71   msaitoh #define CPUID_DCP_CACHETYPE_D	1		/*   Data cache */
    258          1.71   msaitoh #define CPUID_DCP_CACHETYPE_I	2		/*   Instruction cache */
    259          1.71   msaitoh #define CPUID_DCP_CACHETYPE_U	3		/*   Unified cache */
    260          1.71   msaitoh #define CPUID_DCP_CACHELEVEL	__BITS(7, 5)	/* Cache level (start at 1) */
    261          1.71   msaitoh #define CPUID_DCP_SELFINITCL	__BIT(8)	/* Self initializing cachelvl*/
    262          1.71   msaitoh #define CPUID_DCP_FULLASSOC	__BIT(9)	/* Full associative */
    263          1.71   msaitoh #define CPUID_DCP_SHAREING	__BITS(25, 14)	/* shareing */
    264          1.71   msaitoh #define CPUID_DCP_CORE_P_PKG	__BITS(31, 26)	/* Cores/package */
    265          1.71   msaitoh 
    266          1.71   msaitoh /* %ebx */
    267          1.71   msaitoh #define CPUID_DCP_LINESIZE	__BITS(11, 0)	/* System coherency linesize */
    268          1.71   msaitoh #define CPUID_DCP_PARTITIONS	__BITS(21, 12)	/* Physical line partitions */
    269          1.71   msaitoh #define CPUID_DCP_WAYS		__BITS(31, 22)	/* Ways of associativity */
    270          1.71   msaitoh 
    271          1.71   msaitoh /* Number of sets: %ecx */
    272          1.71   msaitoh 
    273          1.71   msaitoh /* %edx */
    274          1.71   msaitoh #define CPUID_DCP_INVALIDATE	__BIT(0)	/* WB invalidate/invalidate */
    275          1.71   msaitoh #define CPUID_DCP_INCLUSIVE	__BIT(1)	/* Cache inclusiveness */
    276          1.71   msaitoh #define CPUID_DCP_COMPLEX	__BIT(2)	/* Complex cache indexing */
    277          1.71   msaitoh 
    278          1.71   msaitoh /*
    279          1.47    jruoho  * Intel Digital Thermal Sensor and
    280          1.47    jruoho  * Power Management, Fn0000_0006 - %eax.
    281          1.47    jruoho  */
    282      1.78.4.4    martin #define CPUID_DSPM_DTS	__BIT(0)	/* Digital Thermal Sensor */
    283      1.78.4.4    martin #define CPUID_DSPM_IDA	__BIT(1)	/* Intel Dynamic Acceleration */
    284      1.78.4.4    martin #define CPUID_DSPM_ARAT	__BIT(2)	/* Always Running APIC Timer */
    285      1.78.4.4    martin #define CPUID_DSPM_PLN	__BIT(4)	/* Power Limit Notification */
    286      1.78.4.4    martin #define CPUID_DSPM_ECMD	__BIT(5)	/* Clock Modulation Extension */
    287      1.78.4.4    martin #define CPUID_DSPM_PTM	__BIT(6)	/* Package Level Thermal Management */
    288      1.78.4.4    martin #define CPUID_DSPM_HWP	__BIT(7)	/* HWP */
    289      1.78.4.4    martin #define CPUID_DSPM_HWP_NOTIFY __BIT(8)	/* HWP Notification */
    290      1.78.4.4    martin #define CPUID_DSPM_HWP_ACTWIN  __BIT(9)	/* HWP Activity Window */
    291      1.78.4.4    martin #define CPUID_DSPM_HWP_EPP __BIT(10)	/* HWP Energy Performance Preference */
    292      1.78.4.4    martin #define CPUID_DSPM_HWP_PLR __BIT(11)	/* HWP Package Level Request */
    293      1.78.4.4    martin #define CPUID_DSPM_HDC	__BIT(13)	/* HDC */
    294          1.47    jruoho 
    295          1.61       dsl #define CPUID_DSPM_FLAGS	"\20" \
    296      1.78.4.4    martin 	"\1" "DTS"	"\2" "IDA"	"\3" "ARAT" 			\
    297      1.78.4.4    martin 	"\5" "PLN"	"\6" "ECMD"	"\7" "PTM"	"\10" "HWP"	\
    298      1.78.4.4    martin 	"\11" "HWP_NOTIFY" "\12" "HWP_ACTWIN" "\13" "HWP_EPP" "\14" "HWP_PLR" \
    299      1.78.4.4    martin 			"\16" "HDC"
    300          1.47    jruoho 
    301          1.47    jruoho /*
    302          1.47    jruoho  * Intel Digital Thermal Sensor and
    303          1.47    jruoho  * Power Management, Fn0000_0006 - %ecx.
    304          1.47    jruoho  */
    305          1.47    jruoho #define CPUID_DSPM_HWF	0x00000001	/* MSR_APERF/MSR_MPERF available */
    306          1.77   msaitoh #define CPUID_DSPM_EPB	0x00000008	/* Energy Performance Bias */
    307          1.47    jruoho 
    308          1.77   msaitoh #define CPUID_DSPM_FLAGS1	"\20" "\1" "HWF" "\4" "EPB"
    309          1.47    jruoho 
    310          1.63      yamt /*
    311      1.78.4.3       snj  * Intel Structured Extended Feature leaf Fn0000_0007
    312      1.78.4.3       snj  * %eax == 0: Subleaf 0
    313      1.78.4.3       snj  *	%eax: The Maximun input value for supported subleaf.
    314      1.78.4.3       snj  *	%ebx: Feature bits.
    315      1.78.4.3       snj  *	%ecx: Feature bits.
    316          1.63      yamt  */
    317      1.78.4.3       snj 
    318      1.78.4.3       snj /* %ebx */
    319          1.63      yamt #define CPUID_SEF_FSGSBASE	__BIT(0)
    320          1.65   msaitoh #define CPUID_SEF_TSC_ADJUST	__BIT(1)
    321  1.78.4.4.2.1     skrll #define CPUID_SEF_SGX		__BIT(2)
    322          1.63      yamt #define CPUID_SEF_BMI1		__BIT(3)
    323          1.63      yamt #define CPUID_SEF_HLE		__BIT(4)
    324          1.63      yamt #define CPUID_SEF_AVX2		__BIT(5)
    325      1.78.4.4    martin #define CPUID_SEF_FDPEXONLY	__BIT(6)
    326          1.63      yamt #define CPUID_SEF_SMEP		__BIT(7)
    327          1.63      yamt #define CPUID_SEF_BMI2		__BIT(8)
    328          1.63      yamt #define CPUID_SEF_ERMS		__BIT(9)
    329          1.63      yamt #define CPUID_SEF_INVPCID	__BIT(10)
    330          1.63      yamt #define CPUID_SEF_RTM		__BIT(11)
    331          1.65   msaitoh #define CPUID_SEF_QM		__BIT(12)
    332          1.65   msaitoh #define CPUID_SEF_FPUCSDS	__BIT(13)
    333          1.67  drochner #define CPUID_SEF_MPX		__BIT(14)
    334      1.78.4.1    martin #define CPUID_SEF_PQE		__BIT(15)
    335          1.67  drochner #define CPUID_SEF_AVX512F	__BIT(16)
    336  1.78.4.4.2.1     skrll #define CPUID_SEF_AVX512DQ	__BIT(17)
    337          1.63      yamt #define CPUID_SEF_RDSEED	__BIT(18)
    338          1.63      yamt #define CPUID_SEF_ADX		__BIT(19)
    339          1.63      yamt #define CPUID_SEF_SMAP		__BIT(20)
    340      1.78.4.4    martin #define CPUID_SEF_CLFLUSHOPT	__BIT(23)
    341          1.67  drochner #define CPUID_SEF_PT		__BIT(25)
    342          1.67  drochner #define CPUID_SEF_AVX512PF	__BIT(26)
    343          1.67  drochner #define CPUID_SEF_AVX512ER	__BIT(27)
    344          1.67  drochner #define CPUID_SEF_AVX512CD	__BIT(28)
    345          1.67  drochner #define CPUID_SEF_SHA		__BIT(29)
    346  1.78.4.4.2.1     skrll #define CPUID_SEF_AVX512BW	__BIT(30)
    347  1.78.4.4.2.1     skrll #define CPUID_SEF_AVX512VL	__BIT(31)
    348          1.63      yamt 
    349          1.63      yamt #define CPUID_SEF_FLAGS	"\20" \
    350  1.78.4.4.2.1     skrll 	"\1" "FSGSBASE"	"\2" "TSCADJUST" "\3" "SGX"	"\4" "BMI1"	\
    351      1.78.4.4    martin 	"\5" "HLE"	"\6" "AVX2"	"\7" "FDPEXONLY" "\10" "SMEP"	\
    352          1.66   msaitoh 	"\11" "BMI2"	"\12" "ERMS"	"\13" "INVPCID"	"\14" "RTM"	\
    353      1.78.4.1    martin 	"\15" "QM"	"\16" "FPUCSDS"	"\17" "MPX"    	"\20" "PQE"	\
    354  1.78.4.4.2.1     skrll 	"\21" "AVX512F"	"\22" "AVX512DQ" "\23" "RDSEED"	"\24" "ADX"	\
    355  1.78.4.4.2.1     skrll 	"\25" "SMAP"					"\30" "CLFLUSHOPT" \
    356  1.78.4.4.2.1     skrll 			"\32" "PT"	"\33" "AVX512PF" "\34" "AVX512ER" \
    357  1.78.4.4.2.1     skrll 	"\35" "AVX512CD""\36" "SHA"	"\37" "AVX512BW" "\40" "AVX512VL"
    358          1.63      yamt 
    359      1.78.4.3       snj /* %ecx */
    360      1.78.4.3       snj #define CPUID_SEF_PREFETCHWT1	__BIT(0)
    361  1.78.4.4.2.1     skrll #define CPUID_SEF_UMIP		__BIT(2)
    362      1.78.4.3       snj #define CPUID_SEF_PKU		__BIT(3)
    363      1.78.4.3       snj #define CPUID_SEF_OSPKE		__BIT(4)
    364  1.78.4.4.2.1     skrll #define CPUID_SEF_RDPID		__BIT(22)
    365  1.78.4.4.2.1     skrll #define CPUID_SEF_SGXLC		__BIT(30)
    366      1.78.4.3       snj 
    367      1.78.4.3       snj #define CPUID_SEF_FLAGS1	"\20" \
    368  1.78.4.4.2.1     skrll 	"\1" "PREFETCHWT1"		"\3" "UMIP"	"\4" "PKU"	\
    369  1.78.4.4.2.1     skrll 	"\5" "OSPKE"							\
    370  1.78.4.4.2.1     skrll 					"\27" "RDPID"			\
    371  1.78.4.4.2.1     skrll 					"\37" "SGXLC"
    372      1.78.4.3       snj 
    373          1.70   msaitoh /*
    374          1.70   msaitoh  * CPUID Processor extended state Enumeration Fn0000000d
    375          1.70   msaitoh  *
    376          1.70   msaitoh  * %ecx == 0: supported features info:
    377          1.76   msaitoh  *	%eax: Valid bits of lower 32bits of XCR0
    378      1.78.4.3       snj  *	%ebx: Maximum save area size for features enabled in XCR0
    379      1.78.4.3       snj  *	%ecx: Maximim save area size for all cpu features
    380          1.76   msaitoh  *	%edx: Valid bits of upper 32bits of XCR0
    381          1.70   msaitoh  *
    382          1.76   msaitoh  * %ecx == 1:
    383          1.76   msaitoh  *	%eax: Bit 0 => xsaveopt instruction avalaible (sandy bridge onwards)
    384      1.78.4.3       snj  *	%ebx: Save area size for features enabled by XCR0 | IA32_XSS
    385      1.78.4.3       snj  *	%ecx: Valid bits of lower 32bits of IA32_XSS
    386      1.78.4.3       snj  *	%edx: Valid bits of upper 32bits of IA32_XSS
    387          1.70   msaitoh  *
    388          1.70   msaitoh  * %ecx >= 2: Save area details for XCR0 bit n
    389          1.70   msaitoh  *	%eax: size of save area for this feature
    390          1.70   msaitoh  *	%ebx: offset of save area for this feature
    391          1.70   msaitoh  *	%ecx, %edx: reserved
    392          1.76   msaitoh  *	All of %eax, %ebx, %ecx and %edx are zero for unsupported features.
    393          1.70   msaitoh  */
    394          1.70   msaitoh 
    395      1.78.4.3       snj /* %ecx=1 %eax */
    396          1.70   msaitoh #define	CPUID_PES1_XSAVEOPT	0x00000001	/* xsaveopt instruction */
    397      1.78.4.1    martin #define	CPUID_PES1_XSAVEC	0x00000002	/* xsavec & compacted XRSTOR */
    398      1.78.4.1    martin #define	CPUID_PES1_XGETBV	0x00000004	/* xgetbv with ECX = 1 */
    399      1.78.4.1    martin #define	CPUID_PES1_XSAVES	0x00000008	/* xsaves/xrstors, IA32_XSS */
    400          1.70   msaitoh 
    401          1.70   msaitoh #define CPUID_PES1_FLAGS	"\20" \
    402      1.78.4.1    martin 	"\1" "XSAVEOPT"	"\2" "XSAVEC"	"\3" "XGETBV"	"\4" "XSAVES"
    403          1.70   msaitoh 
    404          1.39       jym /* Intel Fn80000001 extended features - %edx */
    405           1.8        he #define CPUID_SYSCALL	0x00000800	/* SYSCALL/SYSRET */
    406          1.40       jym #define CPUID_XD	0x00100000	/* Execute Disable (like CPUID_NOX) */
    407          1.60  drochner #define	CPUID_P1GB	0x04000000	/* 1GB Large Page Support */
    408          1.60  drochner #define	CPUID_RDTSCP	0x08000000	/* Read TSC Pair Instruction */
    409           1.8        he #define CPUID_EM64T	0x20000000	/* Intel EM64T */
    410           1.8        he 
    411          1.61       dsl #define CPUID_INTEL_EXT_FLAGS	"\20" \
    412          1.61       dsl 	"\14" "SYSCALL/SYSRET"	"\25" "XD"	"\33" "P1GB" \
    413          1.61       dsl 	"\34" "RDTSCP"	"\36" "EM64T"
    414          1.34  pgoyette 
    415          1.39       jym /* Intel Fn80000001 extended features - %ecx */
    416          1.34  pgoyette #define	CPUID_LAHF	0x00000001	/* LAHF/SAHF in IA-32e mode, 64bit sub*/
    417          1.68   msaitoh 		/*	0x00000020 */	/* LZCNT. Same as AMD's CPUID_LZCNT */
    418          1.68   msaitoh #define	CPUID_PREFETCHW	0x00000100	/* PREFETCHW */
    419          1.34  pgoyette 
    420          1.68   msaitoh #define	CPUID_INTEL_FLAGS4	"\20"				\
    421          1.68   msaitoh 	"\1" "LAHF"	"\02" "B01"	"\03" "B02"		\
    422          1.68   msaitoh 			"\06" "LZCNT"				\
    423          1.68   msaitoh 	"\11" "PREFETCHW"
    424           1.1      fvdl 
    425          1.39       jym /* AMD/VIA Fn80000001 extended features - %edx */
    426          1.32      yamt /*	CPUID_SYSCALL			   SYSCALL/SYSRET */
    427           1.1      fvdl #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    428           1.5  drochner #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    429           1.1      fvdl #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    430          1.27  pgoyette #define CPUID_FFXSR	0x02000000	/* FXSAVE/FXSTOR Extensions */
    431          1.60  drochner /*	CPUID_P1GB			   1GB Large Page Support */
    432          1.60  drochner /*	CPUID_RDTSCP			   Read TSC Pair Instruction */
    433          1.32      yamt /*	CPUID_EM64T			   Long mode */
    434           1.1      fvdl #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    435           1.1      fvdl #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    436           1.1      fvdl 
    437          1.61       dsl #define CPUID_EXT_FLAGS	"\20" \
    438          1.61       dsl 	"\14" "SYSCALL/SYSRET"		"\24" "MPC"	"\25" "NOX" \
    439          1.73   msaitoh 	"\27" "MMXX"	"\32" "FFXSR"	"\33" "P1GB"	"\34" "RDTSCP" \
    440          1.61       dsl 	"\36" "LONG"	"\37" "3DNOW2"	"\40" "3DNOW"
    441           1.1      fvdl 
    442          1.39       jym /* AMD Fn80000001 extended features - %ecx */
    443          1.53     njoly /* 	CPUID_LAHF			   LAHF/SAHF instruction */
    444          1.28    cegger #define CPUID_CMPLEGACY	0x00000002	/* Compare Legacy */
    445          1.28    cegger #define CPUID_SVM	0x00000004	/* Secure Virtual Machine */
    446          1.28    cegger #define CPUID_EAPIC	0x00000008	/* Extended APIC space */
    447          1.28    cegger #define CPUID_ALTMOVCR0	0x00000010	/* Lock Mov Cr0 */
    448          1.28    cegger #define CPUID_LZCNT	0x00000020	/* LZCNT instruction */
    449          1.28    cegger #define CPUID_SSE4A	0x00000040	/* SSE4A instruction set */
    450          1.28    cegger #define CPUID_MISALIGNSSE 0x00000080	/* Misaligned SSE */
    451          1.28    cegger #define CPUID_3DNOWPF	0x00000100	/* 3DNow Prefetch */
    452          1.28    cegger #define CPUID_OSVW	0x00000200	/* OS visible workarounds */
    453          1.28    cegger #define CPUID_IBS	0x00000400	/* Instruction Based Sampling */
    454          1.50    cegger #define CPUID_XOP	0x00000800	/* XOP instruction set */
    455          1.28    cegger #define CPUID_SKINIT	0x00001000	/* SKINIT */
    456          1.28    cegger #define CPUID_WDT	0x00002000	/* watchdog timer support */
    457          1.50    cegger #define CPUID_LWP	0x00008000	/* Light Weight Profiling */
    458          1.50    cegger #define CPUID_FMA4	0x00010000	/* FMA4 instructions */
    459      1.78.4.4    martin #define CPUID_TCE	0x00020000	/* Translation cache Extension */
    460          1.50    cegger #define CPUID_NODEID	0x00080000	/* NodeID MSR available*/
    461          1.50    cegger #define CPUID_TBM	0x00200000	/* TBM instructions */
    462          1.50    cegger #define CPUID_TOPOEXT	0x00400000	/* cpuid Topology Extension */
    463          1.73   msaitoh #define CPUID_PCEC	0x00800000	/* Perf Ctr Ext Core */
    464          1.73   msaitoh #define CPUID_PCENB	0x01000000	/* Perf Ctr Ext NB */
    465          1.73   msaitoh #define CPUID_SPM	0x02000000	/* Stream Perf Mon */
    466          1.73   msaitoh #define CPUID_DBE	0x04000000	/* Data Breakpoint Extension */
    467          1.73   msaitoh #define CPUID_PTSC	0x08000000	/* PerfTsc */
    468      1.78.4.4    martin #define CPUID_L2IPERFC	0x10000000	/* L2I performance counter Extension */
    469      1.78.4.4    martin #define CPUID_MWAITX	0x20000000	/* MWAITX/MONITORX support */
    470          1.28    cegger 
    471          1.61       dsl #define CPUID_AMD_FLAGS4	"\20" \
    472          1.61       dsl 	"\1" "LAHF"	"\2" "CMPLEGACY" "\3" "SVM"	"\4" "EAPIC" \
    473          1.61       dsl 	"\5" "ALTMOVCR0" "\6" "LZCNT"	"\7" "SSE4A"	"\10" "MISALIGNSSE" \
    474          1.61       dsl 	"\11" "3DNOWPREFETCH" \
    475          1.61       dsl 			"\12" "OSVW"	"\13" "IBS"	"\14" "XOP" \
    476          1.61       dsl 	"\15" "SKINIT"	"\16" "WDT"	"\17" "B14"	"\20" "LWP" \
    477      1.78.4.4    martin 	"\21" "FMA4"	"\22" "TCE"	"\23" "B18"	"\24" "NodeID" \
    478          1.73   msaitoh 	"\25" "B20"	"\26" "TBM"	"\27" "TopoExt"	"\30" "PCExtC" \
    479          1.73   msaitoh 	"\31" "PCExtNB"	"\32" "StrmPM"	"\33" "DBExt"	"\34" "PerfTsc" \
    480      1.78.4.4    martin 	"\35" "L2IPERFC" "\36" "MWAITX"	"\37" "B30"	"\40" "B31"
    481          1.30    cegger 
    482          1.30    cegger /*
    483          1.30    cegger  * AMD Advanced Power Management
    484          1.30    cegger  * CPUID Fn8000_0007 %edx
    485          1.30    cegger  */
    486          1.30    cegger #define CPUID_APM_TS	0x00000001	/* Temperature Sensor */
    487          1.30    cegger #define CPUID_APM_FID	0x00000002	/* Frequency ID control */
    488          1.30    cegger #define CPUID_APM_VID	0x00000004	/* Voltage ID control */
    489          1.30    cegger #define CPUID_APM_TTP	0x00000008	/* THERMTRIP (PCI F3xE4 register) */
    490          1.30    cegger #define CPUID_APM_HTC	0x00000010	/* Hardware thermal control (HTC) */
    491          1.30    cegger #define CPUID_APM_STC	0x00000020	/* Software thermal control (STC) */
    492          1.30    cegger #define CPUID_APM_100	0x00000040	/* 100MHz multiplier control */
    493          1.30    cegger #define CPUID_APM_HWP	0x00000080	/* HW P-State control */
    494          1.30    cegger #define CPUID_APM_TSC	0x00000100	/* TSC invariant */
    495          1.45    jruoho #define CPUID_APM_CPB	0x00000200	/* Core performance boost */
    496          1.50    cegger #define CPUID_APM_EFF	0x00000400	/* Effective Frequency (read-only) */
    497          1.30    cegger 
    498          1.61       dsl #define CPUID_APM_FLAGS		"\20" \
    499          1.61       dsl 	"\1" "TS"	"\2" "FID"	"\3" "VID"	"\4" "TTP" \
    500          1.61       dsl 	"\5" "HTC"	"\6" "STC"	"\7" "100"	"\10" "HWP" \
    501          1.61       dsl 	"\11" "TSC"	"\12" "CPB"	"\13" "EffFreq"	"\14" "B11" \
    502          1.61       dsl 	"\15" "B12"
    503          1.30    cegger 
    504          1.70   msaitoh /* AMD Fn8000000a %edx features (SVM features) */
    505          1.70   msaitoh #define	CPUID_AMD_SVM_NP		0x00000001
    506          1.70   msaitoh #define	CPUID_AMD_SVM_LbrVirt		0x00000002
    507          1.70   msaitoh #define	CPUID_AMD_SVM_SVML		0x00000004
    508          1.70   msaitoh #define	CPUID_AMD_SVM_NRIPS		0x00000008
    509          1.70   msaitoh #define	CPUID_AMD_SVM_TSCRateCtrl	0x00000010
    510          1.70   msaitoh #define	CPUID_AMD_SVM_VMCBCleanBits	0x00000020
    511          1.70   msaitoh #define	CPUID_AMD_SVM_FlushByASID	0x00000040
    512          1.70   msaitoh #define	CPUID_AMD_SVM_DecodeAssist	0x00000080
    513          1.70   msaitoh #define	CPUID_AMD_SVM_PauseFilter	0x00000400
    514          1.70   msaitoh #define	CPUID_AMD_SVM_FLAGS	 "\20" \
    515          1.70   msaitoh 	"\1" "NP"	"\2" "LbrVirt"	"\3" "SVML"	"\4" "NRIPS" \
    516          1.70   msaitoh 	"\5" "TSCRate"	"\6" "VMCBCleanBits" \
    517          1.70   msaitoh 		"\7" "FlushByASID"	"\10" "DecodeAssist" \
    518          1.70   msaitoh 	"\11" "B08"	"\12" "B09"	"\13" "PauseFilter" "\14" "B11" \
    519          1.70   msaitoh 	"\15" "B12"	"\16" "B13"	"\17" "B17"	"\20" "B18" \
    520          1.70   msaitoh 	"\21" "B19"
    521          1.70   msaitoh 
    522           1.4     soren /*
    523          1.17  christos  * Centaur Extended Feature flags
    524          1.15    daniel  */
    525          1.17  christos #define CPUID_VIA_HAS_RNG	0x00000004	/* Random number generator */
    526          1.17  christos #define CPUID_VIA_DO_RNG	0x00000008
    527          1.17  christos #define CPUID_VIA_HAS_ACE	0x00000040	/* AES Encryption */
    528          1.17  christos #define CPUID_VIA_DO_ACE	0x00000080
    529          1.17  christos #define CPUID_VIA_HAS_ACE2	0x00000100	/* AES+CTR instructions */
    530          1.17  christos #define CPUID_VIA_DO_ACE2	0x00000200
    531          1.17  christos #define CPUID_VIA_HAS_PHE	0x00000400	/* SHA1+SHA256 HMAC */
    532          1.17  christos #define CPUID_VIA_DO_PHE	0x00000800
    533          1.17  christos #define CPUID_VIA_HAS_PMM	0x00001000	/* RSA Instructions */
    534          1.17  christos #define CPUID_VIA_DO_PMM	0x00002000
    535          1.15    daniel 
    536          1.61       dsl #define CPUID_FLAGS_PADLOCK	"\20" \
    537          1.61       dsl 	"\3" "RNG"	"\7" "AES"	"\11" "AES/CTR"	"\13" "SHA1/SHA256" \
    538          1.61       dsl 	"\15" "RSA"
    539          1.15    daniel 
    540          1.15    daniel /*
    541           1.1      fvdl  * Model-specific registers for the i386 family
    542           1.1      fvdl  */
    543           1.1      fvdl #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    544           1.1      fvdl #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    545           1.1      fvdl #define MSR_TSC			0x010
    546           1.1      fvdl #define	MSR_CESR		0x011	/* P5 only (trap on P6) */
    547           1.1      fvdl #define	MSR_CTR0		0x012	/* P5 only (trap on P6) */
    548           1.1      fvdl #define	MSR_CTR1		0x013	/* P5 only (trap on P6) */
    549      1.78.4.2    martin #define MSR_IA32_PLATFORM_ID	0x017
    550           1.1      fvdl #define MSR_APICBASE		0x01b
    551           1.1      fvdl #define MSR_EBL_CR_POWERON	0x02a
    552          1.11   xtraeme #define MSR_EBC_FREQUENCY_ID	0x02c	/* PIV only */
    553           1.1      fvdl #define	MSR_TEST_CTL		0x033
    554           1.1      fvdl #define MSR_BIOS_UPDT_TRIG	0x079
    555           1.1      fvdl #define	MSR_BBL_CR_D0		0x088	/* PII+ only */
    556           1.1      fvdl #define	MSR_BBL_CR_D1		0x089	/* PII+ only */
    557           1.1      fvdl #define	MSR_BBL_CR_D2		0x08a	/* PII+ only */
    558           1.1      fvdl #define MSR_BIOS_SIGN		0x08b
    559           1.1      fvdl #define MSR_PERFCTR0		0x0c1
    560           1.1      fvdl #define MSR_PERFCTR1		0x0c2
    561          1.11   xtraeme #define MSR_FSB_FREQ		0x0cd	/* Core Duo/Solo only */
    562          1.46    jruoho #define MSR_MPERF		0x0e7
    563          1.46    jruoho #define MSR_APERF		0x0e8
    564          1.21   xtraeme #define MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
    565           1.1      fvdl #define MSR_MTRRcap		0x0fe
    566           1.1      fvdl #define	MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    567           1.1      fvdl #define	MSR_BBL_CR_DECC		0x118	/* PII+ only */
    568           1.1      fvdl #define	MSR_BBL_CR_CTL		0x119	/* PII+ only */
    569           1.1      fvdl #define	MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    570           1.1      fvdl #define	MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    571           1.1      fvdl #define	MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    572           1.1      fvdl #define	MSR_SYSENTER_CS		0x174 	/* PII+ only */
    573           1.1      fvdl #define	MSR_SYSENTER_ESP	0x175 	/* PII+ only */
    574           1.1      fvdl #define	MSR_SYSENTER_EIP	0x176   /* PII+ only */
    575           1.1      fvdl #define MSR_MCG_CAP		0x179
    576           1.1      fvdl #define MSR_MCG_STATUS		0x17a
    577           1.1      fvdl #define MSR_MCG_CTL		0x17b
    578           1.1      fvdl #define MSR_EVNTSEL0		0x186
    579           1.1      fvdl #define MSR_EVNTSEL1		0x187
    580           1.4     soren #define MSR_PERF_STATUS		0x198	/* Pentium M */
    581           1.4     soren #define MSR_PERF_CTL		0x199	/* Pentium M */
    582           1.4     soren #define MSR_THERM_CONTROL	0x19a
    583           1.4     soren #define MSR_THERM_INTERRUPT	0x19b
    584           1.4     soren #define MSR_THERM_STATUS	0x19c
    585           1.4     soren #define MSR_THERM2_CTL		0x19d	/* Pentium M */
    586           1.4     soren #define MSR_MISC_ENABLE		0x1a0
    587          1.51    jruoho #define MSR_TEMPERATURE_TARGET	0x1a2
    588           1.1      fvdl #define MSR_DEBUGCTLMSR		0x1d9
    589           1.1      fvdl #define MSR_LASTBRANCHFROMIP	0x1db
    590           1.1      fvdl #define MSR_LASTBRANCHTOIP	0x1dc
    591           1.1      fvdl #define MSR_LASTINTFROMIP	0x1dd
    592           1.1      fvdl #define MSR_LASTINTTOIP		0x1de
    593           1.1      fvdl #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    594           1.1      fvdl #define	MSR_MTRRphysBase0	0x200
    595           1.1      fvdl #define	MSR_MTRRphysMask0	0x201
    596           1.1      fvdl #define	MSR_MTRRphysBase1	0x202
    597           1.1      fvdl #define	MSR_MTRRphysMask1	0x203
    598           1.1      fvdl #define	MSR_MTRRphysBase2	0x204
    599           1.1      fvdl #define	MSR_MTRRphysMask2	0x205
    600           1.1      fvdl #define	MSR_MTRRphysBase3	0x206
    601           1.1      fvdl #define	MSR_MTRRphysMask3	0x207
    602           1.1      fvdl #define	MSR_MTRRphysBase4	0x208
    603           1.1      fvdl #define	MSR_MTRRphysMask4	0x209
    604           1.1      fvdl #define	MSR_MTRRphysBase5	0x20a
    605           1.1      fvdl #define	MSR_MTRRphysMask5	0x20b
    606           1.1      fvdl #define	MSR_MTRRphysBase6	0x20c
    607           1.1      fvdl #define	MSR_MTRRphysMask6	0x20d
    608           1.1      fvdl #define	MSR_MTRRphysBase7	0x20e
    609           1.1      fvdl #define	MSR_MTRRphysMask7	0x20f
    610          1.55       abs #define	MSR_MTRRphysBase8	0x210
    611          1.55       abs #define	MSR_MTRRphysMask8	0x211
    612          1.55       abs #define	MSR_MTRRphysBase9	0x212
    613          1.55       abs #define	MSR_MTRRphysMask9	0x213
    614          1.55       abs #define	MSR_MTRRphysBase10	0x214
    615          1.55       abs #define	MSR_MTRRphysMask10	0x215
    616          1.55       abs #define	MSR_MTRRphysBase11	0x216
    617          1.55       abs #define	MSR_MTRRphysMask11	0x217
    618          1.55       abs #define	MSR_MTRRphysBase12	0x218
    619          1.55       abs #define	MSR_MTRRphysMask12	0x219
    620          1.55       abs #define	MSR_MTRRphysBase13	0x21a
    621          1.55       abs #define	MSR_MTRRphysMask13	0x21b
    622          1.55       abs #define	MSR_MTRRphysBase14	0x21c
    623          1.55       abs #define	MSR_MTRRphysMask14	0x21d
    624          1.55       abs #define	MSR_MTRRphysBase15	0x21e
    625          1.55       abs #define	MSR_MTRRphysMask15	0x21f
    626           1.1      fvdl #define	MSR_MTRRfix64K_00000	0x250
    627           1.1      fvdl #define	MSR_MTRRfix16K_80000	0x258
    628           1.1      fvdl #define	MSR_MTRRfix16K_A0000	0x259
    629           1.1      fvdl #define	MSR_MTRRfix4K_C0000	0x268
    630           1.1      fvdl #define	MSR_MTRRfix4K_C8000	0x269
    631           1.1      fvdl #define	MSR_MTRRfix4K_D0000	0x26a
    632           1.1      fvdl #define	MSR_MTRRfix4K_D8000	0x26b
    633           1.1      fvdl #define	MSR_MTRRfix4K_E0000	0x26c
    634           1.1      fvdl #define	MSR_MTRRfix4K_E8000	0x26d
    635           1.1      fvdl #define	MSR_MTRRfix4K_F0000	0x26e
    636           1.1      fvdl #define	MSR_MTRRfix4K_F8000	0x26f
    637          1.42    cegger #define	MSR_CR_PAT		0x277
    638           1.1      fvdl #define MSR_MTRRdefType		0x2ff
    639           1.1      fvdl #define MSR_MC0_CTL		0x400
    640           1.1      fvdl #define MSR_MC0_STATUS		0x401
    641           1.1      fvdl #define MSR_MC0_ADDR		0x402
    642           1.1      fvdl #define MSR_MC0_MISC		0x403
    643           1.1      fvdl #define MSR_MC1_CTL		0x404
    644           1.1      fvdl #define MSR_MC1_STATUS		0x405
    645           1.1      fvdl #define MSR_MC1_ADDR		0x406
    646           1.1      fvdl #define MSR_MC1_MISC		0x407
    647           1.1      fvdl #define MSR_MC2_CTL		0x408
    648           1.1      fvdl #define MSR_MC2_STATUS		0x409
    649           1.1      fvdl #define MSR_MC2_ADDR		0x40a
    650           1.1      fvdl #define MSR_MC2_MISC		0x40b
    651           1.1      fvdl #define MSR_MC4_CTL		0x40c
    652           1.1      fvdl #define MSR_MC4_STATUS		0x40d
    653           1.1      fvdl #define MSR_MC4_ADDR		0x40e
    654           1.1      fvdl #define MSR_MC4_MISC		0x40f
    655           1.1      fvdl #define MSR_MC3_CTL		0x410
    656           1.1      fvdl #define MSR_MC3_STATUS		0x411
    657           1.1      fvdl #define MSR_MC3_ADDR		0x412
    658           1.1      fvdl #define MSR_MC3_MISC		0x413
    659          1.52      yamt 				/* 0x480 - 0x490 VMX */
    660           1.1      fvdl 
    661           1.1      fvdl /*
    662          1.15    daniel  * VIA "Nehemiah" MSRs
    663          1.15    daniel  */
    664          1.15    daniel #define MSR_VIA_RNG		0x0000110b
    665          1.15    daniel #define MSR_VIA_RNG_ENABLE	0x00000040
    666          1.15    daniel #define MSR_VIA_RNG_NOISE_MASK	0x00000300
    667          1.15    daniel #define MSR_VIA_RNG_NOISE_A	0x00000000
    668          1.15    daniel #define MSR_VIA_RNG_NOISE_B	0x00000100
    669          1.15    daniel #define MSR_VIA_RNG_2NOISE	0x00000300
    670          1.15    daniel #define MSR_VIA_ACE		0x00001107
    671          1.15    daniel #define MSR_VIA_ACE_ENABLE	0x10000000
    672          1.15    daniel 
    673          1.15    daniel /*
    674          1.58  christos  * VIA "Eden" MSRs
    675          1.58  christos  */
    676          1.58  christos #define MSR_VIA_FCR 		MSR_VIA_ACE
    677          1.58  christos 
    678          1.58  christos /*
    679           1.1      fvdl  * AMD K6/K7 MSRs.
    680           1.1      fvdl  */
    681           1.1      fvdl #define	MSR_K6_UWCCR		0xc0000085
    682           1.1      fvdl #define	MSR_K7_EVNTSEL0		0xc0010000
    683           1.1      fvdl #define	MSR_K7_EVNTSEL1		0xc0010001
    684           1.1      fvdl #define	MSR_K7_EVNTSEL2		0xc0010002
    685           1.1      fvdl #define	MSR_K7_EVNTSEL3		0xc0010003
    686           1.1      fvdl #define	MSR_K7_PERFCTR0		0xc0010004
    687           1.1      fvdl #define	MSR_K7_PERFCTR1		0xc0010005
    688           1.1      fvdl #define	MSR_K7_PERFCTR2		0xc0010006
    689           1.1      fvdl #define	MSR_K7_PERFCTR3		0xc0010007
    690           1.1      fvdl 
    691           1.1      fvdl /*
    692          1.12        ad  * AMD K8 (Opteron) MSRs.
    693          1.12        ad  */
    694          1.12        ad #define	MSR_SYSCFG	0xc0000010
    695          1.12        ad 
    696          1.12        ad #define MSR_EFER	0xc0000080		/* Extended feature enable */
    697          1.12        ad #define 	EFER_SCE		0x00000001	/* SYSCALL extension */
    698          1.12        ad #define 	EFER_LME		0x00000100	/* Long Mode Active */
    699          1.12        ad #define		EFER_LMA		0x00000400	/* Long Mode Enabled */
    700          1.12        ad #define 	EFER_NXE		0x00000800	/* No-Execute Enabled */
    701          1.12        ad 
    702          1.12        ad #define MSR_STAR	0xc0000081		/* 32 bit syscall gate addr */
    703          1.12        ad #define MSR_LSTAR	0xc0000082		/* 64 bit syscall gate addr */
    704          1.12        ad #define MSR_CSTAR	0xc0000083		/* compat syscall gate addr */
    705          1.12        ad #define MSR_SFMASK	0xc0000084		/* flags to clear on syscall */
    706          1.12        ad 
    707          1.12        ad #define MSR_FSBASE	0xc0000100		/* 64bit offset for fs: */
    708          1.12        ad #define MSR_GSBASE	0xc0000101		/* 64bit offset for gs: */
    709          1.12        ad #define MSR_KERNELGSBASE 0xc0000102		/* storage for swapgs ins */
    710          1.12        ad 
    711          1.28    cegger #define MSR_VMCR	0xc0010114	/* Virtual Machine Control Register */
    712          1.28    cegger #define 	VMCR_DPD	0x00000001	/* Debug port disable */
    713          1.28    cegger #define		VMCR_RINIT	0x00000002	/* intercept init */
    714          1.28    cegger #define		VMCR_DISA20	0x00000004	/* Disable A20 masking */
    715          1.28    cegger #define		VMCR_LOCK	0x00000008	/* SVM Lock */
    716          1.28    cegger #define		VMCR_SVMED	0x00000010	/* SVME Disable */
    717          1.28    cegger #define MSR_SVMLOCK	0xc0010118	/* SVM Lock key */
    718          1.28    cegger 
    719          1.12        ad /*
    720          1.12        ad  * These require a 'passcode' for access.  See cpufunc.h.
    721          1.12        ad  */
    722          1.13        ad #define	MSR_HWCR	0xc0010015
    723          1.24     chris #define		HWCR_TLBCACHEDIS	0x00000008
    724          1.13        ad #define		HWCR_FFDIS		0x00000040
    725          1.13        ad 
    726          1.12        ad #define	MSR_NB_CFG	0xc001001f
    727          1.48  jakllsch #define		NB_CFG_DISIOREQLOCK	0x0000000000000008ULL
    728          1.12        ad #define		NB_CFG_DISDATMSK	0x0000001000000000ULL
    729          1.36     rmind #define		NB_CFG_INITAPICCPUIDLO	(1ULL << 54)
    730          1.12        ad 
    731          1.12        ad #define	MSR_LS_CFG	0xc0011020
    732          1.12        ad #define		LS_CFG_DIS_LS2_SQUISH	0x02000000
    733          1.12        ad 
    734          1.12        ad #define	MSR_IC_CFG	0xc0011021
    735          1.12        ad #define		IC_CFG_DIS_SEQ_PREFETCH	0x00000800
    736          1.12        ad 
    737          1.12        ad #define	MSR_DC_CFG	0xc0011022
    738          1.49  jakllsch #define		DC_CFG_DIS_CNV_WC_SSO	0x00000008
    739          1.12        ad #define		DC_CFG_DIS_SMC_CHK_BUF	0x00000400
    740          1.24     chris #define		DC_CFG_ERRATA_261	0x01000000
    741          1.12        ad 
    742          1.12        ad #define	MSR_BU_CFG	0xc0011023
    743          1.24     chris #define		BU_CFG_ERRATA_298	0x0000000000000002ULL
    744          1.24     chris #define		BU_CFG_ERRATA_254	0x0000000000200000ULL
    745          1.24     chris #define		BU_CFG_ERRATA_309	0x0000000000800000ULL
    746          1.12        ad #define		BU_CFG_THRL2IDXCMPDIS	0x0000080000000000ULL
    747          1.12        ad #define		BU_CFG_WBPFSMCCHKDIS	0x0000200000000000ULL
    748          1.12        ad #define		BU_CFG_WBENHWSBDIS	0x0001000000000000ULL
    749          1.12        ad 
    750          1.57       chs #define MSR_DE_CFG	0xc0011029
    751          1.57       chs #define		DE_CFG_ERRATA_721	0x00000001
    752          1.57       chs 
    753          1.43    cegger /* AMD Family10h MSRs */
    754          1.43    cegger #define	MSR_OSVW_ID_LENGTH		0xc0010140
    755          1.43    cegger #define	MSR_OSVW_STATUS			0xc0010141
    756          1.54    cegger #define	MSR_UCODE_AMD_PATCHLEVEL	0x0000008b
    757          1.54    cegger #define	MSR_UCODE_AMD_PATCHLOADER	0xc0010020
    758          1.43    cegger 
    759          1.44    cegger /* X86 MSRs */
    760          1.44    cegger #define	MSR_RDTSCP_AUX			0xc0000103
    761          1.44    cegger 
    762          1.12        ad /*
    763           1.1      fvdl  * Constants related to MTRRs
    764           1.1      fvdl  */
    765           1.1      fvdl #define MTRR_N64K		8	/* numbers of fixed-size entries */
    766           1.1      fvdl #define MTRR_N16K		16
    767           1.1      fvdl #define MTRR_N4K		64
    768           1.1      fvdl 
    769           1.1      fvdl /*
    770           1.1      fvdl  * the following four 3-byte registers control the non-cacheable regions.
    771           1.1      fvdl  * These registers must be written as three separate bytes.
    772           1.1      fvdl  *
    773           1.1      fvdl  * NCRx+0: A31-A24 of starting address
    774           1.1      fvdl  * NCRx+1: A23-A16 of starting address
    775           1.1      fvdl  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    776           1.1      fvdl  *
    777           1.1      fvdl  * The non-cacheable region's starting address must be aligned to the
    778           1.1      fvdl  * size indicated by the NCR_SIZE_xx field.
    779           1.1      fvdl  */
    780           1.1      fvdl #define NCR1	0xc4
    781           1.1      fvdl #define NCR2	0xc7
    782           1.1      fvdl #define NCR3	0xca
    783           1.1      fvdl #define NCR4	0xcd
    784           1.1      fvdl 
    785           1.1      fvdl #define NCR_SIZE_0K	0
    786           1.1      fvdl #define NCR_SIZE_4K	1
    787           1.1      fvdl #define NCR_SIZE_8K	2
    788           1.1      fvdl #define NCR_SIZE_16K	3
    789           1.1      fvdl #define NCR_SIZE_32K	4
    790           1.1      fvdl #define NCR_SIZE_64K	5
    791           1.1      fvdl #define NCR_SIZE_128K	6
    792           1.1      fvdl #define NCR_SIZE_256K	7
    793           1.1      fvdl #define NCR_SIZE_512K	8
    794           1.1      fvdl #define NCR_SIZE_1M	9
    795           1.1      fvdl #define NCR_SIZE_2M	10
    796           1.1      fvdl #define NCR_SIZE_4M	11
    797           1.1      fvdl #define NCR_SIZE_8M	12
    798           1.1      fvdl #define NCR_SIZE_16M	13
    799           1.1      fvdl #define NCR_SIZE_32M	14
    800           1.1      fvdl #define NCR_SIZE_4G	15
    801           1.1      fvdl 
    802           1.1      fvdl /*
    803           1.1      fvdl  * Performance monitor events.
    804           1.1      fvdl  *
    805           1.1      fvdl  * Note that 586-class and 686-class CPUs have different performance
    806           1.1      fvdl  * monitors available, and they are accessed differently:
    807           1.1      fvdl  *
    808           1.1      fvdl  *	686-class: `rdpmc' instruction
    809           1.1      fvdl  *	586-class: `rdmsr' instruction, CESR MSR
    810           1.1      fvdl  *
    811           1.1      fvdl  * The descriptions of these events are too lenghy to include here.
    812           1.1      fvdl  * See Appendix A of "Intel Architecture Software Developer's
    813           1.1      fvdl  * Manual, Volume 3: System Programming" for more information.
    814           1.1      fvdl  */
    815           1.1      fvdl 
    816           1.1      fvdl /*
    817           1.1      fvdl  * 586-class CESR MSR format.  Lower 16 bits is CTR0, upper 16 bits
    818           1.1      fvdl  * is CTR1.
    819           1.1      fvdl  */
    820           1.1      fvdl 
    821           1.1      fvdl #define	PMC5_CESR_EVENT			0x003f
    822           1.1      fvdl #define	PMC5_CESR_OS			0x0040
    823           1.1      fvdl #define	PMC5_CESR_USR			0x0080
    824           1.1      fvdl #define	PMC5_CESR_E			0x0100
    825           1.1      fvdl #define	PMC5_CESR_P			0x0200
    826           1.1      fvdl 
    827           1.1      fvdl #define PMC5_DATA_READ			0x00
    828           1.1      fvdl #define PMC5_DATA_WRITE			0x01
    829           1.1      fvdl #define PMC5_DATA_TLB_MISS		0x02
    830           1.1      fvdl #define PMC5_DATA_READ_MISS		0x03
    831           1.1      fvdl #define PMC5_DATA_WRITE_MISS		0x04
    832           1.1      fvdl #define PMC5_WRITE_M_E			0x05
    833           1.1      fvdl #define PMC5_DATA_LINES_WBACK		0x06
    834           1.1      fvdl #define PMC5_DATA_CACHE_SNOOP		0x07
    835           1.1      fvdl #define PMC5_DATA_CACHE_SNOOP_HIT	0x08
    836           1.1      fvdl #define PMC5_MEM_ACCESS_BOTH_PIPES	0x09
    837           1.1      fvdl #define PMC5_BANK_CONFLICTS		0x0a
    838           1.1      fvdl #define PMC5_MISALIGNED_DATA		0x0b
    839           1.1      fvdl #define PMC5_INST_READ			0x0c
    840           1.1      fvdl #define PMC5_INST_TLB_MISS		0x0d
    841           1.1      fvdl #define PMC5_INST_CACHE_MISS		0x0e
    842           1.1      fvdl #define PMC5_SEGMENT_REG_LOAD		0x0f
    843           1.1      fvdl #define PMC5_BRANCHES		 	0x12
    844           1.1      fvdl #define PMC5_BTB_HITS		 	0x13
    845           1.1      fvdl #define PMC5_BRANCH_TAKEN		0x14
    846           1.1      fvdl #define PMC5_PIPELINE_FLUSH		0x15
    847           1.1      fvdl #define PMC5_INST_EXECUTED		0x16
    848           1.1      fvdl #define PMC5_INST_EXECUTED_V_PIPE	0x17
    849           1.1      fvdl #define PMC5_BUS_UTILIZATION		0x18
    850           1.1      fvdl #define PMC5_WRITE_BACKUP_STALL		0x19
    851           1.1      fvdl #define PMC5_DATA_READ_STALL		0x1a
    852           1.1      fvdl #define PMC5_WRITE_E_M_STALL		0x1b
    853           1.1      fvdl #define PMC5_LOCKED_BUS			0x1c
    854           1.1      fvdl #define PMC5_IO_CYCLE			0x1d
    855           1.1      fvdl #define PMC5_NONCACHE_MEM_READ		0x1e
    856           1.1      fvdl #define PMC5_AGI_STALL			0x1f
    857           1.1      fvdl #define PMC5_FLOPS			0x22
    858           1.1      fvdl #define PMC5_BP0_MATCH			0x23
    859           1.1      fvdl #define PMC5_BP1_MATCH			0x24
    860           1.1      fvdl #define PMC5_BP2_MATCH			0x25
    861           1.1      fvdl #define PMC5_BP3_MATCH			0x26
    862           1.1      fvdl #define PMC5_HARDWARE_INTR		0x27
    863           1.1      fvdl #define PMC5_DATA_RW			0x28
    864           1.1      fvdl #define PMC5_DATA_RW_MISS		0x29
    865           1.1      fvdl 
    866           1.1      fvdl /*
    867           1.1      fvdl  * 686-class Event Selector MSR format.
    868           1.1      fvdl  */
    869           1.1      fvdl 
    870           1.1      fvdl #define	PMC6_EVTSEL_EVENT		0x000000ff
    871           1.1      fvdl #define	PMC6_EVTSEL_UNIT		0x0000ff00
    872           1.1      fvdl #define	PMC6_EVTSEL_UNIT_SHIFT		8
    873           1.1      fvdl #define	PMC6_EVTSEL_USR			(1 << 16)
    874           1.1      fvdl #define	PMC6_EVTSEL_OS			(1 << 17)
    875           1.1      fvdl #define	PMC6_EVTSEL_E			(1 << 18)
    876           1.1      fvdl #define	PMC6_EVTSEL_PC			(1 << 19)
    877           1.1      fvdl #define	PMC6_EVTSEL_INT			(1 << 20)
    878           1.1      fvdl #define	PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
    879           1.1      fvdl #define	PMC6_EVTSEL_INV			(1 << 23)
    880           1.1      fvdl #define	PMC6_EVTSEL_COUNTER_MASK	0xff000000
    881           1.1      fvdl #define	PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
    882           1.1      fvdl 
    883           1.1      fvdl /* Data Cache Unit */
    884           1.1      fvdl #define	PMC6_DATA_MEM_REFS		0x43
    885           1.1      fvdl #define	PMC6_DCU_LINES_IN		0x45
    886           1.1      fvdl #define	PMC6_DCU_M_LINES_IN		0x46
    887           1.1      fvdl #define	PMC6_DCU_M_LINES_OUT		0x47
    888           1.1      fvdl #define	PMC6_DCU_MISS_OUTSTANDING	0x48
    889           1.1      fvdl 
    890           1.1      fvdl /* Instruction Fetch Unit */
    891           1.1      fvdl #define	PMC6_IFU_IFETCH			0x80
    892           1.1      fvdl #define	PMC6_IFU_IFETCH_MISS		0x81
    893           1.1      fvdl #define	PMC6_ITLB_MISS			0x85
    894           1.1      fvdl #define	PMC6_IFU_MEM_STALL		0x86
    895           1.1      fvdl #define	PMC6_ILD_STALL			0x87
    896           1.1      fvdl 
    897           1.1      fvdl /* L2 Cache */
    898           1.1      fvdl #define	PMC6_L2_IFETCH			0x28
    899           1.1      fvdl #define	PMC6_L2_LD			0x29
    900           1.1      fvdl #define	PMC6_L2_ST			0x2a
    901           1.1      fvdl #define	PMC6_L2_LINES_IN		0x24
    902           1.1      fvdl #define	PMC6_L2_LINES_OUT		0x26
    903           1.1      fvdl #define	PMC6_L2_M_LINES_INM		0x25
    904           1.1      fvdl #define	PMC6_L2_M_LINES_OUTM		0x27
    905           1.1      fvdl #define	PMC6_L2_RQSTS			0x2e
    906           1.1      fvdl #define	PMC6_L2_ADS			0x21
    907           1.1      fvdl #define	PMC6_L2_DBUS_BUSY		0x22
    908           1.1      fvdl #define	PMC6_L2_DBUS_BUSY_RD		0x23
    909           1.1      fvdl 
    910           1.1      fvdl /* External Bus Logic */
    911           1.1      fvdl #define	PMC6_BUS_DRDY_CLOCKS		0x62
    912           1.1      fvdl #define	PMC6_BUS_LOCK_CLOCKS		0x63
    913           1.1      fvdl #define	PMC6_BUS_REQ_OUTSTANDING	0x60
    914           1.1      fvdl #define	PMC6_BUS_TRAN_BRD		0x65
    915           1.1      fvdl #define	PMC6_BUS_TRAN_RFO		0x66
    916           1.1      fvdl #define	PMC6_BUS_TRANS_WB		0x67
    917           1.1      fvdl #define	PMC6_BUS_TRAN_IFETCH		0x68
    918           1.1      fvdl #define	PMC6_BUS_TRAN_INVAL		0x69
    919           1.1      fvdl #define	PMC6_BUS_TRAN_PWR		0x6a
    920           1.1      fvdl #define	PMC6_BUS_TRANS_P		0x6b
    921           1.1      fvdl #define	PMC6_BUS_TRANS_IO		0x6c
    922           1.1      fvdl #define	PMC6_BUS_TRAN_DEF		0x6d
    923           1.1      fvdl #define	PMC6_BUS_TRAN_BURST		0x6e
    924           1.1      fvdl #define	PMC6_BUS_TRAN_ANY		0x70
    925           1.1      fvdl #define	PMC6_BUS_TRAN_MEM		0x6f
    926           1.1      fvdl #define	PMC6_BUS_DATA_RCV		0x64
    927           1.1      fvdl #define	PMC6_BUS_BNR_DRV		0x61
    928           1.1      fvdl #define	PMC6_BUS_HIT_DRV		0x7a
    929           1.1      fvdl #define	PMC6_BUS_HITM_DRDV		0x7b
    930           1.1      fvdl #define	PMC6_BUS_SNOOP_STALL		0x7e
    931           1.1      fvdl 
    932           1.1      fvdl /* Floating Point Unit */
    933           1.1      fvdl #define	PMC6_FLOPS			0xc1
    934           1.1      fvdl #define	PMC6_FP_COMP_OPS_EXE		0x10
    935           1.1      fvdl #define	PMC6_FP_ASSIST			0x11
    936           1.1      fvdl #define	PMC6_MUL			0x12
    937           1.1      fvdl #define	PMC6_DIV			0x12
    938           1.1      fvdl #define	PMC6_CYCLES_DIV_BUSY		0x14
    939           1.1      fvdl 
    940           1.1      fvdl /* Memory Ordering */
    941           1.1      fvdl #define	PMC6_LD_BLOCKS			0x03
    942           1.1      fvdl #define	PMC6_SB_DRAINS			0x04
    943           1.1      fvdl #define	PMC6_MISALIGN_MEM_REF		0x05
    944           1.1      fvdl #define	PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
    945           1.1      fvdl #define	PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
    946           1.1      fvdl 
    947           1.1      fvdl /* Instruction Decoding and Retirement */
    948           1.1      fvdl #define	PMC6_INST_RETIRED		0xc0
    949           1.1      fvdl #define	PMC6_UOPS_RETIRED		0xc2
    950           1.1      fvdl #define	PMC6_INST_DECODED		0xd0
    951           1.1      fvdl #define	PMC6_EMON_KNI_INST_RETIRED	0xd8
    952           1.1      fvdl #define	PMC6_EMON_KNI_COMP_INST_RET	0xd9
    953           1.1      fvdl 
    954           1.1      fvdl /* Interrupts */
    955           1.1      fvdl #define	PMC6_HW_INT_RX			0xc8
    956           1.1      fvdl #define	PMC6_CYCLES_INT_MASKED		0xc6
    957           1.1      fvdl #define	PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
    958           1.1      fvdl 
    959           1.1      fvdl /* Branches */
    960           1.1      fvdl #define	PMC6_BR_INST_RETIRED		0xc4
    961           1.1      fvdl #define	PMC6_BR_MISS_PRED_RETIRED	0xc5
    962           1.1      fvdl #define	PMC6_BR_TAKEN_RETIRED		0xc9
    963           1.1      fvdl #define	PMC6_BR_MISS_PRED_TAKEN_RET	0xca
    964           1.1      fvdl #define	PMC6_BR_INST_DECODED		0xe0
    965           1.1      fvdl #define	PMC6_BTB_MISSES			0xe2
    966           1.1      fvdl #define	PMC6_BR_BOGUS			0xe4
    967           1.1      fvdl #define	PMC6_BACLEARS			0xe6
    968           1.1      fvdl 
    969           1.1      fvdl /* Stalls */
    970           1.1      fvdl #define	PMC6_RESOURCE_STALLS		0xa2
    971           1.1      fvdl #define	PMC6_PARTIAL_RAT_STALLS		0xd2
    972           1.1      fvdl 
    973           1.1      fvdl /* Segment Register Loads */
    974           1.1      fvdl #define	PMC6_SEGMENT_REG_LOADS		0x06
    975           1.1      fvdl 
    976           1.1      fvdl /* Clocks */
    977           1.1      fvdl #define	PMC6_CPU_CLK_UNHALTED		0x79
    978           1.1      fvdl 
    979           1.1      fvdl /* MMX Unit */
    980           1.1      fvdl #define	PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
    981           1.1      fvdl #define	PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
    982           1.1      fvdl #define	PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
    983           1.1      fvdl #define	PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
    984           1.1      fvdl #define	PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
    985           1.1      fvdl #define	PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
    986           1.1      fvdl #define	PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
    987           1.1      fvdl 
    988           1.1      fvdl /* Segment Register Renaming */
    989           1.1      fvdl #define	PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
    990           1.1      fvdl #define	PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
    991           1.1      fvdl #define	PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
    992           1.1      fvdl 
    993           1.1      fvdl /*
    994           1.1      fvdl  * AMD K7 Event Selector MSR format.
    995           1.1      fvdl  */
    996           1.1      fvdl 
    997           1.1      fvdl #define	K7_EVTSEL_EVENT			0x000000ff
    998           1.1      fvdl #define	K7_EVTSEL_UNIT			0x0000ff00
    999           1.1      fvdl #define	K7_EVTSEL_UNIT_SHIFT		8
   1000           1.1      fvdl #define	K7_EVTSEL_USR			(1 << 16)
   1001           1.1      fvdl #define	K7_EVTSEL_OS			(1 << 17)
   1002           1.1      fvdl #define	K7_EVTSEL_E			(1 << 18)
   1003           1.1      fvdl #define	K7_EVTSEL_PC			(1 << 19)
   1004           1.1      fvdl #define	K7_EVTSEL_INT			(1 << 20)
   1005           1.1      fvdl #define	K7_EVTSEL_EN			(1 << 22)
   1006           1.1      fvdl #define	K7_EVTSEL_INV			(1 << 23)
   1007           1.1      fvdl #define	K7_EVTSEL_COUNTER_MASK		0xff000000
   1008           1.1      fvdl #define	K7_EVTSEL_COUNTER_MASK_SHIFT	24
   1009           1.1      fvdl 
   1010           1.1      fvdl /* Segment Register Loads */
   1011           1.1      fvdl #define	K7_SEGMENT_REG_LOADS		0x20
   1012           1.1      fvdl 
   1013           1.1      fvdl #define	K7_STORES_TO_ACTIVE_INST_STREAM	0x21
   1014           1.1      fvdl 
   1015           1.1      fvdl /* Data Cache Unit */
   1016           1.1      fvdl #define	K7_DATA_CACHE_ACCESS		0x40
   1017           1.1      fvdl #define	K7_DATA_CACHE_MISS		0x41
   1018           1.1      fvdl #define	K7_DATA_CACHE_REFILL		0x42
   1019           1.1      fvdl #define	K7_DATA_CACHE_REFILL_SYSTEM	0x43
   1020           1.1      fvdl #define	K7_DATA_CACHE_WBACK		0x44
   1021           1.1      fvdl #define	K7_L2_DTLB_HIT			0x45
   1022           1.1      fvdl #define	K7_L2_DTLB_MISS			0x46
   1023           1.1      fvdl #define	K7_MISALIGNED_DATA_REF		0x47
   1024           1.1      fvdl #define	K7_SYSTEM_REQUEST		0x64
   1025           1.1      fvdl #define	K7_SYSTEM_REQUEST_TYPE		0x65
   1026           1.1      fvdl 
   1027           1.1      fvdl #define	K7_SNOOP_HIT			0x73
   1028           1.1      fvdl #define	K7_SINGLE_BIT_ECC_ERROR		0x74
   1029           1.1      fvdl #define	K7_CACHE_LINE_INVAL		0x75
   1030           1.1      fvdl #define	K7_CYCLES_PROCESSOR_IS_RUNNING	0x76
   1031           1.1      fvdl #define	K7_L2_REQUEST			0x79
   1032           1.1      fvdl #define	K7_L2_REQUEST_BUSY		0x7a
   1033           1.1      fvdl 
   1034           1.1      fvdl /* Instruction Fetch Unit */
   1035           1.1      fvdl #define	K7_IFU_IFETCH			0x80
   1036           1.1      fvdl #define	K7_IFU_IFETCH_MISS		0x81
   1037           1.1      fvdl #define	K7_IFU_REFILL_FROM_L2		0x82
   1038           1.1      fvdl #define	K7_IFU_REFILL_FROM_SYSTEM	0x83
   1039           1.1      fvdl #define	K7_ITLB_L1_MISS			0x84
   1040           1.1      fvdl #define	K7_ITLB_L2_MISS			0x85
   1041           1.1      fvdl #define	K7_SNOOP_RESYNC			0x86
   1042           1.1      fvdl #define	K7_IFU_STALL			0x87
   1043           1.1      fvdl 
   1044           1.1      fvdl #define	K7_RETURN_STACK_HITS		0x88
   1045           1.1      fvdl #define	K7_RETURN_STACK_OVERFLOW	0x89
   1046           1.1      fvdl 
   1047           1.1      fvdl /* Retired */
   1048           1.1      fvdl #define	K7_RETIRED_INST			0xc0
   1049           1.1      fvdl #define	K7_RETIRED_OPS			0xc1
   1050           1.1      fvdl #define	K7_RETIRED_BRANCHES		0xc2
   1051           1.1      fvdl #define	K7_RETIRED_BRANCH_MISPREDICTED	0xc3
   1052           1.1      fvdl #define	K7_RETIRED_TAKEN_BRANCH		0xc4
   1053           1.1      fvdl #define	K7_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xc5
   1054           1.1      fvdl #define	K7_RETIRED_FAR_CONTROL_TRANSFER	0xc6
   1055           1.1      fvdl #define	K7_RETIRED_RESYNC_BRANCH	0xc7
   1056           1.1      fvdl #define	K7_RETIRED_NEAR_RETURNS		0xc8
   1057           1.1      fvdl #define	K7_RETIRED_NEAR_RETURNS_MISPREDICTED	0xc9
   1058           1.1      fvdl #define	K7_RETIRED_INDIRECT_MISPREDICTED	0xca
   1059           1.1      fvdl 
   1060           1.1      fvdl /* Interrupts */
   1061           1.1      fvdl #define	K7_CYCLES_INT_MASKED		0xcd
   1062           1.1      fvdl #define	K7_CYCLES_INT_PENDING_AND_MASKED	0xce
   1063           1.1      fvdl #define	K7_HW_INTR_RECV			0xcf
   1064           1.1      fvdl 
   1065           1.1      fvdl #define	K7_INSTRUCTION_DECODER_EMPTY	0xd0
   1066           1.1      fvdl #define	K7_DISPATCH_STALLS		0xd1
   1067           1.1      fvdl #define	K7_BRANCH_ABORTS_TO_RETIRE	0xd2
   1068           1.1      fvdl #define	K7_SERIALIZE			0xd3
   1069           1.1      fvdl #define	K7_SEGMENT_LOAD_STALL		0xd4
   1070           1.1      fvdl #define	K7_ICU_FULL			0xd5
   1071           1.1      fvdl #define	K7_RESERVATION_STATIONS_FULL	0xd6
   1072           1.1      fvdl #define	K7_FPU_FULL			0xd7
   1073           1.1      fvdl #define	K7_LS_FULL			0xd8
   1074           1.1      fvdl #define	K7_ALL_QUIET_STALL		0xd9
   1075           1.1      fvdl #define	K7_FAR_TRANSFER_OR_RESYNC_BRANCH_PENDING	0xda
   1076           1.1      fvdl 
   1077           1.1      fvdl #define	K7_BP0_MATCH			0xdc
   1078           1.1      fvdl #define	K7_BP1_MATCH			0xdd
   1079           1.1      fvdl #define	K7_BP2_MATCH			0xde
   1080           1.1      fvdl #define	K7_BP3_MATCH			0xdf
   1081