specialreg.h revision 1.98.2.26 1 1.98.2.26 martin /* $NetBSD: specialreg.h,v 1.98.2.26 2023/06/21 19:06:15 martin Exp $ */
2 1.1 fvdl
3 1.98.2.22 martin /*
4 1.98.2.22 martin * Copyright (c) 2014-2019 The NetBSD Foundation, Inc.
5 1.98.2.22 martin * All rights reserved.
6 1.98.2.22 martin *
7 1.98.2.22 martin * Redistribution and use in source and binary forms, with or without
8 1.98.2.22 martin * modification, are permitted provided that the following conditions
9 1.98.2.22 martin * are met:
10 1.98.2.22 martin * 1. Redistributions of source code must retain the above copyright
11 1.98.2.22 martin * notice, this list of conditions and the following disclaimer.
12 1.98.2.22 martin * 2. Redistributions in binary form must reproduce the above copyright
13 1.98.2.22 martin * notice, this list of conditions and the following disclaimer in the
14 1.98.2.22 martin * documentation and/or other materials provided with the distribution.
15 1.98.2.22 martin *
16 1.98.2.22 martin * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.98.2.22 martin * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.98.2.22 martin * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.98.2.22 martin * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.98.2.22 martin * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.98.2.22 martin * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.98.2.22 martin * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.98.2.22 martin * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.98.2.22 martin * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.98.2.22 martin * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.98.2.22 martin * POSSIBILITY OF SUCH DAMAGE.
27 1.98.2.22 martin */
28 1.98.2.22 martin
29 1.98.2.22 martin /*
30 1.1 fvdl * Copyright (c) 1991 The Regents of the University of California.
31 1.1 fvdl * All rights reserved.
32 1.1 fvdl *
33 1.1 fvdl * Redistribution and use in source and binary forms, with or without
34 1.1 fvdl * modification, are permitted provided that the following conditions
35 1.1 fvdl * are met:
36 1.1 fvdl * 1. Redistributions of source code must retain the above copyright
37 1.1 fvdl * notice, this list of conditions and the following disclaimer.
38 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright
39 1.1 fvdl * notice, this list of conditions and the following disclaimer in the
40 1.1 fvdl * documentation and/or other materials provided with the distribution.
41 1.3 agc * 3. Neither the name of the University nor the names of its contributors
42 1.1 fvdl * may be used to endorse or promote products derived from this software
43 1.1 fvdl * without specific prior written permission.
44 1.1 fvdl *
45 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
46 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
47 1.1 fvdl * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
48 1.1 fvdl * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
49 1.1 fvdl * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
50 1.1 fvdl * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
51 1.1 fvdl * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
52 1.1 fvdl * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
53 1.1 fvdl * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
54 1.1 fvdl * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
55 1.1 fvdl * SUCH DAMAGE.
56 1.1 fvdl *
57 1.1 fvdl * @(#)specialreg.h 7.1 (Berkeley) 5/9/91
58 1.1 fvdl */
59 1.1 fvdl
60 1.1 fvdl /*
61 1.98.2.22 martin * CR0
62 1.1 fvdl */
63 1.89 maxv #define CR0_PE 0x00000001 /* Protected mode Enable */
64 1.89 maxv #define CR0_MP 0x00000002 /* "Math" Present (NPX or NPX emulator) */
65 1.89 maxv #define CR0_EM 0x00000004 /* EMulate non-NPX coproc. (trap ESC only) */
66 1.89 maxv #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */
67 1.89 maxv #define CR0_ET 0x00000010 /* Extension Type (387 (if set) vs 287) */
68 1.1 fvdl #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */
69 1.1 fvdl #define CR0_WP 0x00010000 /* Write Protect (honor PG_RW in all modes) */
70 1.1 fvdl #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */
71 1.89 maxv #define CR0_NW 0x20000000 /* Not Write-through */
72 1.89 maxv #define CR0_CD 0x40000000 /* Cache Disable */
73 1.98.2.22 martin #define CR0_PG 0x80000000 /* PaGing enable */
74 1.1 fvdl
75 1.1 fvdl /*
76 1.98.2.22 martin * Cyrix 486 DLC special registers, accessible as IO ports
77 1.1 fvdl */
78 1.98.2.22 martin #define CCR0 0xc0 /* configuration control register 0 */
79 1.1 fvdl #define CCR0_NC0 0x01 /* first 64K of each 1M memory region is non-cacheable */
80 1.1 fvdl #define CCR0_NC1 0x02 /* 640K-1M region is non-cacheable */
81 1.1 fvdl #define CCR0_A20M 0x04 /* enables A20M# input pin */
82 1.1 fvdl #define CCR0_KEN 0x08 /* enables KEN# input pin */
83 1.1 fvdl #define CCR0_FLUSH 0x10 /* enables FLUSH# input pin */
84 1.1 fvdl #define CCR0_BARB 0x20 /* flushes internal cache when entering hold state */
85 1.1 fvdl #define CCR0_CO 0x40 /* cache org: 1=direct mapped, 0=2x set assoc */
86 1.1 fvdl #define CCR0_SUSPEND 0x80 /* enables SUSP# and SUSPA# pins */
87 1.98.2.22 martin #define CCR1 0xc1 /* configuration control register 1 */
88 1.1 fvdl #define CCR1_RPL 0x01 /* enables RPLSET and RPLVAL# pins */
89 1.1 fvdl
90 1.1 fvdl /*
91 1.98.2.22 martin * CR4
92 1.1 fvdl */
93 1.98.2.23 martin #define CR4_VME 0x00000001 /* Virtual 8086 mode extension enable */
94 1.98.2.23 martin #define CR4_PVI 0x00000002 /* Protected mode virtual interrupt enable */
95 1.98.2.23 martin #define CR4_TSD 0x00000004 /* Restrict RDTSC instruction to cpl 0 */
96 1.98.2.23 martin #define CR4_DE 0x00000008 /* Debugging extension */
97 1.98.2.23 martin #define CR4_PSE 0x00000010 /* Large (4MB) page size enable */
98 1.98.2.23 martin #define CR4_PAE 0x00000020 /* Physical address extension enable */
99 1.98.2.23 martin #define CR4_MCE 0x00000040 /* Machine check enable */
100 1.98.2.23 martin #define CR4_PGE 0x00000080 /* Page global enable */
101 1.98.2.23 martin #define CR4_PCE 0x00000100 /* Enable RDPMC instruction for all cpls */
102 1.98.2.23 martin #define CR4_OSFXSR 0x00000200 /* Enable fxsave/fxrestor and SSE */
103 1.98.2.23 martin #define CR4_OSXMMEXCPT 0x00000400 /* Enable unmasked SSE exceptions */
104 1.98.2.23 martin #define CR4_UMIP 0x00000800 /* User Mode Instruction Prevention */
105 1.98.2.22 martin #define CR4_LA57 0x00001000 /* 57-bit linear addresses */
106 1.98.2.23 martin #define CR4_VMXE 0x00002000 /* Enable VMX operations */
107 1.98.2.23 martin #define CR4_SMXE 0x00004000 /* Enable SMX operations */
108 1.98.2.23 martin #define CR4_FSGSBASE 0x00010000 /* Enable *FSBASE and *GSBASE instructions */
109 1.98.2.23 martin #define CR4_PCIDE 0x00020000 /* Enable Process Context IDentifiers */
110 1.98.2.23 martin #define CR4_OSXSAVE 0x00040000 /* Enable xsave and xrestore */
111 1.98.2.23 martin #define CR4_SMEP 0x00100000 /* Enable SMEP support */
112 1.98.2.23 martin #define CR4_SMAP 0x00200000 /* Enable SMAP support */
113 1.98.2.23 martin #define CR4_PKE 0x00400000 /* Enable Protection Keys for user pages */
114 1.98.2.23 martin #define CR4_CET 0x00800000 /* Enable CET */
115 1.98.2.23 martin #define CR4_PKS 0x01000000 /* Enable Protection Keys for kern pages */
116 1.1 fvdl
117 1.75 msaitoh /*
118 1.75 msaitoh * Extended Control Register XCR0
119 1.75 msaitoh */
120 1.98.2.25 martin #define XCR0_X87 __BIT(0) /* x87 FPU/MMX state */
121 1.98.2.25 martin #define XCR0_SSE __BIT(1) /* SSE state */
122 1.98.2.25 martin #define XCR0_YMM_Hi128 __BIT(2) /* AVX-256 (ymmn registers) */
123 1.98.2.25 martin #define XCR0_BNDREGS __BIT(3) /* Memory protection ext bounds */
124 1.98.2.25 martin #define XCR0_BNDCSR __BIT(4) /* Memory protection ext state */
125 1.98.2.25 martin #define XCR0_Opmask __BIT(5) /* AVX-512 Opmask */
126 1.98.2.25 martin #define XCR0_ZMM_Hi256 __BIT(6) /* AVX-512 upper 256 bits low regs */
127 1.98.2.25 martin #define XCR0_Hi16_ZMM __BIT(7) /* AVX-512 512 bits upper registers */
128 1.98.2.25 martin #define XCR0_PT __BIT(8) /* Processor Trace state */
129 1.98.2.25 martin #define XCR0_PKRU __BIT(9) /* Protection Key state */
130 1.98.2.25 martin #define XCR0_CET_U __BIT(11) /* User CET state */
131 1.98.2.25 martin #define XCR0_CET_S __BIT(12) /* Kern CET state */
132 1.98.2.25 martin #define XCR0_HDC __BIT(13) /* Hardware Duty Cycle state */
133 1.98.2.25 martin #define XCR0_LBR __BIT(15) /* Last Branch Record */
134 1.98.2.25 martin #define XCR0_HWP __BIT(16) /* Hardware P-states */
135 1.98.2.22 martin
136 1.98.2.23 martin #define XCR0_FLAGS1 "\20" \
137 1.98.2.23 martin "\1" "x87" "\2" "SSE" "\3" "AVX" "\4" "BNDREGS" \
138 1.98.2.23 martin "\5" "BNDCSR" "\6" "Opmask" "\7" "ZMM_Hi256" "\10" "Hi16_ZMM" \
139 1.98.2.23 martin "\11" "PT" "\12" "PKRU" "\14" "CET_U" \
140 1.98.2.23 martin "\15" "CET_S" "\16" "HDC" "\20" "LBR" \
141 1.98.2.23 martin "\21" "HWP"
142 1.78 dsl
143 1.78 dsl /*
144 1.98.2.18 martin * Known FPU bits, only these get enabled. The save area is sized for all the
145 1.98.2.22 martin * fields below.
146 1.78 dsl */
147 1.78 dsl #define XCR0_FPU (XCR0_X87 | XCR0_SSE | XCR0_YMM_Hi128 | \
148 1.98.2.22 martin XCR0_Opmask | XCR0_ZMM_Hi256 | XCR0_Hi16_ZMM)
149 1.1 fvdl
150 1.1 fvdl /*
151 1.98.2.23 martin * "features" bits.
152 1.98.2.23 martin * CPUID Fn00000001
153 1.1 fvdl */
154 1.98.2.23 martin /* %edx */
155 1.89 maxv #define CPUID_FPU 0x00000001 /* processor has an FPU? */
156 1.89 maxv #define CPUID_VME 0x00000002 /* has virtual mode (%cr4's VME/PVI) */
157 1.89 maxv #define CPUID_DE 0x00000004 /* has debugging extension */
158 1.89 maxv #define CPUID_PSE 0x00000008 /* has 4MB page size extension */
159 1.89 maxv #define CPUID_TSC 0x00000010 /* has time stamp counter */
160 1.98.2.1 martin #define CPUID_MSR 0x00000020 /* has model specific registers */
161 1.98.2.23 martin #define CPUID_PAE 0x00000040 /* has physical address extension */
162 1.89 maxv #define CPUID_MCE 0x00000080 /* has machine check exception */
163 1.89 maxv #define CPUID_CX8 0x00000100 /* has CMPXCHG8B instruction */
164 1.89 maxv #define CPUID_APIC 0x00000200 /* has enabled APIC */
165 1.89 maxv #define CPUID_SEP 0x00000800 /* has SYSENTER/SYSEXIT extension */
166 1.89 maxv #define CPUID_MTRR 0x00001000 /* has memory type range register */
167 1.89 maxv #define CPUID_PGE 0x00002000 /* has page global extension */
168 1.89 maxv #define CPUID_MCA 0x00004000 /* has machine check architecture */
169 1.89 maxv #define CPUID_CMOV 0x00008000 /* has CMOVcc instruction */
170 1.89 maxv #define CPUID_PAT 0x00010000 /* Page Attribute Table */
171 1.89 maxv #define CPUID_PSE36 0x00020000 /* 36-bit PSE */
172 1.98.2.23 martin #define CPUID_PSN 0x00040000 /* Processor Serial Number */
173 1.98.2.23 martin #define CPUID_CLFSH 0x00080000 /* CLFLUSH instruction supported */
174 1.89 maxv #define CPUID_DS 0x00200000 /* Debug Store */
175 1.89 maxv #define CPUID_ACPI 0x00400000 /* ACPI performance modulation regs */
176 1.89 maxv #define CPUID_MMX 0x00800000 /* MMX supported */
177 1.98.2.23 martin #define CPUID_FXSR 0x01000000 /* Fast FP/MMX Save/Restore */
178 1.98.2.23 martin #define CPUID_SSE 0x02000000 /* Streaming SIMD Extensions */
179 1.98.2.23 martin #define CPUID_SSE2 0x04000000 /* Streaming SIMD Extensions #2 */
180 1.98.2.23 martin #define CPUID_SS 0x08000000 /* Self-Snoop */
181 1.89 maxv #define CPUID_HTT 0x10000000 /* Hyper-Threading Technology */
182 1.98.2.23 martin #define CPUID_TM 0x20000000 /* Thermal Monitor (TCC) */
183 1.98.2.22 martin #define CPUID_PBE 0x80000000 /* Pending Break Enable */
184 1.1 fvdl
185 1.98.2.23 martin #define CPUID_FLAGS1 "\20" \
186 1.98.2.23 martin "\1" "FPU" "\2" "VME" "\3" "DE" "\4" "PSE" \
187 1.98.2.23 martin "\5" "TSC" "\6" "MSR" "\7" "PAE" "\10" "MCE" \
188 1.98.2.23 martin "\11" "CX8" "\12" "APIC" "\13" "B10" "\14" "SEP" \
189 1.98.2.23 martin "\15" "MTRR" "\16" "PGE" "\17" "MCA" "\20" "CMOV" \
190 1.98.2.23 martin "\21" "PAT" "\22" "PSE36" "\23" "PN" "\24" "CLFSH" \
191 1.98.2.23 martin "\25" "B20" "\26" "DS" "\27" "ACPI" "\30" "MMX" \
192 1.98.2.23 martin "\31" "FXSR" "\32" "SSE" "\33" "SSE2" "\34" "SS" \
193 1.98.2.22 martin "\35" "HTT" "\36" "TM" "\37" "IA64" "\40" "PBE"
194 1.1 fvdl
195 1.70 msaitoh /* Blacklists of CPUID flags - used to mask certain features */
196 1.70 msaitoh #ifdef XEN
197 1.70 msaitoh #define CPUID_FEAT_BLACKLIST (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
198 1.70 msaitoh #else
199 1.70 msaitoh #define CPUID_FEAT_BLACKLIST 0
200 1.98.2.22 martin #endif
201 1.70 msaitoh
202 1.98.2.23 martin /* %ecx */
203 1.98.2.25 martin #define CPUID2_SSE3 __BIT(0) /* Streaming SIMD Extensions 3 */
204 1.98.2.25 martin #define CPUID2_PCLMULQDQ __BIT(1) /* PCLMULQDQ instructions */
205 1.98.2.25 martin #define CPUID2_DTES64 __BIT(2) /* 64-bit Debug Trace */
206 1.98.2.25 martin #define CPUID2_MONITOR __BIT(3) /* MONITOR/MWAIT instructions */
207 1.98.2.25 martin #define CPUID2_DS_CPL __BIT(4) /* CPL Qualified Debug Store */
208 1.98.2.25 martin #define CPUID2_VMX __BIT(5) /* Virtual Machine eXtensions */
209 1.98.2.25 martin #define CPUID2_SMX __BIT(6) /* Safer Mode eXtensions */
210 1.98.2.25 martin #define CPUID2_EST __BIT(7) /* Enhanced SpeedStep Technology */
211 1.98.2.25 martin #define CPUID2_TM2 __BIT(8) /* Thermal Monitor 2 */
212 1.98.2.25 martin #define CPUID2_SSSE3 __BIT(9) /* Supplemental SSE3 */
213 1.98.2.25 martin #define CPUID2_CNXTID __BIT(10) /* Context ID */
214 1.98.2.25 martin #define CPUID2_SDBG __BIT(11) /* Silicon Debug */
215 1.98.2.25 martin #define CPUID2_FMA __BIT(12) /* Fused Multiply Add */
216 1.98.2.25 martin #define CPUID2_CX16 __BIT(13) /* CMPXCHG16B instruction */
217 1.98.2.25 martin #define CPUID2_XTPR __BIT(14) /* Task Priority Messages disabled? */
218 1.98.2.25 martin #define CPUID2_PDCM __BIT(15) /* Perf/Debug Capability MSR */
219 1.98.2.25 martin /* bit 16 unused __BIT(16) */
220 1.98.2.25 martin #define CPUID2_PCID __BIT(17) /* Process Context ID */
221 1.98.2.25 martin #define CPUID2_DCA __BIT(18) /* Direct Cache Access */
222 1.98.2.25 martin #define CPUID2_SSE41 __BIT(19) /* Streaming SIMD Extensions 4.1 */
223 1.98.2.25 martin #define CPUID2_SSE42 __BIT(20) /* Streaming SIMD Extensions 4.2 */
224 1.98.2.25 martin #define CPUID2_X2APIC __BIT(21) /* xAPIC Extensions */
225 1.98.2.25 martin #define CPUID2_MOVBE __BIT(22) /* MOVBE (move after byteswap) */
226 1.98.2.25 martin #define CPUID2_POPCNT __BIT(23) /* POPCNT instruction available */
227 1.98.2.25 martin #define CPUID2_DEADLINE __BIT(24) /* APIC Timer supports TSC Deadline */
228 1.98.2.25 martin #define CPUID2_AESNI __BIT(25) /* AES instructions */
229 1.98.2.25 martin #define CPUID2_XSAVE __BIT(26) /* XSAVE instructions */
230 1.98.2.25 martin #define CPUID2_OSXSAVE __BIT(27) /* XGETBV/XSETBV instructions */
231 1.98.2.25 martin #define CPUID2_AVX __BIT(28) /* AVX instructions */
232 1.98.2.25 martin #define CPUID2_F16C __BIT(29) /* half precision conversion */
233 1.98.2.25 martin #define CPUID2_RDRAND __BIT(30) /* RDRAND (hardware random number) */
234 1.98.2.25 martin #define CPUID2_RAZ __BIT(31) /* RAZ. Indicates guest state. */
235 1.70 msaitoh
236 1.98.2.23 martin #define CPUID2_FLAGS1 "\20" \
237 1.98.2.23 martin "\1" "SSE3" "\2" "PCLMULQDQ" "\3" "DTES64" "\4" "MONITOR" \
238 1.98.2.23 martin "\5" "DS-CPL" "\6" "VMX" "\7" "SMX" "\10" "EST" \
239 1.98.2.23 martin "\11" "TM2" "\12" "SSSE3" "\13" "CID" "\14" "SDBG" \
240 1.98.2.23 martin "\15" "FMA" "\16" "CX16" "\17" "xTPR" "\20" "PDCM" \
241 1.98.2.23 martin "\21" "B16" "\22" "PCID" "\23" "DCA" "\24" "SSE41" \
242 1.98.2.23 martin "\25" "SSE42" "\26" "X2APIC" "\27" "MOVBE" "\30" "POPCNT" \
243 1.98.2.23 martin "\31" "DEADLINE" "\32" "AES" "\33" "XSAVE" "\34" "OSXSAVE" \
244 1.70 msaitoh "\35" "AVX" "\36" "F16C" "\37" "RDRAND" "\40" "RAZ"
245 1.70 msaitoh
246 1.98.2.23 martin /* %eax */
247 1.72 msaitoh #define CPUID_TO_BASEFAMILY(cpuid) (((cpuid) >> 8) & 0xf)
248 1.72 msaitoh #define CPUID_TO_BASEMODEL(cpuid) (((cpuid) >> 4) & 0xf)
249 1.72 msaitoh #define CPUID_TO_STEPPING(cpuid) ((cpuid) & 0xf)
250 1.70 msaitoh
251 1.70 msaitoh /*
252 1.72 msaitoh * The Extended family bits should only be inspected when CPUID_TO_BASEFAMILY()
253 1.70 msaitoh * returns 15. They are use to encode family value 16 to 270 (add 15).
254 1.72 msaitoh * The Extended model bits are the high 4 bits of the model.
255 1.70 msaitoh * They are only valid for family >= 15 or family 6 (intel, but all amd
256 1.70 msaitoh * family 6 are documented to return zero bits for them).
257 1.70 msaitoh */
258 1.72 msaitoh #define CPUID_TO_EXTFAMILY(cpuid) (((cpuid) >> 20) & 0xff)
259 1.72 msaitoh #define CPUID_TO_EXTMODEL(cpuid) (((cpuid) >> 16) & 0xf)
260 1.72 msaitoh
261 1.72 msaitoh /* The macros for the Display Family and the Display Model */
262 1.72 msaitoh #define CPUID_TO_FAMILY(cpuid) (CPUID_TO_BASEFAMILY(cpuid) \
263 1.72 msaitoh + ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f) \
264 1.72 msaitoh ? 0 : CPUID_TO_EXTFAMILY(cpuid)))
265 1.72 msaitoh #define CPUID_TO_MODEL(cpuid) (CPUID_TO_BASEMODEL(cpuid) \
266 1.72 msaitoh | ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f) \
267 1.72 msaitoh && (CPUID_TO_BASEFAMILY(cpuid) != 0x06) \
268 1.72 msaitoh ? 0 : (CPUID_TO_EXTMODEL(cpuid) << 4)))
269 1.70 msaitoh
270 1.98.2.23 martin /* %ebx */
271 1.98.2.20 martin #define CPUID_BRAND_INDEX __BITS(7,0)
272 1.98.2.20 martin #define CPUID_CLFLUSH_SIZE __BITS(15,8)
273 1.98.2.20 martin #define CPUID_HTT_CORES __BITS(23,16)
274 1.98.2.20 martin #define CPUID_LOCAL_APIC_ID __BITS(31,24)
275 1.98.2.1 martin
276 1.47 jruoho /*
277 1.98.2.23 martin * Intel Deterministic Cache Parameter.
278 1.98.2.23 martin * CPUID Fn0000_0004
279 1.71 msaitoh */
280 1.71 msaitoh
281 1.71 msaitoh /* %eax */
282 1.71 msaitoh #define CPUID_DCP_CACHETYPE __BITS(4, 0) /* Cache type */
283 1.71 msaitoh #define CPUID_DCP_CACHETYPE_N 0 /* NULL */
284 1.71 msaitoh #define CPUID_DCP_CACHETYPE_D 1 /* Data cache */
285 1.71 msaitoh #define CPUID_DCP_CACHETYPE_I 2 /* Instruction cache */
286 1.71 msaitoh #define CPUID_DCP_CACHETYPE_U 3 /* Unified cache */
287 1.71 msaitoh #define CPUID_DCP_CACHELEVEL __BITS(7, 5) /* Cache level (start at 1) */
288 1.71 msaitoh #define CPUID_DCP_SELFINITCL __BIT(8) /* Self initializing cachelvl*/
289 1.71 msaitoh #define CPUID_DCP_FULLASSOC __BIT(9) /* Full associative */
290 1.98.2.24 martin #define CPUID_DCP_SHARING __BITS(25, 14) /* sharing */
291 1.71 msaitoh #define CPUID_DCP_CORE_P_PKG __BITS(31, 26) /* Cores/package */
292 1.71 msaitoh
293 1.71 msaitoh /* %ebx */
294 1.71 msaitoh #define CPUID_DCP_LINESIZE __BITS(11, 0) /* System coherency linesize */
295 1.71 msaitoh #define CPUID_DCP_PARTITIONS __BITS(21, 12) /* Physical line partitions */
296 1.71 msaitoh #define CPUID_DCP_WAYS __BITS(31, 22) /* Ways of associativity */
297 1.71 msaitoh
298 1.98.2.23 martin /* %ecx: Number of sets */
299 1.71 msaitoh
300 1.71 msaitoh /* %edx */
301 1.71 msaitoh #define CPUID_DCP_INVALIDATE __BIT(0) /* WB invalidate/invalidate */
302 1.71 msaitoh #define CPUID_DCP_INCLUSIVE __BIT(1) /* Cache inclusiveness */
303 1.71 msaitoh #define CPUID_DCP_COMPLEX __BIT(2) /* Complex cache indexing */
304 1.71 msaitoh
305 1.71 msaitoh /*
306 1.98.2.23 martin * Intel/AMD MONITOR/MWAIT.
307 1.98.2.23 martin * CPUID Fn0000_0005
308 1.98.2.8 martin */
309 1.98.2.8 martin /* %eax */
310 1.98.2.8 martin #define CPUID_MON_MINSIZE __BITS(15, 0) /* Smallest monitor-line size */
311 1.98.2.8 martin /* %ebx */
312 1.98.2.8 martin #define CPUID_MON_MAXSIZE __BITS(15, 0) /* Largest monitor-line size */
313 1.98.2.8 martin /* %ecx */
314 1.98.2.8 martin #define CPUID_MON_EMX __BIT(0) /* MONITOR/MWAIT Extensions */
315 1.98.2.8 martin #define CPUID_MON_IBE __BIT(1) /* Interrupt as Break Event */
316 1.98.2.8 martin
317 1.98.2.8 martin #define CPUID_MON_FLAGS "\20" \
318 1.98.2.8 martin "\1" "EMX" "\2" "IBE"
319 1.98.2.8 martin
320 1.98.2.8 martin /* %edx: number of substates for specific C-state */
321 1.98.2.8 martin #define CPUID_MON_SUBSTATE(edx, cstate) (((edx) >> (cstate * 4)) & 0x0000000f)
322 1.98.2.8 martin
323 1.98.2.8 martin /*
324 1.98.2.23 martin * Intel/AMD Digital Thermal Sensor and Power Management.
325 1.98.2.23 martin * CPUID Fn0000_0006
326 1.47 jruoho */
327 1.98.2.23 martin /* %eax */
328 1.98.2.23 martin #define CPUID_DSPM_DTS __BIT(0) /* Digital Thermal Sensor */
329 1.98.2.23 martin #define CPUID_DSPM_IDA __BIT(1) /* Intel Dynamic Acceleration */
330 1.98.2.23 martin #define CPUID_DSPM_ARAT __BIT(2) /* Always Running APIC Timer */
331 1.98.2.23 martin #define CPUID_DSPM_PLN __BIT(4) /* Power Limit Notification */
332 1.98.2.23 martin #define CPUID_DSPM_ECMD __BIT(5) /* Clock Modulation Extension */
333 1.98.2.23 martin #define CPUID_DSPM_PTM __BIT(6) /* Package Level Thermal Management */
334 1.98.2.23 martin #define CPUID_DSPM_HWP __BIT(7) /* HWP */
335 1.83 msaitoh #define CPUID_DSPM_HWP_NOTIFY __BIT(8) /* HWP Notification */
336 1.98.2.23 martin #define CPUID_DSPM_HWP_ACTWIN __BIT(9) /* HWP Activity Window */
337 1.98.2.23 martin #define CPUID_DSPM_HWP_EPP __BIT(10) /* HWP Energy Performance Preference */
338 1.98.2.23 martin #define CPUID_DSPM_HWP_PLR __BIT(11) /* HWP Package Level Request */
339 1.98.2.23 martin #define CPUID_DSPM_HDC __BIT(13) /* Hardware Duty Cycling */
340 1.98.2.23 martin #define CPUID_DSPM_TBMT3 __BIT(14) /* Turbo Boost Max Technology 3.0 */
341 1.98.2.4 martin #define CPUID_DSPM_HWP_CAP __BIT(15) /* HWP Capabilities */
342 1.98.2.4 martin #define CPUID_DSPM_HWP_PECI __BIT(16) /* HWP PECI override */
343 1.98.2.4 martin #define CPUID_DSPM_HWP_FLEX __BIT(17) /* Flexible HWP */
344 1.98.2.4 martin #define CPUID_DSPM_HWP_FAST __BIT(18) /* Fast access for IA32_HWP_REQUEST */
345 1.98.2.25 martin #define CPUID_DSPM_HFI __BIT(19) /* Hardware Feedback Interface */
346 1.98.2.4 martin #define CPUID_DSPM_HWP_IGNIDL __BIT(20) /* Ignore Idle Logical Processor HWP */
347 1.98.2.25 martin #define CPUID_DSPM_TD __BIT(23) /* Thread Director */
348 1.98.2.25 martin #define CPUID_DSPM_THERMI_HFN __BIT(24) /* THERM_INTERRUPT MSR HFN bit */
349 1.47 jruoho
350 1.98.2.23 martin #define CPUID_DSPM_FLAGS "\20" \
351 1.98.2.23 martin "\1" "DTS" "\2" "IDA" "\3" "ARAT" \
352 1.98.2.23 martin "\5" "PLN" "\6" "ECMD" "\7" "PTM" "\10" "HWP" \
353 1.83 msaitoh "\11" "HWP_NOTIFY" "\12" "HWP_ACTWIN" "\13" "HWP_EPP" "\14" "HWP_PLR" \
354 1.98.2.23 martin "\16" "HDC" "\17" "TBM3" "\20" "HWP_CAP" \
355 1.98.2.25 martin "\21" "HWP_PECI" "\22" "HWP_FLEX" "\23" "HWP_FAST" "\24HFI" \
356 1.98.2.25 martin "\25" "HWP_IGNIDL" "\30" "TD" \
357 1.98.2.25 martin "\31" "THERMI_HFN"
358 1.47 jruoho
359 1.98.2.23 martin /* %ecx */
360 1.98.2.23 martin #define CPUID_DSPM_HWF __BIT(0) /* MSR_APERF/MSR_MPERF available */
361 1.98.2.23 martin #define CPUID_DSPM_EPB __BIT(3) /* Energy Performance Bias */
362 1.98.2.23 martin #define CPUID_DSPM_NTDC __BITS(15, 8) /* Number of Thread Director Classes */
363 1.47 jruoho
364 1.98.2.23 martin #define CPUID_DSPM_FLAGS1 "\177\20" \
365 1.98.2.23 martin "b\0HWF\0" "b\3EPB\0" \
366 1.98.2.23 martin "f\10\10NTDC\0"
367 1.47 jruoho
368 1.63 yamt /*
369 1.98.2.23 martin * Intel/AMD Structured Extended Feature.
370 1.98.2.23 martin * CPUID Fn0000_0007
371 1.98.2.20 martin * %ecx == 0: Subleaf 0
372 1.89 maxv * %eax: The Maximum input value for supported subleaf.
373 1.82 msaitoh * %ebx: Feature bits.
374 1.82 msaitoh * %ecx: Feature bits.
375 1.98.2.2 martin * %edx: Feature bits.
376 1.98.2.22 martin *
377 1.98.2.22 martin * %ecx == 1: Structure Extendede Feature Enumeration Sub-leaf
378 1.98.2.22 martin * %eax: See below.
379 1.63 yamt */
380 1.82 msaitoh
381 1.98.2.22 martin /* %ecx = 0, %ebx */
382 1.98.2.23 martin #define CPUID_SEF_FSGSBASE __BIT(0) /* {RD,WR}{FS,GS}BASE */
383 1.98.2.23 martin #define CPUID_SEF_TSC_ADJUST __BIT(1) /* IA32_TSC_ADJUST MSR support */
384 1.98.2.23 martin #define CPUID_SEF_SGX __BIT(2) /* Software Guard Extensions */
385 1.98.2.23 martin #define CPUID_SEF_BMI1 __BIT(3) /* Advanced bit manipulation ext. 1st grp */
386 1.98.2.23 martin #define CPUID_SEF_HLE __BIT(4) /* Hardware Lock Elision */
387 1.98.2.23 martin #define CPUID_SEF_AVX2 __BIT(5) /* Advanced Vector Extensions 2 */
388 1.98.2.23 martin #define CPUID_SEF_FDPEXONLY __BIT(6) /* x87FPU Data ptr updated only on x87exp */
389 1.98.2.23 martin #define CPUID_SEF_SMEP __BIT(7) /* Supervisor-Mode Execution Prevention */
390 1.98.2.23 martin #define CPUID_SEF_BMI2 __BIT(8) /* Advanced bit manipulation ext. 2nd grp */
391 1.98.2.23 martin #define CPUID_SEF_ERMS __BIT(9) /* Enhanced REP MOVSB/STOSB */
392 1.98.2.23 martin #define CPUID_SEF_INVPCID __BIT(10) /* INVPCID instruction */
393 1.98.2.23 martin #define CPUID_SEF_RTM __BIT(11) /* Restricted Transactional Memory */
394 1.98.2.23 martin #define CPUID_SEF_QM __BIT(12) /* Resource Director Technology Monitoring */
395 1.98.2.23 martin #define CPUID_SEF_FPUCSDS __BIT(13) /* Deprecate FPU CS and FPU DS values */
396 1.98.2.23 martin #define CPUID_SEF_MPX __BIT(14) /* Memory Protection Extensions */
397 1.98.2.23 martin #define CPUID_SEF_PQE __BIT(15) /* Resource Director Technology Allocation */
398 1.98.2.23 martin #define CPUID_SEF_AVX512F __BIT(16) /* AVX-512 Foundation */
399 1.98.2.23 martin #define CPUID_SEF_AVX512DQ __BIT(17) /* AVX-512 Double/Quadword */
400 1.98.2.23 martin #define CPUID_SEF_RDSEED __BIT(18) /* RDSEED instruction */
401 1.98.2.23 martin #define CPUID_SEF_ADX __BIT(19) /* ADCX/ADOX instructions */
402 1.98.2.23 martin #define CPUID_SEF_SMAP __BIT(20) /* Supervisor-Mode Access Prevention */
403 1.98.2.23 martin #define CPUID_SEF_AVX512_IFMA __BIT(21) /* AVX-512 Integer Fused Multiply Add */
404 1.98.2.8 martin /* Bit 22 was PCOMMIT */
405 1.98.2.23 martin #define CPUID_SEF_CLFLUSHOPT __BIT(23) /* Cache Line FLUSH OPTimized */
406 1.98.2.23 martin #define CPUID_SEF_CLWB __BIT(24) /* Cache Line Write Back */
407 1.98.2.23 martin #define CPUID_SEF_PT __BIT(25) /* Processor Trace */
408 1.98.2.23 martin #define CPUID_SEF_AVX512PF __BIT(26) /* AVX-512 PreFetch */
409 1.98.2.23 martin #define CPUID_SEF_AVX512ER __BIT(27) /* AVX-512 Exponential and Reciprocal */
410 1.98.2.23 martin #define CPUID_SEF_AVX512CD __BIT(28) /* AVX-512 Conflict Detection */
411 1.98.2.23 martin #define CPUID_SEF_SHA __BIT(29) /* SHA Extensions */
412 1.98.2.23 martin #define CPUID_SEF_AVX512BW __BIT(30) /* AVX-512 Byte and Word */
413 1.98.2.23 martin #define CPUID_SEF_AVX512VL __BIT(31) /* AVX-512 Vector Length */
414 1.98.2.23 martin
415 1.98.2.23 martin #define CPUID_SEF_FLAGS "\20" \
416 1.98.2.23 martin "\1" "FSGSBASE" "\2" "TSCADJUST" "\3" "SGX" "\4" "BMI1" \
417 1.98.2.23 martin "\5" "HLE" "\6" "AVX2" "\7" "FDPEXONLY" "\10" "SMEP" \
418 1.98.2.23 martin "\11" "BMI2" "\12" "ERMS" "\13" "INVPCID" "\14" "RTM" \
419 1.98.2.23 martin "\15" "QM" "\16" "FPUCSDS" "\17" "MPX" "\20" "PQE" \
420 1.98.2.23 martin "\21" "AVX512F" "\22" "AVX512DQ" "\23" "RDSEED" "\24" "ADX" \
421 1.98.2.1 martin "\25" "SMAP" "\26" "AVX512_IFMA" "\30" "CLFLUSHOPT" \
422 1.98.2.23 martin "\31" "CLWB" "\32" "PT" "\33" "AVX512PF" "\34" "AVX512ER" \
423 1.90 msaitoh "\35" "AVX512CD""\36" "SHA" "\37" "AVX512BW" "\40" "AVX512VL"
424 1.63 yamt
425 1.98.2.22 martin /* %ecx = 0, %ecx */
426 1.98.2.2 martin #define CPUID_SEF_PREFETCHWT1 __BIT(0) /* PREFETCHWT1 instruction */
427 1.98.2.2 martin #define CPUID_SEF_AVX512_VBMI __BIT(1) /* AVX-512 Vector Byte Manipulation */
428 1.98.2.2 martin #define CPUID_SEF_UMIP __BIT(2) /* User-Mode Instruction prevention */
429 1.98.2.2 martin #define CPUID_SEF_PKU __BIT(3) /* Protection Keys for User-mode pages */
430 1.98.2.2 martin #define CPUID_SEF_OSPKE __BIT(4) /* OS has set CR4.PKE to ena. protec. keys */
431 1.98.2.10 martin #define CPUID_SEF_WAITPKG __BIT(5) /* TPAUSE,UMONITOR,UMWAIT */
432 1.98.2.2 martin #define CPUID_SEF_AVX512_VBMI2 __BIT(6) /* AVX-512 Vector Byte Manipulation 2 */
433 1.98.2.22 martin #define CPUID_SEF_CET_SS __BIT(7) /* CET Shadow Stack */
434 1.98.2.23 martin #define CPUID_SEF_GFNI __BIT(8) /* Galois Field instructions */
435 1.98.2.23 martin #define CPUID_SEF_VAES __BIT(9) /* Vector AES instruction set */
436 1.98.2.23 martin #define CPUID_SEF_VPCLMULQDQ __BIT(10) /* CLMUL instruction set */
437 1.98.2.23 martin #define CPUID_SEF_AVX512_VNNI __BIT(11) /* Vector Neural Network Instruction */
438 1.98.2.23 martin #define CPUID_SEF_AVX512_BITALG __BIT(12) /* BITALG instructions */
439 1.98.2.22 martin #define CPUID_SEF_TME_EN __BIT(13) /* Total Memory Encryption */
440 1.98.2.23 martin #define CPUID_SEF_AVX512_VPOPCNTDQ __BIT(14) /* Vector Population Count D/Q */
441 1.98.2.22 martin #define CPUID_SEF_LA57 __BIT(16) /* 57bit linear addr & 5LVL paging */
442 1.98.2.8 martin #define CPUID_SEF_MAWAU __BITS(21, 17) /* MAWAU for BND{LD,ST}X */
443 1.98.2.4 martin #define CPUID_SEF_RDPID __BIT(22) /* RDPID and IA32_TSC_AUX */
444 1.98.2.22 martin #define CPUID_SEF_KL __BIT(23) /* Key Locker */
445 1.98.2.10 martin #define CPUID_SEF_CLDEMOTE __BIT(25) /* Cache line demote */
446 1.98.2.10 martin #define CPUID_SEF_MOVDIRI __BIT(27) /* MOVDIRI instruction */
447 1.98.2.10 martin #define CPUID_SEF_MOVDIR64B __BIT(28) /* MOVDIR64B instruction */
448 1.98.2.25 martin #define CPUID_SEF_ENQCMD __BIT(29) /* Enqueue Stores */
449 1.98.2.2 martin #define CPUID_SEF_SGXLC __BIT(30) /* SGX Launch Configuration */
450 1.98.2.23 martin #define CPUID_SEF_PKS __BIT(31) /* Protection Keys for kern-mode pages */
451 1.82 msaitoh
452 1.98.2.23 martin #define CPUID_SEF_FLAGS1 "\177\20" \
453 1.98.2.23 martin "b\0PREFETCHWT1\0" "b\1AVX512_VBMI\0" "b\2UMIP\0" "b\3PKU\0" \
454 1.98.2.23 martin "b\4OSPKE\0" "b\5WAITPKG\0" "b\6AVX512_VBMI2\0" "b\7CET_SS\0" \
455 1.98.2.8 martin "b\10GFNI\0" "b\11VAES\0" "b\12VPCLMULQDQ\0" "b\13AVX512_VNNI\0"\
456 1.98.2.23 martin "b\14AVX512_BITALG\0" "b\15TME_EN\0" "b\16AVX512_VPOPCNTDQ\0" \
457 1.98.2.23 martin "b\20LA57\0" \
458 1.98.2.23 martin "f\21\5MAWAU\0" "b\26RDPID\0" "b\27KL\0" \
459 1.98.2.23 martin "b\31CLDEMOTE\0" "b\33MOVDIRI\0" \
460 1.98.2.25 martin "b\34MOVDIR64B\0" "b\35ENQCMD\0" "b\36SGXLC\0" "b\37PKS\0"
461 1.82 msaitoh
462 1.98.2.22 martin /* %ecx = 0, %edx */
463 1.98.2.25 martin #define CPUID_SEF_SGX_KEYS __BIT(1) /* Attestation support for SGX */
464 1.98.2.23 martin #define CPUID_SEF_AVX512_4VNNIW __BIT(2) /* AVX512 4-reg Neural Network ins */
465 1.98.2.23 martin #define CPUID_SEF_AVX512_4FMAPS __BIT(3) /* AVX512 4-reg Mult Accum Single precision */
466 1.98.2.24 martin #define CPUID_SEF_FSRM __BIT(4) /* Fast Short Rep Move */
467 1.98.2.25 martin #define CPUID_SEF_UINTR __BIT(5) /* User Interrupts */
468 1.98.2.23 martin #define CPUID_SEF_AVX512_VP2INTERSECT __BIT(8) /* AVX512 VP2INTERSECT */
469 1.98.2.20 martin #define CPUID_SEF_SRBDS_CTRL __BIT(9) /* IA32_MCU_OPT_CTRL */
470 1.98.2.23 martin #define CPUID_SEF_MD_CLEAR __BIT(10) /* VERW clears CPU buffers */
471 1.98.2.25 martin #define CPUID_SEF_RTM_ALWAYS_ABORT __BIT(11) /* XBEGIN immediately abort */
472 1.98.2.25 martin #define CPUID_SEF_RTM_FORCE_ABORT __BIT(13) /* MSR_TSX_FORCE_ABORT bit 0 */
473 1.98.2.22 martin #define CPUID_SEF_SERIALIZE __BIT(14) /* SERIALIZE instruction */
474 1.98.2.17 martin #define CPUID_SEF_HYBRID __BIT(15) /* Hybrid part */
475 1.98.2.19 martin #define CPUID_SEF_TSXLDTRK __BIT(16) /* TSX suspend load addr tracking */
476 1.98.2.22 martin #define CPUID_SEF_PCONFIG __BIT(18) /* Platform CONFIGuration */
477 1.98.2.23 martin #define CPUID_SEF_ARCH_LBR __BIT(19) /* Architectural LBR */
478 1.98.2.17 martin #define CPUID_SEF_CET_IBT __BIT(20) /* CET Indirect Branch Tracking */
479 1.98.2.25 martin #define CPUID_SEF_AMX_BF16 __BIT(22) /* AMX bfloat16 */
480 1.98.2.25 martin #define CPUID_SEF_AVX512_FP16 __BIT(23) /* AVX512 FP16 */
481 1.98.2.25 martin #define CPUID_SEF_AMX_TILE __BIT(24) /* Tile architecture */
482 1.98.2.25 martin #define CPUID_SEF_AMX_INT8 __BIT(25) /* AMX 8bit interger */
483 1.98.2.2 martin #define CPUID_SEF_IBRS __BIT(26) /* IBRS / IBPB Speculation Control */
484 1.98.2.2 martin #define CPUID_SEF_STIBP __BIT(27) /* STIBP Speculation Control */
485 1.98.2.7 martin #define CPUID_SEF_L1D_FLUSH __BIT(28) /* IA32_FLUSH_CMD MSR */
486 1.98.2.2 martin #define CPUID_SEF_ARCH_CAP __BIT(29) /* IA32_ARCH_CAPABILITIES */
487 1.98.2.10 martin #define CPUID_SEF_CORE_CAP __BIT(30) /* IA32_CORE_CAPABILITIES */
488 1.98.2.5 martin #define CPUID_SEF_SSBD __BIT(31) /* Speculative Store Bypass Disable */
489 1.98.2.1 martin
490 1.98.2.25 martin #define CPUID_SEF_FLAGS2 "\20" \
491 1.98.2.25 martin "\2SGX_KEYS" "\3AVX512_4VNNIW" "\4AVX512_4FMAPS" \
492 1.98.2.25 martin "\5FSRM" "\6UINTR" \
493 1.98.2.25 martin "\11VP2INTERSECT" "\12SRBDS_CTRL" "\13MD_CLEAR" "\14RTM_ALWAYS_ABORT" \
494 1.98.2.25 martin "\16RTM_FORCE_ABORT" "\17SERIALIZE" "\20HYBRID" \
495 1.98.2.25 martin "\21" "TSXLDTRK" "\23" "PCONFIG" "\24" "ARCH_LBR" \
496 1.98.2.25 martin "\25CET_IBT" "\27AMX_BF16" "\30AVX512_FP16" \
497 1.98.2.25 martin "\31AMX_TILE" "\32AMX_INT8" "\33IBRS" "\34STIBP" \
498 1.98.2.23 martin "\35" "L1D_FLUSH" "\36" "ARCH_CAP" "\37CORE_CAP" "\40" "SSBD"
499 1.98.2.1 martin
500 1.98.2.22 martin /* %ecx = 1, %eax */
501 1.98.2.23 martin #define CPUID_SEF_AVXVNNI __BIT(4) /* AVX version of VNNI */
502 1.98.2.22 martin #define CPUID_SEF_AVX512_BF16 __BIT(5)
503 1.98.2.23 martin #define CPUID_SEF_FZLRMS __BIT(10) /* fast zero-length REP MOVSB */
504 1.98.2.23 martin #define CPUID_SEF_FSRSB __BIT(11) /* fast short REP STOSB */
505 1.98.2.23 martin #define CPUID_SEF_FSRCS __BIT(12) /* fast short REP CMPSB, REP SCASB */
506 1.98.2.23 martin #define CPUID_SEF_HRESET __BIT(22) /* HREST & IA32_HRESET_ENABLE MSR */
507 1.98.2.23 martin #define CPUID_SEF_LAM __BIT(26) /* Linear Address Masking */
508 1.98.2.23 martin
509 1.98.2.23 martin #define CPUID_SEF1_FLAGS_A "\20" \
510 1.98.2.23 martin "\5" "AVXVNNI" "\6" "AVX512_BF16" \
511 1.98.2.23 martin "\13" "FZLRMS" "\14" "FSRSB" \
512 1.98.2.23 martin "\15" "FSRCS" "\27" "HRESET" \
513 1.98.2.23 martin "\31" "LAM"
514 1.98.2.23 martin
515 1.98.2.23 martin /* %ecx = 1, %ebx */
516 1.98.2.24 martin #define CPUID_SEF_INTEL_PPIN __BIT(0) /* IA32_PPIN & IA32_PPIN_CTL MSRs */
517 1.98.2.23 martin
518 1.98.2.23 martin #define CPUID_SEF1_FLAGS_B "\20" \
519 1.98.2.23 martin "\1" "PPIN"
520 1.98.2.23 martin
521 1.98.2.25 martin /* %ecx = 1, %edx */
522 1.98.2.25 martin #define CPUID_SEF_CET_SSS __BIT(18) /* CET Supervisor Shadow Stack */
523 1.98.2.25 martin
524 1.98.2.25 martin #define CPUID_SEF1_FLAGS_D "\20" \
525 1.98.2.25 martin "\23CET_SSS"
526 1.98.2.25 martin
527 1.98.2.25 martin /* %ecx = 2, %edx */
528 1.98.2.25 martin #define CPUID_SEF_PSFD __BIT(0) /* Fast Forwarding Predictor Dis. */
529 1.98.2.25 martin #define CPUID_SEF_IPRED_CTRL __BIT(1) /* IPRED_DIS */
530 1.98.2.25 martin #define CPUID_SEF_RRSBA_CTRL __BIT(2) /* RRSBA for CPL3 */
531 1.98.2.25 martin #define CPUID_SEF_DDPD_U __BIT(3) /* Data Dependent Prefetcher */
532 1.98.2.25 martin #define CPUID_SEF_BHI_CTRL __BIT(4) /* BHI_DIS_S */
533 1.98.2.25 martin #define CPUID_SEF_MCDT_NO __BIT(5) /* !MXCSR Config Dependent Timing */
534 1.98.2.25 martin
535 1.98.2.25 martin #define CPUID_SEF2_FLAGS_D "\20" \
536 1.98.2.25 martin "\1PSFD" "\2IPRED_CTRL" "\3RRSBA_CTRL" "\4DDPD_U" \
537 1.98.2.25 martin "\5BHI_CTRL" "\6MCDT_NO"
538 1.98.2.25 martin
539 1.70 msaitoh /*
540 1.98.2.23 martin * Intel CPUID Architectural Performance Monitoring.
541 1.98.2.23 martin * CPUID Fn0000000a
542 1.98.2.8 martin *
543 1.98.2.8 martin * See also src/usr.sbin/tprof/arch/tprof_x86.c
544 1.98.2.8 martin */
545 1.98.2.8 martin
546 1.98.2.8 martin /* %eax */
547 1.98.2.8 martin #define CPUID_PERF_VERSION __BITS(7, 0) /* Version ID */
548 1.98.2.8 martin #define CPUID_PERF_NGPPC __BITS(15, 8) /* Num of G.P. perf counter */
549 1.98.2.8 martin #define CPUID_PERF_NBWGPPC __BITS(23, 16) /* Bit width of G.P. perfcnt */
550 1.98.2.8 martin #define CPUID_PERF_BVECLEN __BITS(31, 24) /* Length of EBX bit vector */
551 1.98.2.8 martin
552 1.98.2.8 martin #define CPUID_PERF_FLAGS0 "\177\20" \
553 1.98.2.8 martin "f\0\10VERSION\0" "f\10\10GPCounter\0" \
554 1.98.2.8 martin "f\20\10GPBitwidth\0" "f\30\10Vectorlen\0"
555 1.98.2.8 martin
556 1.98.2.8 martin /* %ebx */
557 1.98.2.8 martin #define CPUID_PERF_CORECYCL __BIT(0) /* No core cycle */
558 1.98.2.8 martin #define CPUID_PERF_INSTRETRY __BIT(1) /* No instruction retried */
559 1.98.2.8 martin #define CPUID_PERF_REFCYCL __BIT(2) /* No reference cycles */
560 1.98.2.8 martin #define CPUID_PERF_LLCREF __BIT(3) /* No LLCache reference */
561 1.98.2.8 martin #define CPUID_PERF_LLCMISS __BIT(4) /* No LLCache miss */
562 1.98.2.8 martin #define CPUID_PERF_BRINSRETR __BIT(5) /* No branch inst. retried */
563 1.98.2.8 martin #define CPUID_PERF_BRMISPRRETR __BIT(6) /* No branch mispredict retry */
564 1.98.2.24 martin #define CPUID_PERF_TOPDOWNSLOT __BIT(7) /* No top-down slots */
565 1.98.2.8 martin
566 1.98.2.24 martin #define CPUID_PERF_FLAGS1 "\177\20" \
567 1.98.2.24 martin "b\0CORECYCL\0" "b\1INST\0" "b\2REFCYCL\0" "b\3LLCREF\0" \
568 1.98.2.24 martin "b\4LLCMISS\0" "b\5BRINST\0" "b\6BRMISPR\0" "b\7TOPDOWNSLOT\0"
569 1.98.2.24 martin
570 1.98.2.24 martin /* %ecx */
571 1.98.2.24 martin
572 1.98.2.24 martin #define CPUID_PERF_FLAGS2 "\177\20" \
573 1.98.2.24 martin "b\0INST\0" "b\1CLK_CORETHREAD\0" "b\2CLK_REF_TSC\0" "b\3TOPDOWNSLOT\0"
574 1.98.2.8 martin
575 1.98.2.8 martin /* %edx */
576 1.98.2.8 martin #define CPUID_PERF_NFFPC __BITS(4, 0) /* Num of fixed-funct perfcnt */
577 1.98.2.8 martin #define CPUID_PERF_NBWFFPC __BITS(12, 5) /* Bit width of fixed-func pc */
578 1.98.2.23 martin #define CPUID_PERF_ANYTHREADDEPR __BIT(15) /* Any Thread deprecation */
579 1.98.2.8 martin
580 1.98.2.8 martin #define CPUID_PERF_FLAGS3 "\177\20" \
581 1.98.2.8 martin "f\0\5FixedFunc\0" "f\5\10FFBitwidth\0" "b\17ANYTHREADDEPR\0"
582 1.98.2.8 martin
583 1.98.2.8 martin /*
584 1.98.2.25 martin * Intel/AMD CPUID Extended Topology Enumeration.
585 1.98.2.23 martin * CPUID Fn0000000b
586 1.98.2.8 martin * %ecx == level number
587 1.98.2.8 martin * %eax: See below.
588 1.98.2.8 martin * %ebx: Number of logical processors at this level.
589 1.98.2.8 martin * %ecx: See below.
590 1.98.2.8 martin * %edx: x2APIC ID of the current logical processor.
591 1.98.2.8 martin */
592 1.98.2.8 martin /* %eax */
593 1.98.2.8 martin #define CPUID_TOP_SHIFTNUM __BITS(4, 0) /* Topology ID shift value */
594 1.98.2.8 martin /* %ecx */
595 1.98.2.8 martin #define CPUID_TOP_LVLNUM __BITS(7, 0) /* Level number */
596 1.98.2.8 martin #define CPUID_TOP_LVLTYPE __BITS(15, 8) /* Level type */
597 1.98.2.8 martin #define CPUID_TOP_LVLTYPE_INVAL 0 /* Invalid */
598 1.98.2.8 martin #define CPUID_TOP_LVLTYPE_SMT 1 /* SMT */
599 1.98.2.8 martin #define CPUID_TOP_LVLTYPE_CORE 2 /* Core */
600 1.98.2.8 martin
601 1.98.2.8 martin /*
602 1.98.2.23 martin * Intel/AMD CPUID Processor extended state Enumeration.
603 1.98.2.23 martin * CPUID Fn0000000d
604 1.70 msaitoh *
605 1.70 msaitoh * %ecx == 0: supported features info:
606 1.76 msaitoh * %eax: Valid bits of lower 32bits of XCR0
607 1.82 msaitoh * %ebx: Maximum save area size for features enabled in XCR0
608 1.89 maxv * %ecx: Maximum save area size for all cpu features
609 1.76 msaitoh * %edx: Valid bits of upper 32bits of XCR0
610 1.70 msaitoh *
611 1.76 msaitoh * %ecx == 1:
612 1.98.2.25 martin * %eax: See below
613 1.82 msaitoh * %ebx: Save area size for features enabled by XCR0 | IA32_XSS
614 1.82 msaitoh * %ecx: Valid bits of lower 32bits of IA32_XSS
615 1.82 msaitoh * %edx: Valid bits of upper 32bits of IA32_XSS
616 1.70 msaitoh *
617 1.70 msaitoh * %ecx >= 2: Save area details for XCR0 bit n
618 1.70 msaitoh * %eax: size of save area for this feature
619 1.70 msaitoh * %ebx: offset of save area for this feature
620 1.70 msaitoh * %ecx, %edx: reserved
621 1.76 msaitoh * All of %eax, %ebx, %ecx and %edx are zero for unsupported features.
622 1.70 msaitoh */
623 1.70 msaitoh
624 1.98.2.23 martin /* %ecx = 1, %eax */
625 1.98.2.24 martin #define CPUID_PES1_XSAVEOPT __BIT(0) /* xsaveopt instruction */
626 1.98.2.24 martin #define CPUID_PES1_XSAVEC __BIT(1) /* xsavec & compacted XRSTOR */
627 1.98.2.24 martin #define CPUID_PES1_XGETBV __BIT(2) /* xgetbv with ECX = 1 */
628 1.98.2.24 martin #define CPUID_PES1_XSAVES __BIT(3) /* xsaves/xrstors, IA32_XSS */
629 1.98.2.25 martin #define CPUID_PES1_XFD __BIT(4) /* eXtened Feature Disable */
630 1.70 msaitoh
631 1.98.2.23 martin #define CPUID_PES1_FLAGS "\20" \
632 1.98.2.25 martin "\1XSAVEOPT" "\2XSAVEC" "\3XGETBV" "\4XSAVES" \
633 1.98.2.25 martin "\5XFD"
634 1.70 msaitoh
635 1.98.2.2 martin /*
636 1.98.2.23 martin * Intel Deterministic Address Translation Parameter.
637 1.98.2.23 martin * CPUID Fn0000_0018
638 1.98.2.2 martin */
639 1.98.2.2 martin
640 1.98.2.2 martin /* %ecx=0 %eax __BITS(31, 0): the maximum input value of supported sub-leaf */
641 1.98.2.2 martin
642 1.98.2.2 martin /* %ebx */
643 1.98.2.2 martin #define CPUID_DATP_PGSIZE __BITS(3, 0) /* page size */
644 1.98.2.2 martin #define CPUID_DATP_PGSIZE_4KB __BIT(0) /* 4KB page support */
645 1.98.2.2 martin #define CPUID_DATP_PGSIZE_2MB __BIT(1) /* 2MB page support */
646 1.98.2.2 martin #define CPUID_DATP_PGSIZE_4MB __BIT(2) /* 4MB page support */
647 1.98.2.2 martin #define CPUID_DATP_PGSIZE_1GB __BIT(3) /* 1GB page support */
648 1.98.2.2 martin #define CPUID_DATP_PARTITIONING __BITS(10, 8) /* Partitioning */
649 1.98.2.2 martin #define CPUID_DATP_WAYS __BITS(31, 16) /* Ways of associativity */
650 1.98.2.2 martin
651 1.98.2.2 martin /* Number of sets: %ecx */
652 1.98.2.2 martin
653 1.98.2.2 martin /* %edx */
654 1.98.2.2 martin #define CPUID_DATP_TCTYPE __BITS(4, 0) /* Translation Cache type */
655 1.98.2.2 martin #define CPUID_DATP_TCTYPE_N 0 /* NULL (not valid) */
656 1.98.2.2 martin #define CPUID_DATP_TCTYPE_D 1 /* Data TLB */
657 1.98.2.2 martin #define CPUID_DATP_TCTYPE_I 2 /* Instruction TLB */
658 1.98.2.2 martin #define CPUID_DATP_TCTYPE_U 3 /* Unified TLB */
659 1.98.2.20 martin #define CPUID_DATP_TCTYPE_L 4 /* Load only TLB */
660 1.98.2.20 martin #define CPUID_DATP_TCTYPE_S 5 /* Store only TLB */
661 1.98.2.2 martin #define CPUID_DATP_TCLEVEL __BITS(7, 5) /* TLB level (start at 1) */
662 1.98.2.2 martin #define CPUID_DATP_FULLASSOC __BIT(8) /* Full associative */
663 1.98.2.24 martin #define CPUID_DATP_SHARING __BITS(25, 14) /* sharing */
664 1.98.2.2 martin
665 1.98.2.23 martin /*
666 1.98.2.25 martin * Intel Native Model ID Information Enumeration.
667 1.98.2.23 martin * CPUID Fn0000_001a
668 1.98.2.23 martin */
669 1.98.2.23 martin /* %eax */
670 1.98.2.23 martin #define CPUID_HYBRID_NATIVEID __BITS(23, 0) /* Native model ID */
671 1.98.2.23 martin #define CPUID_HYBRID_CORETYPE __BITS(31, 24) /* Core type */
672 1.98.2.23 martin #define CPUID_HYBRID_CORETYPE_ATOM 0x20 /* Atom */
673 1.98.2.23 martin #define CPUID_HYBRID_CORETYPE_CORE 0x40 /* Core */
674 1.98.2.2 martin
675 1.98.2.23 martin /*
676 1.98.2.25 martin * Intel Tile Information
677 1.98.2.25 martin * CPUID Fn0000_001d
678 1.98.2.25 martin * %ecx == 0: Main leaf
679 1.98.2.25 martin * %eax: max_palette
680 1.98.2.25 martin * %ecx == 1: Tile Palette1 Sub-leaf
681 1.98.2.25 martin * Tile palette 1
682 1.98.2.25 martin */
683 1.98.2.25 martin
684 1.98.2.25 martin /* %ecx */
685 1.98.2.25 martin #define CPUID_TILE_P1_TOTAL_B __BITS(15, 0)
686 1.98.2.25 martin #define CPUID_TILE_P1_B_PERTILE __BITS(31, 16)
687 1.98.2.25 martin #define CPUID_TILE_P1_B_PERLOW __BITS(15, 0)
688 1.98.2.25 martin #define CPUID_TILE_P1_MAXNAMES __BITS(31, 16)
689 1.98.2.25 martin #define CPUID_TILE_P1_MAXROWS __BITS(15, 0)
690 1.98.2.25 martin
691 1.98.2.25 martin /*
692 1.98.2.25 martin * Intel TMUL Information
693 1.98.2.25 martin * CPUID Fn0000_001e
694 1.98.2.25 martin */
695 1.98.2.25 martin
696 1.98.2.25 martin /* %ebx */
697 1.98.2.25 martin #define CPUID_TMUL_MAXK __BITS(7, 0) /* Rows or columns */
698 1.98.2.25 martin #define CPUID_TMUL_MAXN __BITS(23, 8) /* Column bytes */
699 1.98.2.25 martin
700 1.98.2.25 martin /*
701 1.98.2.23 martin * Intel extended features.
702 1.98.2.23 martin * CPUID Fn80000001
703 1.98.2.23 martin */
704 1.98.2.23 martin /* %edx */
705 1.98.2.25 martin #define CPUID_SYSCALL __BIT(11) /* SYSCALL/SYSRET */
706 1.98.2.25 martin #define CPUID_XD __BIT(20) /* Execute Disable (like CPUID_NOX) */
707 1.98.2.25 martin #define CPUID_PAGE1GB __BIT(26) /* 1GB Large Page Support */
708 1.98.2.25 martin #define CPUID_RDTSCP __BIT(27) /* Read TSC Pair Instruction */
709 1.98.2.25 martin #define CPUID_EM64T __BIT(29) /* Intel EM64T */
710 1.8 he
711 1.98.2.23 martin #define CPUID_INTEL_EXT_FLAGS "\20" \
712 1.61 dsl "\14" "SYSCALL/SYSRET" "\25" "XD" "\33" "P1GB" \
713 1.61 dsl "\34" "RDTSCP" "\36" "EM64T"
714 1.34 pgoyette
715 1.98.2.23 martin /* %ecx */
716 1.98.2.23 martin #define CPUID_LAHF __BIT(0) /* LAHF/SAHF in IA-32e mode, 64bit sub*/
717 1.98.2.23 martin /* __BIT(5) */ /* LZCNT. Same as AMD's CPUID_ABM */
718 1.98.2.23 martin #define CPUID_PREFETCHW __BIT(8) /* PREFETCHW */
719 1.34 pgoyette
720 1.89 maxv #define CPUID_INTEL_FLAGS4 "\20" \
721 1.68 msaitoh "\1" "LAHF" "\02" "B01" "\03" "B02" \
722 1.68 msaitoh "\06" "LZCNT" \
723 1.68 msaitoh "\11" "PREFETCHW"
724 1.1 fvdl
725 1.98.2.2 martin
726 1.98.2.23 martin /*
727 1.98.2.23 martin * AMD/VIA extended features.
728 1.98.2.23 martin * CPUID Fn80000001
729 1.98.2.23 martin */
730 1.98.2.23 martin /* %edx */
731 1.32 yamt /* CPUID_SYSCALL SYSCALL/SYSRET */
732 1.1 fvdl #define CPUID_MPC 0x00080000 /* Multiprocessing Capable */
733 1.5 drochner #define CPUID_NOX 0x00100000 /* No Execute Page Protection */
734 1.1 fvdl #define CPUID_MMXX 0x00400000 /* AMD MMX Extensions */
735 1.98.2.4 martin /* CPUID_MMX MMX supported */
736 1.98.2.4 martin /* CPUID_FXSR fast FP/MMX save/restore */
737 1.27 pgoyette #define CPUID_FFXSR 0x02000000 /* FXSAVE/FXSTOR Extensions */
738 1.98.2.22 martin /* CPUID_PAGE1GB 1GB Large Page Support */
739 1.60 drochner /* CPUID_RDTSCP Read TSC Pair Instruction */
740 1.32 yamt /* CPUID_EM64T Long mode */
741 1.1 fvdl #define CPUID_3DNOW2 0x40000000 /* 3DNow! Instruction Extension */
742 1.1 fvdl #define CPUID_3DNOW 0x80000000 /* 3DNow! Instructions */
743 1.1 fvdl
744 1.98.2.23 martin #define CPUID_EXT_FLAGS "\20" \
745 1.98.2.4 martin "\14" "SYSCALL/SYSRET" \
746 1.98.2.4 martin "\24" "MPC" \
747 1.98.2.4 martin "\25" "NOX" "\27" "MMXX" "\30" "MMX" \
748 1.98.2.4 martin "\31" "FXSR" "\32" "FFXSR" "\33" "P1GB" "\34" "RDTSCP" \
749 1.98.2.4 martin "\36" "LONG" "\37" "3DNOW2" "\40" "3DNOW"
750 1.1 fvdl
751 1.98.2.23 martin /* %ecx (AMD) */
752 1.53 njoly /* CPUID_LAHF LAHF/SAHF instruction */
753 1.98.2.23 martin #define CPUID_CMPLEGACY __BIT(1) /* Compare Legacy */
754 1.98.2.23 martin #define CPUID_SVM __BIT(2) /* Secure Virtual Machine */
755 1.98.2.23 martin #define CPUID_EAPIC __BIT(3) /* Extended APIC space */
756 1.98.2.23 martin #define CPUID_ALTMOVCR0 __BIT(4) /* Lock Mov Cr0 */
757 1.98.2.23 martin #define CPUID_ABM __BIT(5) /* LZCNT instruction */
758 1.98.2.23 martin #define CPUID_SSE4A __BIT(6) /* SSE4A instruction set */
759 1.98.2.23 martin #define CPUID_MISALIGNSSE __BIT(7) /* Misaligned SSE */
760 1.98.2.23 martin #define CPUID_3DNOWPF __BIT(8) /* 3DNow Prefetch */
761 1.98.2.23 martin #define CPUID_OSVW __BIT(9) /* OS visible workarounds */
762 1.98.2.23 martin #define CPUID_IBS __BIT(10) /* Instruction Based Sampling */
763 1.98.2.23 martin #define CPUID_XOP __BIT(11) /* XOP instruction set */
764 1.98.2.23 martin #define CPUID_SKINIT __BIT(12) /* SKINIT */
765 1.98.2.23 martin #define CPUID_WDT __BIT(13) /* watchdog timer support */
766 1.98.2.23 martin #define CPUID_LWP __BIT(15) /* Light Weight Profiling */
767 1.98.2.23 martin #define CPUID_FMA4 __BIT(16) /* FMA4 instructions */
768 1.98.2.23 martin #define CPUID_TCE __BIT(17) /* Translation cache Extension */
769 1.98.2.23 martin #define CPUID_NODEID __BIT(19) /* NodeID MSR available */
770 1.98.2.23 martin #define CPUID_TBM __BIT(21) /* TBM instructions */
771 1.98.2.23 martin #define CPUID_TOPOEXT __BIT(22) /* cpuid Topology Extension */
772 1.98.2.23 martin #define CPUID_PCEC __BIT(23) /* Perf Ctr Ext Core */
773 1.98.2.23 martin #define CPUID_PCENB __BIT(24) /* Perf Ctr Ext NB */
774 1.98.2.23 martin #define CPUID_SPM __BIT(25) /* Stream Perf Mon */
775 1.98.2.23 martin #define CPUID_DBE __BIT(26) /* Data Breakpoint Extension */
776 1.98.2.23 martin #define CPUID_PTSC __BIT(27) /* PerfTsc */
777 1.98.2.23 martin #define CPUID_L2IPERFC __BIT(28) /* L2I performance counter Extension */
778 1.98.2.23 martin #define CPUID_MWAITX __BIT(29) /* MWAITX/MONITORX support */
779 1.98.2.23 martin #define CPUID_ADDRMASKEXT __BIT(30) /* Breakpoint Addressing Mask ext. */
780 1.28 cegger
781 1.98.2.23 martin #define CPUID_AMD_FLAGS4 "\20" \
782 1.98.2.23 martin "\1" "LAHF" "\2" "CMPLEGACY" "\3" "SVM" "\4" "EAPIC" \
783 1.61 dsl "\5" "ALTMOVCR0" "\6" "LZCNT" "\7" "SSE4A" "\10" "MISALIGNSSE" \
784 1.98.2.23 martin "\11" "3DNOWPREFETCH" \
785 1.98.2.23 martin "\12" "OSVW" "\13" "IBS" "\14" "XOP" \
786 1.98.2.23 martin "\15" "SKINIT" "\16" "WDT" "\17" "B14" "\20" "LWP" \
787 1.98.2.23 martin "\21" "FMA4" "\22" "TCE" "\23" "B18" "\24" "NodeID" \
788 1.98.2.23 martin "\25" "B20" "\26" "TBM" "\27" "TopoExt" "\30" "PCExtC" \
789 1.98.2.23 martin "\31" "PCExtNB" "\32" "StrmPM" "\33" "DBExt" "\34" "PerfTsc" \
790 1.98.2.23 martin "\35" "L2IPERFC" "\36" "MWAITX" "\37" "AddrMaskExt" "\40" "B31"
791 1.30 cegger
792 1.30 cegger /*
793 1.98.2.25 martin * Advanced Power Management and RAS.
794 1.98.2.23 martin * CPUID Fn8000_0007
795 1.98.2.19 martin *
796 1.98.2.19 martin * Only ITSC is for both Intel and AMD. Others are only for AMD.
797 1.98.2.25 martin *
798 1.98.2.25 martin * %ebx: RAS capabilities. See below.
799 1.98.2.25 martin * %ecx: Processor Power Monitoring Interface.
800 1.98.2.25 martin * %edx: See below.
801 1.98.2.25 martin *
802 1.30 cegger */
803 1.98.2.25 martin /* %ebx */
804 1.98.2.25 martin #define CPUID_RAS_OVFL_RECOV __BIT(0) /* MCA Overflow Recovery */
805 1.98.2.25 martin #define CPUID_RAS_SUCCOR __BIT(1) /* Sw UnCorr. err. COntainment & Recovery */
806 1.98.2.25 martin #define CPUID_RAS_MCAX __BIT(3) /* MCA Extension */
807 1.98.2.25 martin
808 1.98.2.25 martin #define CPUID_RAS_FLAGS "\20" \
809 1.98.2.25 martin "\1OVFL_RECOV" "\2SUCCOR" "\4" "MCAX"
810 1.98.2.25 martin
811 1.98.2.23 martin /* %edx */
812 1.98.2.23 martin #define CPUID_APM_TS __BIT(0) /* Temperature Sensor */
813 1.98.2.23 martin #define CPUID_APM_FID __BIT(1) /* Frequency ID control */
814 1.98.2.23 martin #define CPUID_APM_VID __BIT(2) /* Voltage ID control */
815 1.98.2.23 martin #define CPUID_APM_TTP __BIT(3) /* THERMTRIP (PCI F3xE4 register) */
816 1.98.2.23 martin #define CPUID_APM_HTC __BIT(4) /* Hardware thermal control (HTC) */
817 1.98.2.23 martin #define CPUID_APM_STC __BIT(5) /* Software thermal control (STC) */
818 1.98.2.23 martin #define CPUID_APM_100 __BIT(6) /* 100MHz multiplier control */
819 1.98.2.23 martin #define CPUID_APM_HWP __BIT(7) /* HW P-State control */
820 1.98.2.23 martin #define CPUID_APM_ITSC __BIT(8) /* Invariant TSC */
821 1.98.2.23 martin #define CPUID_APM_CPB __BIT(9) /* Core Performance Boost */
822 1.98.2.23 martin #define CPUID_APM_EFF __BIT(10) /* Effective Frequency (read-only) */
823 1.98.2.23 martin #define CPUID_APM_PROCFI __BIT(11) /* Processor Feedback Interface */
824 1.98.2.23 martin #define CPUID_APM_PROCPR __BIT(12) /* Processor Power Reporting */
825 1.98.2.23 martin #define CPUID_APM_CONNSTBY __BIT(13) /* Connected Standby */
826 1.98.2.23 martin #define CPUID_APM_RAPL __BIT(14) /* Running Average Power Limit */
827 1.98.2.14 martin
828 1.98.2.14 martin #define CPUID_APM_FLAGS "\20" \
829 1.98.2.14 martin "\1" "TS" "\2" "FID" "\3" "VID" "\4" "TTP" \
830 1.98.2.14 martin "\5" "HTC" "\6" "STC" "\7" "100" "\10" "HWP" \
831 1.98.2.19 martin "\11" "ITSC" "\12" "CPB" "\13" "EffFreq" "\14" "PROCFI" \
832 1.98.2.14 martin "\15" "PROCPR" "\16" "CONNSTBY" "\17" "RAPL"
833 1.30 cegger
834 1.98.2.18 martin /*
835 1.98.2.23 martin * AMD Processor Capacity Parameters and Extended Features.
836 1.98.2.18 martin * CPUID Fn8000_0008
837 1.98.2.18 martin * %eax: Long Mode Size Identifiers
838 1.98.2.18 martin * %ebx: Extended Feature Identifiers
839 1.98.2.18 martin * %ecx: Size Identifiers
840 1.98.2.20 martin * %edx: RDPRU Register Identifier Range
841 1.98.2.18 martin */
842 1.98.2.18 martin
843 1.98.2.18 martin /* %ebx */
844 1.98.2.23 martin #define CPUID_CAPEX_CLZERO __BIT(0) /* CLZERO instruction */
845 1.98.2.23 martin #define CPUID_CAPEX_IRPERF __BIT(1) /* InstRetCntMsr */
846 1.98.2.23 martin #define CPUID_CAPEX_XSAVEERPTR __BIT(2) /* RstrFpErrPtrs by XRSTOR */
847 1.98.2.26 martin #define CPUID_CAPEX_INVLPGB __BIT(3) /* INVLPGB instruction */
848 1.98.2.23 martin #define CPUID_CAPEX_RDPRU __BIT(4) /* RDPRU instruction */
849 1.98.2.24 martin #define CPUID_CAPEX_MBE __BIT(6) /* Memory Bandwidth Enforcement */
850 1.98.2.23 martin #define CPUID_CAPEX_MCOMMIT __BIT(8) /* MCOMMIT instruction */
851 1.98.2.23 martin #define CPUID_CAPEX_WBNOINVD __BIT(9) /* WBNOINVD instruction */
852 1.98.2.23 martin #define CPUID_CAPEX_IBPB __BIT(12) /* Speculation Control IBPB */
853 1.98.2.23 martin #define CPUID_CAPEX_INT_WBINVD __BIT(13) /* Interruptable WB[NO]INVD */
854 1.98.2.23 martin #define CPUID_CAPEX_IBRS __BIT(14) /* Speculation Control IBRS */
855 1.98.2.23 martin #define CPUID_CAPEX_STIBP __BIT(15) /* Speculation Control STIBP */
856 1.98.2.23 martin #define CPUID_CAPEX_IBRS_ALWAYSON __BIT(16) /* IBRS always on mode */
857 1.98.2.23 martin #define CPUID_CAPEX_STIBP_ALWAYSON __BIT(17) /* STIBP always on mode */
858 1.98.2.23 martin #define CPUID_CAPEX_PREFER_IBRS __BIT(18) /* IBRS preferred */
859 1.98.2.23 martin #define CPUID_CAPEX_IBRS_SAMEMODE __BIT(19) /* IBRS same speculation limits */
860 1.98.2.23 martin #define CPUID_CAPEX_EFER_LSMSLE_UN __BIT(20) /* EFER.LMSLE is unsupported */
861 1.98.2.24 martin #define CPUID_CAPEX_AMD_PPIN __BIT(23) /* Protected Processor Inventory Number */
862 1.98.2.23 martin #define CPUID_CAPEX_SSBD __BIT(24) /* Speculation Control SSBD */
863 1.98.2.23 martin #define CPUID_CAPEX_VIRT_SSBD __BIT(25) /* Virt Spec Control SSBD */
864 1.98.2.23 martin #define CPUID_CAPEX_SSB_NO __BIT(26) /* SSBD not required */
865 1.98.2.24 martin #define CPUID_CAPEX_CPPC __BIT(27) /* Collaborative Processor Perf. Control */
866 1.98.2.23 martin #define CPUID_CAPEX_PSFD __BIT(28) /* Predictive Store Forward Dis */
867 1.98.2.25 martin #define CPUID_CAPEX_BTC_NO __BIT(29) /* Branch Type Confusion NO */
868 1.98.2.23 martin
869 1.98.2.23 martin #define CPUID_CAPEX_FLAGS "\20" \
870 1.98.2.26 martin "\1CLZERO" "\2IRPERF" "\3XSAVEERPTR" "\4INVLPGB" \
871 1.98.2.24 martin "\5RDPRU" "\7MBE" \
872 1.98.2.23 martin "\11MCOMMIT" "\12WBNOINVD" "\13B10" \
873 1.98.2.23 martin "\15IBPB" "\16INT_WBINVD" "\17IBRS" "\20STIBP" \
874 1.98.2.23 martin "\21IBRS_ALWAYSON" "\22STIBP_ALWAYSON" "\23PREFER_IBRS" \
875 1.98.2.23 martin "\24IBRS_SAMEMODE" \
876 1.98.2.24 martin "\25EFER_LSMSLE_UN" "\30PPIN" \
877 1.98.2.24 martin "\31SSBD" "\32VIRT_SSBD" "\33SSB_NO" "\34CPPC" \
878 1.98.2.25 martin "\35PSFD" "\36BTC_NO"
879 1.98.2.18 martin
880 1.98.2.22 martin /* %ecx */
881 1.98.2.24 martin #define CPUID_CAPEX_PerfTscSize __BITS(17,16) /* Perf. tstamp counter size */
882 1.98.2.24 martin #define CPUID_CAPEX_ApicIdSize __BITS(15,12) /* APIC ID Size */
883 1.98.2.24 martin #define CPUID_CAPEX_NC __BITS(7,0) /* Number of threads - 1 */
884 1.98.2.22 martin
885 1.98.2.23 martin /*
886 1.98.2.23 martin * AMD SVM Revision and Feature.
887 1.98.2.23 martin * CPUID Fn8000_000a
888 1.98.2.23 martin */
889 1.98.2.18 martin
890 1.98.2.23 martin /* %eax: SVM revision */
891 1.98.2.22 martin #define CPUID_AMD_SVM_REV __BITS(7,0)
892 1.98.2.22 martin
893 1.98.2.23 martin /* %edx: SVM features */
894 1.98.2.23 martin #define CPUID_AMD_SVM_NP __BIT(0) /* Nested Paging */
895 1.98.2.23 martin #define CPUID_AMD_SVM_LbrVirt __BIT(1) /* LBR virtualization */
896 1.98.2.23 martin #define CPUID_AMD_SVM_SVML __BIT(2) /* SVM Lock */
897 1.98.2.23 martin #define CPUID_AMD_SVM_NRIPS __BIT(3) /* NRIP Save on #VMEXIT */
898 1.98.2.23 martin #define CPUID_AMD_SVM_TSCRateCtrl __BIT(4) /* MSR-based TSC rate ctrl */
899 1.98.2.23 martin #define CPUID_AMD_SVM_VMCBCleanBits __BIT(5) /* VMCB Clean Bits support */
900 1.98.2.23 martin #define CPUID_AMD_SVM_FlushByASID __BIT(6) /* Flush by ASID */
901 1.98.2.23 martin #define CPUID_AMD_SVM_DecodeAssist __BIT(7) /* Decode Assists support */
902 1.98.2.23 martin #define CPUID_AMD_SVM_PauseFilter __BIT(10) /* PAUSE intercept filter */
903 1.98.2.23 martin #define CPUID_AMD_SVM_PFThreshold __BIT(12) /* PAUSE filter threshold */
904 1.98.2.23 martin #define CPUID_AMD_SVM_AVIC __BIT(13) /* Advanced Virt. Intr. Ctrl */
905 1.98.2.23 martin #define CPUID_AMD_SVM_V_VMSAVE_VMLOAD __BIT(15) /* Virtual VM{SAVE/LOAD} */
906 1.98.2.23 martin #define CPUID_AMD_SVM_vGIF __BIT(16) /* Virtualized GIF */
907 1.98.2.23 martin #define CPUID_AMD_SVM_GMET __BIT(17) /* Guest Mode Execution Trap */
908 1.98.2.25 martin #define CPUID_AMD_SVM_X2AVIC __BIT(18) /* Virt. Intr. Ctrl 4 x2APIC */
909 1.98.2.23 martin #define CPUID_AMD_SVM_SSSCHECK __BIT(19) /* Shadow Stack restrictions */
910 1.98.2.23 martin #define CPUID_AMD_SVM_SPEC_CTRL __BIT(20) /* SPEC_CTRL virtualization */
911 1.98.2.25 martin #define CPUID_AMD_SVM_ROGPT __BIT(21) /* Read-Only Guest PTable */
912 1.98.2.24 martin #define CPUID_AMD_SVM_HOST_MCE_OVERRIDE __BIT(23) /* #MC intercept */
913 1.98.2.23 martin #define CPUID_AMD_SVM_TLBICTL __BIT(24) /* TLB Intercept Control */
914 1.98.2.25 martin #define CPUID_AMD_SVM_VNMI __BIT(25) /* NMI Virtualization */
915 1.98.2.25 martin #define CPUID_AMD_SVM_IBSVIRT __BIT(26) /* IBS Virtualization */
916 1.98.2.26 martin #define CPUID_AMD_SVM_XLVTOFFFLTCHG __BIT(27) /* Ext LVToffset FLT changed */
917 1.98.2.26 martin #define CPUID_AMD_SVM_VMCBADRCHKCHG __BIT(28) /* VMCB addr check changed */
918 1.98.2.26 martin
919 1.98.2.20 martin
920 1.98.2.20 martin #define CPUID_AMD_SVM_FLAGS "\20" \
921 1.98.2.1 martin "\1" "NP" "\2" "LbrVirt" "\3" "SVML" "\4" "NRIPS" \
922 1.98.2.1 martin "\5" "TSCRate" "\6" "VMCBCleanBits" \
923 1.98.2.1 martin "\7" "FlushByASID" "\10" "DecodeAssist" \
924 1.98.2.18 martin "\11" "B08" "\12" "B09" "\13" "PauseFilter" "\14" "B11" \
925 1.98.2.1 martin "\15" "PFThreshold" "\16" "AVIC" "\17" "B14" \
926 1.98.2.1 martin "\20" "V_VMSAVE_VMLOAD" \
927 1.98.2.25 martin "\21" "VGIF" "\22" "GMET" "\23x2AVIC" "\24SSSCHECK" \
928 1.98.2.25 martin "\25" "SPEC_CTRL" "\26" "ROGPT" "\30HOST_MCE_OVERRIDE" \
929 1.98.2.26 martin "\31" "TLBICTL" "\32VNMI" "\33IBSVIRT" "\34ExtLvtOffsetFaultChg" \
930 1.98.2.26 martin "\35VmcbAddrChkChg"
931 1.70 msaitoh
932 1.4 soren /*
933 1.98.2.25 martin * AMD Instruction-Based Sampling Capabilities.
934 1.98.2.25 martin * CPUID Fn8000_001b
935 1.98.2.25 martin */
936 1.98.2.25 martin /* %eax */
937 1.98.2.25 martin #define CPUID_IBS_FFV __BIT(0) /* Feature Flags Valid */
938 1.98.2.25 martin #define CPUID_IBS_FETCHSUM __BIT(1) /* Fetch Sampling */
939 1.98.2.25 martin #define CPUID_IBS_OPSAM __BIT(2) /* execution SAMpling */
940 1.98.2.25 martin #define CPUID_IBS_RDWROPCNT __BIT(3) /* Read Write of Op Counter */
941 1.98.2.25 martin #define CPUID_IBS_OPCNT __BIT(4) /* OP CouNTing mode */
942 1.98.2.25 martin #define CPUID_IBS_BRNTRGT __BIT(5) /* Branch Target */
943 1.98.2.25 martin #define CPUID_IBS_OPCNTEXT __BIT(6) /* OpCurCnt and OpMaxCnt extended */
944 1.98.2.25 martin #define CPUID_IBS_RIPINVALIDCHK __BIT(7) /* Invalid RIP indication */
945 1.98.2.25 martin #define CPUID_IBS_OPBRNFUSE __BIT(8) /* Fused branch micro-op indicate */
946 1.98.2.25 martin #define CPUID_IBS_FETCHCTLEXTD __BIT(9) /* IC_IBS_EXTD_CTL MSR */
947 1.98.2.25 martin #define CPUID_IBS_OPDATA4 __BIT(10) /* IBS op data 4 MSR */
948 1.98.2.25 martin #define CPUID_IBS_L3MISSFILT __BIT(11) /* L3 Miss Filtering */
949 1.98.2.25 martin
950 1.98.2.25 martin #define CPUID_IBS_FLAGS "\20" \
951 1.98.2.25 martin "\1IBSFFV" "\2FetchSam" "\3OpSam" "\4RdWrOpCnt" \
952 1.98.2.25 martin "\5OpCnt" "\6BrnTrgt" "\7OpCntExt" "\10RipInvalidChk" \
953 1.98.2.25 martin "\11OpBrnFuse" "\12IbsFetchCtlExtd" "\13IbsOpData4" \
954 1.98.2.25 martin "\14IbsL3MissFiltering"
955 1.98.2.25 martin
956 1.98.2.25 martin /*
957 1.98.2.23 martin * AMD Cache Topology Information.
958 1.98.2.23 martin * CPUID Fn8000_001d
959 1.98.2.15 martin * It's almost the same as Intel Deterministic Cache Parameter Leaf(0x04)
960 1.98.2.15 martin * except the following:
961 1.98.2.15 martin * No Cores/package (%eax bit 31..26)
962 1.98.2.15 martin * No Complex cache indexing (%edx bit 2)
963 1.98.2.15 martin */
964 1.98.2.15 martin
965 1.98.2.15 martin /*
966 1.98.2.25 martin * AMD Processor Topology Information.
967 1.98.2.25 martin * CPUID Fn8000_001e
968 1.98.2.25 martin * %eax: Extended APIC ID.
969 1.98.2.25 martin * %ebx: Core Identifiers.
970 1.98.2.25 martin * %ecx: Node Identifiers.
971 1.98.2.25 martin */
972 1.98.2.25 martin
973 1.98.2.25 martin /* %ebx */
974 1.98.2.25 martin #define CPUID_AMD_PROCT_COREID __BITS(7,0) /* Core ID */
975 1.98.2.25 martin #define CPUID_AMD_PROCT_THREADS_PER_CORE __BITS(15,8) /* Threads/Core - 1 */
976 1.98.2.25 martin
977 1.98.2.25 martin /* %ecx */
978 1.98.2.25 martin #define CPUID_AMD_PROCT_NODEID __BITS(7,0) /* Node ID */
979 1.98.2.25 martin #define CPUID_AMD_PROCT_NODE_PER_PROCESSOR __BITS(10,8) /* Node/Processor -1 */
980 1.98.2.25 martin
981 1.98.2.25 martin /*
982 1.98.2.23 martin * AMD Encrypted Memory Capabilities.
983 1.98.2.23 martin * CPUID Fn8000_001f
984 1.98.2.18 martin * %eax: flags
985 1.98.2.18 martin * %ebx: 5-0: Cbit Position
986 1.98.2.18 martin * 11-6: PhysAddrReduction
987 1.98.2.20 martin * 15-12: NumVMPL
988 1.98.2.18 martin * %ecx: 31-0: NumEncryptedGuests
989 1.98.2.18 martin * %edx: 31-0: MinSevNoEsAsid
990 1.98.2.18 martin */
991 1.98.2.18 martin #define CPUID_AMD_ENCMEM_SME __BIT(0) /* Secure Memory Encryption */
992 1.98.2.18 martin #define CPUID_AMD_ENCMEM_SEV __BIT(1) /* Secure Encrypted Virtualiz. */
993 1.98.2.18 martin #define CPUID_AMD_ENCMEM_PGFLMSR __BIT(2) /* Page Flush MSR */
994 1.98.2.18 martin #define CPUID_AMD_ENCMEM_SEVES __BIT(3) /* SEV Encrypted State */
995 1.98.2.20 martin #define CPUID_AMD_ENCMEM_SEV_SNP __BIT(4) /* Secure Nested Paging */
996 1.98.2.20 martin #define CPUID_AMD_ENCMEM_VMPL __BIT(5) /* Virtual Machine Privilege Lvl */
997 1.98.2.25 martin #define CPUID_AMD_ENCMEM_RPMQUERY __BIT(6) /* RMPQUERY instruction */
998 1.98.2.25 martin #define CPUID_AMD_ENCMEM_VMPLSSS __BIT(7) /* VMPL Secure Shadow Stack */
999 1.98.2.23 martin #define CPUID_AMD_ENCMEM_SECTSC __BIT(8) /* Secure TSC */
1000 1.98.2.25 martin #define CPUID_AMD_ENCMEM_TSCAUX_V __BIT(9) /* TSC AUX Virtualization */
1001 1.98.2.20 martin #define CPUID_AMD_ENCMEM_HECC __BIT(10) /* HW Enf Cache Coh across enc dom */
1002 1.98.2.20 martin #define CPUID_AMD_ENCMEM_64BH __BIT(11) /* 64Bit Host */
1003 1.98.2.20 martin #define CPUID_AMD_ENCMEM_RSTRINJ __BIT(12) /* Restricted Injection */
1004 1.98.2.20 martin #define CPUID_AMD_ENCMEM_ALTINJ __BIT(13) /* Alternate Injection */
1005 1.98.2.20 martin #define CPUID_AMD_ENCMEM_DBGSWAP __BIT(14) /* Debug Swap */
1006 1.98.2.20 martin #define CPUID_AMD_ENCMEM_PREVHOSTIBS __BIT(15) /* Prevent Host IBS */
1007 1.98.2.18 martin #define CPUID_AMD_ENCMEM_VTE __BIT(16) /* Virtual Transparent Encryption */
1008 1.98.2.25 martin
1009 1.98.2.25 martin #define CPUID_AMD_ENCMEM_VMGEXITP __BIT(17) /* VMGEXIT Parameter */
1010 1.98.2.25 martin #define CPUID_AMD_ENCMEM_VIRTTOM __BIT(18) /* Virtual TOM MSR */
1011 1.98.2.25 martin #define CPUID_AMD_ENCMEM_IBSVGUEST __BIT(19) /* IBS Virt. for SEV-ES guest */
1012 1.98.2.25 martin #define CPUID_AMD_ENCMEM_VMSA_REGPROT __BIT(24) /* VmsaRegProt */
1013 1.98.2.25 martin #define CPUID_AMD_ENCMEM_SMTPROTECT __BIT(25) /* SMT Protection */
1014 1.98.2.25 martin #define CPUID_AMD_ENCMEM_SVSM_COMMPAGE __BIT(28) /* SVSM Communication Page */
1015 1.98.2.25 martin #define CPUID_AMD_ENCMEM_NESTED_VSMP __BIT(29) /* VIRT_{RMPUPDATE,PSMASH} */
1016 1.98.2.18 martin
1017 1.98.2.18 martin #define CPUID_AMD_ENCMEM_FLAGS "\20" \
1018 1.98.2.18 martin "\1" "SME" "\2" "SEV" "\3" "PageFlushMsr" "\4" "SEV-ES" \
1019 1.98.2.25 martin "\5" "SEV-SNP" "\6" "VMPL" "\7RMPQUERY" "\10VmplSSS" \
1020 1.98.2.25 martin "\11SecureTSC" "\12TscAuxVirt" "\13HwEnfCacheCoh" "\14" "64BitHost" \
1021 1.98.2.25 martin "\15" "RSTRINJ" "\16" "ALTINJ" "\17" "DebugSwap" "\20PreventHostIbs" \
1022 1.98.2.25 martin "\21VTE" "\22VmgexitParam" "\23VirtualTomMsr" "\24IbsVirtGuest" \
1023 1.98.2.25 martin "\31VmsaRegProt" "\32SmtProtection" \
1024 1.98.2.25 martin "\35SvsmCommPageMSR" "\36NestedVirtSnpMsr"
1025 1.98.2.25 martin
1026 1.98.2.25 martin /*
1027 1.98.2.25 martin * AMD Extended Features 2.
1028 1.98.2.25 martin * CPUID Fn8000_0021
1029 1.98.2.25 martin */
1030 1.98.2.25 martin
1031 1.98.2.25 martin /* %eax */
1032 1.98.2.25 martin #define CPUID_AMDEXT2_NONESTEDDBP __BIT(0) /* No nested data breakpoints */
1033 1.98.2.26 martin #define CPUID_AMDEXT2_FGKBNOSERIAL __BIT(1) /* {FS,GS,K}BASE WRMSR !serializ */
1034 1.98.2.25 martin #define CPUID_AMDEXT2_LFENCESERIAL __BIT(2) /* LFENCE always serializing */
1035 1.98.2.25 martin #define CPUID_AMDEXT2_SMMPGCFGLCK __BIT(3) /* SMM Paging configuration lock */
1036 1.98.2.25 martin #define CPUID_AMDEXT2_NULLSELCLRB __BIT(6) /* Null segment selector clr base */
1037 1.98.2.25 martin #define CPUID_AMDEXT2_UPADDRIGN __BIT(7) /* Upper Address Ignore */
1038 1.98.2.25 martin #define CPUID_AMDEXT2_AUTOIBRS __BIT(8) /* Automatic IBRS */
1039 1.98.2.25 martin #define CPUID_AMDEXT2_NOSMMCTL __BIT(9) /* SMM_CTL MSR is not supported */
1040 1.98.2.26 martin #define CPUID_AMDEXT2_FSRS __BIT(10) /* Fast Short Rep Stosb */
1041 1.98.2.26 martin #define CPUID_AMDEXT2_FSRC __BIT(11) /* Fast Short Rep Cmpsb */
1042 1.98.2.25 martin #define CPUID_AMDEXT2_PREFETCHCTL __BIT(13) /* Prefetch control MSR */
1043 1.98.2.25 martin #define CPUID_AMDEXT2_CPUIDUSRDIS __BIT(17) /* CPUID dis. for non-priv. soft */
1044 1.98.2.26 martin #define CPUID_AMDEXT2_EPSF __BIT(18) /* Enhanced Predective Store Fwd */
1045 1.98.2.25 martin
1046 1.98.2.25 martin #define CPUID_AMDEXT2_FLAGS "\20" \
1047 1.98.2.26 martin "\1NoNestedDataBp" "\2FsGsKernelGsBaseNonSerializing" \
1048 1.98.2.26 martin "\3LfenceAlwaysSerialize" "\4SmmPgCfgLock" \
1049 1.98.2.25 martin "\7NullSelectClearsBase" "\10UpperAddressIgnore" \
1050 1.98.2.26 martin "\11AutomaticIBRS" "\12NoSmmCtlMSR" "\13FSRS" "\14FSRC" \
1051 1.98.2.25 martin "\16PrefetchCtlMSR" \
1052 1.98.2.26 martin "\22CpuidUserDis" "\23EPSF"
1053 1.98.2.25 martin
1054 1.98.2.25 martin /*
1055 1.98.2.25 martin * AMD Extended Performance Monitoring and Debug
1056 1.98.2.25 martin * CPUID Fn8000_0022
1057 1.98.2.25 martin */
1058 1.98.2.25 martin
1059 1.98.2.25 martin /* %eax */
1060 1.98.2.25 martin #define CPUID_AXPERF_PERFMONV2 __BIT(0) /* Version 2 */
1061 1.98.2.25 martin #define CPUID_AXPERF_LBRSTACK __BIT(1) /* Last Branch Record Stack */
1062 1.98.2.25 martin #define CPUID_AXPERF_LBRPMCFREEZE __BIT(2) /* Freezing LBR and PMC */
1063 1.98.2.25 martin
1064 1.98.2.25 martin #define CPUID_AXPERF_FLAGS "\20" \
1065 1.98.2.25 martin "\1PerfMonV2" "\2LbrStack" "\3LbrAndPmcFreeze"
1066 1.98.2.25 martin
1067 1.98.2.25 martin /* %ebx */
1068 1.98.2.25 martin #define CPUID_AXPERF_NCPC __BITS(3, 0) /* Num of Core PMC counters */
1069 1.98.2.25 martin #define CPUID_AXPERF_NLBRSTACK __BITS(9, 4) /* Num of LBR Stack entries */
1070 1.98.2.26 martin #define CPUID_AXPERF_NNBPC __BITS(15, 10) /* Num of NorthBridge PMCs */
1071 1.98.2.26 martin #define CPUID_AXPERF_NUMCPC __BITS(21, 16) /* Num of UMC PMCs */
1072 1.98.2.18 martin
1073 1.98.2.18 martin /*
1074 1.98.2.23 martin * Centaur Extended Feature flags.
1075 1.98.2.25 martin * CPUID FnC000_0001
1076 1.15 daniel */
1077 1.98.2.25 martin #define CPUID_VIA_HAS_RNG __BIT(2) /* Random number generator */
1078 1.98.2.25 martin #define CPUID_VIA_DO_RNG __BIT(3)
1079 1.98.2.25 martin #define CPUID_VIA_HAS_ACE __BIT(6) /* AES Encryption */
1080 1.98.2.25 martin #define CPUID_VIA_DO_ACE __BIT(7)
1081 1.98.2.25 martin #define CPUID_VIA_HAS_ACE2 __BIT(8) /* AES+CTR instructions */
1082 1.98.2.25 martin #define CPUID_VIA_DO_ACE2 __BIT(9)
1083 1.98.2.25 martin #define CPUID_VIA_HAS_PHE __BIT(10) /* SHA1+SHA256 HMAC */
1084 1.98.2.25 martin #define CPUID_VIA_DO_PHE __BIT(11)
1085 1.98.2.25 martin #define CPUID_VIA_HAS_PMM __BIT(12) /* RSA Instructions */
1086 1.98.2.25 martin #define CPUID_VIA_DO_PMM __BIT(13)
1087 1.15 daniel
1088 1.98.2.23 martin #define CPUID_FLAGS_PADLOCK "\20" \
1089 1.61 dsl "\3" "RNG" "\7" "AES" "\11" "AES/CTR" "\13" "SHA1/SHA256" \
1090 1.61 dsl "\15" "RSA"
1091 1.15 daniel
1092 1.15 daniel /*
1093 1.98.2.22 martin * Model-Specific Registers
1094 1.1 fvdl */
1095 1.1 fvdl #define MSR_TSC 0x010
1096 1.81 msaitoh #define MSR_IA32_PLATFORM_ID 0x017
1097 1.1 fvdl #define MSR_APICBASE 0x01b
1098 1.97 nonaka #define APICBASE_BSP 0x00000100 /* boot processor */
1099 1.97 nonaka #define APICBASE_EXTD 0x00000400 /* x2APIC mode */
1100 1.97 nonaka #define APICBASE_EN 0x00000800 /* software enable */
1101 1.98.2.1 martin /*
1102 1.98.2.1 martin * APICBASE_PHYSADDR is actually variable-sized on some CPUs. But we're
1103 1.98.2.1 martin * only interested in the initial value, which is guaranteed to fit the
1104 1.98.2.1 martin * first 32 bits. So this macro is fine.
1105 1.98.2.1 martin */
1106 1.97 nonaka #define APICBASE_PHYSADDR 0xfffff000 /* physical address */
1107 1.1 fvdl #define MSR_EBL_CR_POWERON 0x02a
1108 1.11 xtraeme #define MSR_EBC_FREQUENCY_ID 0x02c /* PIV only */
1109 1.98.2.2 martin #define MSR_IA32_SPEC_CTRL 0x048
1110 1.98.2.3 martin #define IA32_SPEC_CTRL_IBRS 0x01
1111 1.98.2.3 martin #define IA32_SPEC_CTRL_STIBP 0x02
1112 1.98.2.5 martin #define IA32_SPEC_CTRL_SSBD 0x04
1113 1.98.2.2 martin #define MSR_IA32_PRED_CMD 0x049
1114 1.98.2.3 martin #define IA32_PRED_CMD_IBPB 0x01
1115 1.1 fvdl #define MSR_BIOS_UPDT_TRIG 0x079
1116 1.1 fvdl #define MSR_BIOS_SIGN 0x08b
1117 1.1 fvdl #define MSR_PERFCTR0 0x0c1
1118 1.1 fvdl #define MSR_PERFCTR1 0x0c2
1119 1.11 xtraeme #define MSR_FSB_FREQ 0x0cd /* Core Duo/Solo only */
1120 1.46 jruoho #define MSR_MPERF 0x0e7
1121 1.46 jruoho #define MSR_APERF 0x0e8
1122 1.21 xtraeme #define MSR_IA32_EXT_CONFIG 0x0ee /* Undocumented. Core Solo/Duo only */
1123 1.1 fvdl #define MSR_MTRRcap 0x0fe
1124 1.98.2.2 martin #define MSR_IA32_ARCH_CAPABILITIES 0x10a
1125 1.98.2.3 martin #define IA32_ARCH_RDCL_NO 0x01
1126 1.98.2.3 martin #define IA32_ARCH_IBRS_ALL 0x02
1127 1.98.2.5 martin #define IA32_ARCH_RSBA 0x04
1128 1.98.2.7 martin #define IA32_ARCH_SKIP_L1DFL_VMENTRY 0x08
1129 1.98.2.5 martin #define IA32_ARCH_SSB_NO 0x10
1130 1.98.2.12 martin #define IA32_ARCH_MDS_NO 0x20
1131 1.98.2.20 martin #define IA32_ARCH_IF_PSCHANGE_MC_NO 0x40
1132 1.98.2.16 martin #define IA32_ARCH_TSX_CTRL 0x80
1133 1.98.2.16 martin #define IA32_ARCH_TAA_NO 0x100
1134 1.98.2.13 martin #define MSR_IA32_FLUSH_CMD 0x10b
1135 1.98.2.7 martin #define IA32_FLUSH_CMD_L1D_FLUSH 0x01
1136 1.98.2.13 martin #define MSR_TSX_FORCE_ABORT 0x10f
1137 1.98.2.16 martin #define MSR_IA32_TSX_CTRL 0x122
1138 1.98.2.16 martin #define IA32_TSX_CTRL_RTM_DISABLE __BIT(0)
1139 1.98.2.16 martin #define IA32_TSX_CTRL_TSX_CPUID_CLEAR __BIT(1)
1140 1.89 maxv #define MSR_SYSENTER_CS 0x174 /* PII+ only */
1141 1.89 maxv #define MSR_SYSENTER_ESP 0x175 /* PII+ only */
1142 1.89 maxv #define MSR_SYSENTER_EIP 0x176 /* PII+ only */
1143 1.1 fvdl #define MSR_MCG_CAP 0x179
1144 1.1 fvdl #define MSR_MCG_STATUS 0x17a
1145 1.1 fvdl #define MSR_MCG_CTL 0x17b
1146 1.1 fvdl #define MSR_EVNTSEL0 0x186
1147 1.1 fvdl #define MSR_EVNTSEL1 0x187
1148 1.4 soren #define MSR_PERF_STATUS 0x198 /* Pentium M */
1149 1.4 soren #define MSR_PERF_CTL 0x199 /* Pentium M */
1150 1.4 soren #define MSR_THERM_CONTROL 0x19a
1151 1.4 soren #define MSR_THERM_INTERRUPT 0x19b
1152 1.4 soren #define MSR_THERM_STATUS 0x19c
1153 1.4 soren #define MSR_THERM2_CTL 0x19d /* Pentium M */
1154 1.4 soren #define MSR_MISC_ENABLE 0x1a0
1155 1.98.2.6 martin #define IA32_MISC_MWAIT_EN 0x40000
1156 1.51 jruoho #define MSR_TEMPERATURE_TARGET 0x1a2
1157 1.1 fvdl #define MSR_DEBUGCTLMSR 0x1d9
1158 1.1 fvdl #define MSR_LASTBRANCHFROMIP 0x1db
1159 1.1 fvdl #define MSR_LASTBRANCHTOIP 0x1dc
1160 1.1 fvdl #define MSR_LASTINTFROMIP 0x1dd
1161 1.1 fvdl #define MSR_LASTINTTOIP 0x1de
1162 1.1 fvdl #define MSR_ROB_CR_BKUPTMPDR6 0x1e0
1163 1.89 maxv #define MSR_MTRRphysBase0 0x200
1164 1.89 maxv #define MSR_MTRRphysMask0 0x201
1165 1.89 maxv #define MSR_MTRRphysBase1 0x202
1166 1.89 maxv #define MSR_MTRRphysMask1 0x203
1167 1.89 maxv #define MSR_MTRRphysBase2 0x204
1168 1.89 maxv #define MSR_MTRRphysMask2 0x205
1169 1.89 maxv #define MSR_MTRRphysBase3 0x206
1170 1.89 maxv #define MSR_MTRRphysMask3 0x207
1171 1.89 maxv #define MSR_MTRRphysBase4 0x208
1172 1.89 maxv #define MSR_MTRRphysMask4 0x209
1173 1.89 maxv #define MSR_MTRRphysBase5 0x20a
1174 1.89 maxv #define MSR_MTRRphysMask5 0x20b
1175 1.89 maxv #define MSR_MTRRphysBase6 0x20c
1176 1.89 maxv #define MSR_MTRRphysMask6 0x20d
1177 1.89 maxv #define MSR_MTRRphysBase7 0x20e
1178 1.89 maxv #define MSR_MTRRphysMask7 0x20f
1179 1.89 maxv #define MSR_MTRRphysBase8 0x210
1180 1.89 maxv #define MSR_MTRRphysMask8 0x211
1181 1.89 maxv #define MSR_MTRRphysBase9 0x212
1182 1.89 maxv #define MSR_MTRRphysMask9 0x213
1183 1.89 maxv #define MSR_MTRRphysBase10 0x214
1184 1.89 maxv #define MSR_MTRRphysMask10 0x215
1185 1.89 maxv #define MSR_MTRRphysBase11 0x216
1186 1.89 maxv #define MSR_MTRRphysMask11 0x217
1187 1.89 maxv #define MSR_MTRRphysBase12 0x218
1188 1.89 maxv #define MSR_MTRRphysMask12 0x219
1189 1.89 maxv #define MSR_MTRRphysBase13 0x21a
1190 1.89 maxv #define MSR_MTRRphysMask13 0x21b
1191 1.89 maxv #define MSR_MTRRphysBase14 0x21c
1192 1.89 maxv #define MSR_MTRRphysMask14 0x21d
1193 1.89 maxv #define MSR_MTRRphysBase15 0x21e
1194 1.89 maxv #define MSR_MTRRphysMask15 0x21f
1195 1.89 maxv #define MSR_MTRRfix64K_00000 0x250
1196 1.89 maxv #define MSR_MTRRfix16K_80000 0x258
1197 1.89 maxv #define MSR_MTRRfix16K_A0000 0x259
1198 1.89 maxv #define MSR_MTRRfix4K_C0000 0x268
1199 1.89 maxv #define MSR_MTRRfix4K_C8000 0x269
1200 1.89 maxv #define MSR_MTRRfix4K_D0000 0x26a
1201 1.89 maxv #define MSR_MTRRfix4K_D8000 0x26b
1202 1.89 maxv #define MSR_MTRRfix4K_E0000 0x26c
1203 1.89 maxv #define MSR_MTRRfix4K_E8000 0x26d
1204 1.89 maxv #define MSR_MTRRfix4K_F0000 0x26e
1205 1.89 maxv #define MSR_MTRRfix4K_F8000 0x26f
1206 1.89 maxv #define MSR_CR_PAT 0x277
1207 1.1 fvdl #define MSR_MTRRdefType 0x2ff
1208 1.1 fvdl #define MSR_MC0_CTL 0x400
1209 1.1 fvdl #define MSR_MC0_STATUS 0x401
1210 1.1 fvdl #define MSR_MC0_ADDR 0x402
1211 1.1 fvdl #define MSR_MC0_MISC 0x403
1212 1.1 fvdl #define MSR_MC1_CTL 0x404
1213 1.1 fvdl #define MSR_MC1_STATUS 0x405
1214 1.1 fvdl #define MSR_MC1_ADDR 0x406
1215 1.1 fvdl #define MSR_MC1_MISC 0x407
1216 1.1 fvdl #define MSR_MC2_CTL 0x408
1217 1.1 fvdl #define MSR_MC2_STATUS 0x409
1218 1.1 fvdl #define MSR_MC2_ADDR 0x40a
1219 1.1 fvdl #define MSR_MC2_MISC 0x40b
1220 1.93 maxv #define MSR_MC3_CTL 0x40c
1221 1.93 maxv #define MSR_MC3_STATUS 0x40d
1222 1.93 maxv #define MSR_MC3_ADDR 0x40e
1223 1.93 maxv #define MSR_MC3_MISC 0x40f
1224 1.93 maxv #define MSR_MC4_CTL 0x410
1225 1.93 maxv #define MSR_MC4_STATUS 0x411
1226 1.93 maxv #define MSR_MC4_ADDR 0x412
1227 1.93 maxv #define MSR_MC4_MISC 0x413
1228 1.52 yamt /* 0x480 - 0x490 VMX */
1229 1.96 nonaka #define MSR_X2APIC_BASE 0x800 /* 0x800 - 0xBFF */
1230 1.96 nonaka #define MSR_X2APIC_ID 0x002 /* x2APIC ID. (RO) */
1231 1.96 nonaka #define MSR_X2APIC_VERS 0x003 /* Version. (RO) */
1232 1.96 nonaka #define MSR_X2APIC_TPRI 0x008 /* Task Prio. (RW) */
1233 1.96 nonaka #define MSR_X2APIC_PPRI 0x00a /* Processor prio. (RO) */
1234 1.96 nonaka #define MSR_X2APIC_EOI 0x00b /* End Int. (W) */
1235 1.96 nonaka #define MSR_X2APIC_LDR 0x00d /* Logical dest. (RO) */
1236 1.96 nonaka #define MSR_X2APIC_SVR 0x00f /* Spurious intvec (RW) */
1237 1.96 nonaka #define MSR_X2APIC_ISR 0x010 /* In-Service Status (RO) */
1238 1.96 nonaka #define MSR_X2APIC_TMR 0x018 /* Trigger Mode (RO) */
1239 1.96 nonaka #define MSR_X2APIC_IRR 0x020 /* Interrupt Req (RO) */
1240 1.96 nonaka #define MSR_X2APIC_ESR 0x028 /* Err status. (RW) */
1241 1.96 nonaka #define MSR_X2APIC_LVT_CMCI 0x02f /* LVT CMCI (RW) */
1242 1.96 nonaka #define MSR_X2APIC_ICRLO 0x030 /* Int. cmd. (RW64) */
1243 1.96 nonaka #define MSR_X2APIC_LVTT 0x032 /* Loc.vec.(timer) (RW) */
1244 1.96 nonaka #define MSR_X2APIC_TMINT 0x033 /* Loc.vec (Thermal) (RW) */
1245 1.96 nonaka #define MSR_X2APIC_PCINT 0x034 /* Loc.vec (Perf Mon) (RW) */
1246 1.96 nonaka #define MSR_X2APIC_LVINT0 0x035 /* Loc.vec (LINT0) (RW) */
1247 1.96 nonaka #define MSR_X2APIC_LVINT1 0x036 /* Loc.vec (LINT1) (RW) */
1248 1.96 nonaka #define MSR_X2APIC_LVERR 0x037 /* Loc.vec (ERROR) (RW) */
1249 1.96 nonaka #define MSR_X2APIC_ICR_TIMER 0x038 /* Initial count (RW) */
1250 1.96 nonaka #define MSR_X2APIC_CCR_TIMER 0x039 /* Current count (RO) */
1251 1.96 nonaka #define MSR_X2APIC_DCR_TIMER 0x03e /* Divisor config (RW) */
1252 1.96 nonaka #define MSR_X2APIC_SELF_IPI 0x03f /* SELF IPI (W) */
1253 1.1 fvdl
1254 1.1 fvdl /*
1255 1.15 daniel * VIA "Nehemiah" MSRs
1256 1.15 daniel */
1257 1.15 daniel #define MSR_VIA_RNG 0x0000110b
1258 1.15 daniel #define MSR_VIA_RNG_ENABLE 0x00000040
1259 1.15 daniel #define MSR_VIA_RNG_NOISE_MASK 0x00000300
1260 1.15 daniel #define MSR_VIA_RNG_NOISE_A 0x00000000
1261 1.15 daniel #define MSR_VIA_RNG_NOISE_B 0x00000100
1262 1.15 daniel #define MSR_VIA_RNG_2NOISE 0x00000300
1263 1.15 daniel #define MSR_VIA_ACE 0x00001107
1264 1.98.2.9 martin #define VIA_ACE_ALTINST 0x00000001
1265 1.98.2.9 martin #define VIA_ACE_ECX8 0x00000002
1266 1.98.2.9 martin #define VIA_ACE_ENABLE 0x10000000
1267 1.15 daniel
1268 1.15 daniel /*
1269 1.58 christos * VIA "Eden" MSRs
1270 1.58 christos */
1271 1.89 maxv #define MSR_VIA_FCR MSR_VIA_ACE
1272 1.58 christos
1273 1.58 christos /*
1274 1.1 fvdl * AMD K6/K7 MSRs.
1275 1.1 fvdl */
1276 1.89 maxv #define MSR_K6_UWCCR 0xc0000085
1277 1.89 maxv #define MSR_K7_EVNTSEL0 0xc0010000
1278 1.89 maxv #define MSR_K7_EVNTSEL1 0xc0010001
1279 1.89 maxv #define MSR_K7_EVNTSEL2 0xc0010002
1280 1.89 maxv #define MSR_K7_EVNTSEL3 0xc0010003
1281 1.89 maxv #define MSR_K7_PERFCTR0 0xc0010004
1282 1.89 maxv #define MSR_K7_PERFCTR1 0xc0010005
1283 1.89 maxv #define MSR_K7_PERFCTR2 0xc0010006
1284 1.89 maxv #define MSR_K7_PERFCTR3 0xc0010007
1285 1.1 fvdl
1286 1.1 fvdl /*
1287 1.12 ad * AMD K8 (Opteron) MSRs.
1288 1.12 ad */
1289 1.93 maxv #define MSR_SYSCFG 0xc0010010
1290 1.12 ad
1291 1.12 ad #define MSR_EFER 0xc0000080 /* Extended feature enable */
1292 1.93 maxv #define EFER_SCE 0x00000001 /* SYSCALL extension */
1293 1.98.2.2 martin #define EFER_LME 0x00000100 /* Long Mode Enable */
1294 1.98.2.2 martin #define EFER_LMA 0x00000400 /* Long Mode Active */
1295 1.93 maxv #define EFER_NXE 0x00000800 /* No-Execute Enabled */
1296 1.93 maxv #define EFER_SVME 0x00001000 /* Secure Virtual Machine En. */
1297 1.93 maxv #define EFER_LMSLE 0x00002000 /* Long Mode Segment Limit E. */
1298 1.93 maxv #define EFER_FFXSR 0x00004000 /* Fast FXSAVE/FXRSTOR En. */
1299 1.98.2.1 martin #define EFER_TCE 0x00008000 /* Translation Cache Ext. */
1300 1.12 ad
1301 1.12 ad #define MSR_STAR 0xc0000081 /* 32 bit syscall gate addr */
1302 1.12 ad #define MSR_LSTAR 0xc0000082 /* 64 bit syscall gate addr */
1303 1.12 ad #define MSR_CSTAR 0xc0000083 /* compat syscall gate addr */
1304 1.12 ad #define MSR_SFMASK 0xc0000084 /* flags to clear on syscall */
1305 1.12 ad
1306 1.12 ad #define MSR_FSBASE 0xc0000100 /* 64bit offset for fs: */
1307 1.12 ad #define MSR_GSBASE 0xc0000101 /* 64bit offset for gs: */
1308 1.12 ad #define MSR_KERNELGSBASE 0xc0000102 /* storage for swapgs ins */
1309 1.12 ad
1310 1.28 cegger #define MSR_VMCR 0xc0010114 /* Virtual Machine Control Register */
1311 1.28 cegger #define VMCR_DPD 0x00000001 /* Debug port disable */
1312 1.89 maxv #define VMCR_RINIT 0x00000002 /* intercept init */
1313 1.89 maxv #define VMCR_DISA20 0x00000004 /* Disable A20 masking */
1314 1.89 maxv #define VMCR_LOCK 0x00000008 /* SVM Lock */
1315 1.89 maxv #define VMCR_SVMED 0x00000010 /* SVME Disable */
1316 1.28 cegger #define MSR_SVMLOCK 0xc0010118 /* SVM Lock key */
1317 1.28 cegger
1318 1.12 ad /*
1319 1.12 ad * These require a 'passcode' for access. See cpufunc.h.
1320 1.12 ad */
1321 1.89 maxv #define MSR_HWCR 0xc0010015
1322 1.89 maxv #define HWCR_TLBCACHEDIS 0x00000008
1323 1.89 maxv #define HWCR_FFDIS 0x00000040
1324 1.89 maxv
1325 1.89 maxv #define MSR_NB_CFG 0xc001001f
1326 1.89 maxv #define NB_CFG_DISIOREQLOCK 0x0000000000000008ULL
1327 1.89 maxv #define NB_CFG_DISDATMSK 0x0000001000000000ULL
1328 1.89 maxv #define NB_CFG_INITAPICCPUIDLO (1ULL << 54)
1329 1.89 maxv
1330 1.89 maxv #define MSR_LS_CFG 0xc0011020
1331 1.98.2.21 martin #define LS_CFG_ERRATA_1033 __BIT(4)
1332 1.98.2.21 martin #define LS_CFG_ERRATA_793 __BIT(15)
1333 1.98.2.21 martin #define LS_CFG_ERRATA_1095 __BIT(57)
1334 1.89 maxv #define LS_CFG_DIS_LS2_SQUISH 0x02000000
1335 1.98.2.5 martin #define LS_CFG_DIS_SSB_F15H 0x0040000000000000ULL
1336 1.98.2.5 martin #define LS_CFG_DIS_SSB_F16H 0x0000000200000000ULL
1337 1.98.2.5 martin #define LS_CFG_DIS_SSB_F17H 0x0000000000000400ULL
1338 1.89 maxv
1339 1.89 maxv #define MSR_IC_CFG 0xc0011021
1340 1.89 maxv #define IC_CFG_DIS_SEQ_PREFETCH 0x00000800
1341 1.98.2.3 martin #define IC_CFG_DIS_IND 0x00004000
1342 1.98.2.21 martin #define IC_CFG_ERRATA_776 __BIT(26)
1343 1.89 maxv
1344 1.89 maxv #define MSR_DC_CFG 0xc0011022
1345 1.89 maxv #define DC_CFG_DIS_CNV_WC_SSO 0x00000008
1346 1.89 maxv #define DC_CFG_DIS_SMC_CHK_BUF 0x00000400
1347 1.89 maxv #define DC_CFG_ERRATA_261 0x01000000
1348 1.89 maxv
1349 1.89 maxv #define MSR_BU_CFG 0xc0011023
1350 1.89 maxv #define BU_CFG_ERRATA_298 0x0000000000000002ULL
1351 1.89 maxv #define BU_CFG_ERRATA_254 0x0000000000200000ULL
1352 1.89 maxv #define BU_CFG_ERRATA_309 0x0000000000800000ULL
1353 1.89 maxv #define BU_CFG_THRL2IDXCMPDIS 0x0000080000000000ULL
1354 1.89 maxv #define BU_CFG_WBPFSMCCHKDIS 0x0000200000000000ULL
1355 1.89 maxv #define BU_CFG_WBENHWSBDIS 0x0001000000000000ULL
1356 1.12 ad
1357 1.98.2.21 martin #define MSR_FP_CFG 0xc0011028
1358 1.98.2.21 martin #define FP_CFG_ERRATA_1049 __BIT(4)
1359 1.98.2.21 martin
1360 1.57 chs #define MSR_DE_CFG 0xc0011029
1361 1.89 maxv #define DE_CFG_ERRATA_721 0x00000001
1362 1.98.2.20 martin #define DE_CFG_LFENCE_SERIALIZE __BIT(1)
1363 1.98.2.21 martin #define DE_CFG_ERRATA_1021 __BIT(13)
1364 1.98.2.21 martin
1365 1.98.2.21 martin #define MSR_LS_CFG2 0xc001102d
1366 1.98.2.21 martin #define LS_CFG2_ERRATA_1091 __BIT(34)
1367 1.57 chs
1368 1.43 cegger /* AMD Family10h MSRs */
1369 1.89 maxv #define MSR_OSVW_ID_LENGTH 0xc0010140
1370 1.89 maxv #define MSR_OSVW_STATUS 0xc0010141
1371 1.89 maxv #define MSR_UCODE_AMD_PATCHLEVEL 0x0000008b
1372 1.89 maxv #define MSR_UCODE_AMD_PATCHLOADER 0xc0010020
1373 1.43 cegger
1374 1.44 cegger /* X86 MSRs */
1375 1.89 maxv #define MSR_RDTSCP_AUX 0xc0000103
1376 1.44 cegger
1377 1.12 ad /*
1378 1.1 fvdl * Constants related to MTRRs
1379 1.1 fvdl */
1380 1.1 fvdl #define MTRR_N64K 8 /* numbers of fixed-size entries */
1381 1.1 fvdl #define MTRR_N16K 16
1382 1.1 fvdl #define MTRR_N4K 64
1383 1.1 fvdl
1384 1.1 fvdl /*
1385 1.1 fvdl * the following four 3-byte registers control the non-cacheable regions.
1386 1.1 fvdl * These registers must be written as three separate bytes.
1387 1.1 fvdl *
1388 1.1 fvdl * NCRx+0: A31-A24 of starting address
1389 1.1 fvdl * NCRx+1: A23-A16 of starting address
1390 1.1 fvdl * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
1391 1.89 maxv *
1392 1.1 fvdl * The non-cacheable region's starting address must be aligned to the
1393 1.1 fvdl * size indicated by the NCR_SIZE_xx field.
1394 1.1 fvdl */
1395 1.1 fvdl #define NCR1 0xc4
1396 1.1 fvdl #define NCR2 0xc7
1397 1.1 fvdl #define NCR3 0xca
1398 1.1 fvdl #define NCR4 0xcd
1399 1.1 fvdl
1400 1.1 fvdl #define NCR_SIZE_0K 0
1401 1.1 fvdl #define NCR_SIZE_4K 1
1402 1.1 fvdl #define NCR_SIZE_8K 2
1403 1.1 fvdl #define NCR_SIZE_16K 3
1404 1.1 fvdl #define NCR_SIZE_32K 4
1405 1.1 fvdl #define NCR_SIZE_64K 5
1406 1.1 fvdl #define NCR_SIZE_128K 6
1407 1.1 fvdl #define NCR_SIZE_256K 7
1408 1.1 fvdl #define NCR_SIZE_512K 8
1409 1.1 fvdl #define NCR_SIZE_1M 9
1410 1.1 fvdl #define NCR_SIZE_2M 10
1411 1.1 fvdl #define NCR_SIZE_4M 11
1412 1.1 fvdl #define NCR_SIZE_8M 12
1413 1.1 fvdl #define NCR_SIZE_16M 13
1414 1.1 fvdl #define NCR_SIZE_32M 14
1415 1.1 fvdl #define NCR_SIZE_4G 15
1416 1.1 fvdl
1417 1.1 fvdl /*
1418 1.1 fvdl * Performance monitor events.
1419 1.1 fvdl *
1420 1.1 fvdl * Note that 586-class and 686-class CPUs have different performance
1421 1.1 fvdl * monitors available, and they are accessed differently:
1422 1.1 fvdl *
1423 1.1 fvdl * 686-class: `rdpmc' instruction
1424 1.1 fvdl * 586-class: `rdmsr' instruction, CESR MSR
1425 1.1 fvdl *
1426 1.89 maxv * The descriptions of these events are too lengthy to include here.
1427 1.1 fvdl * See Appendix A of "Intel Architecture Software Developer's
1428 1.1 fvdl * Manual, Volume 3: System Programming" for more information.
1429 1.1 fvdl */
1430 1.1 fvdl
1431 1.1 fvdl /*
1432 1.1 fvdl * 586-class CESR MSR format. Lower 16 bits is CTR0, upper 16 bits
1433 1.1 fvdl * is CTR1.
1434 1.1 fvdl */
1435 1.1 fvdl
1436 1.89 maxv #define PMC5_CESR_EVENT 0x003f
1437 1.89 maxv #define PMC5_CESR_OS 0x0040
1438 1.89 maxv #define PMC5_CESR_USR 0x0080
1439 1.89 maxv #define PMC5_CESR_E 0x0100
1440 1.89 maxv #define PMC5_CESR_P 0x0200
1441 1.1 fvdl
1442 1.1 fvdl #define PMC5_DATA_READ 0x00
1443 1.1 fvdl #define PMC5_DATA_WRITE 0x01
1444 1.1 fvdl #define PMC5_DATA_TLB_MISS 0x02
1445 1.1 fvdl #define PMC5_DATA_READ_MISS 0x03
1446 1.1 fvdl #define PMC5_DATA_WRITE_MISS 0x04
1447 1.1 fvdl #define PMC5_WRITE_M_E 0x05
1448 1.1 fvdl #define PMC5_DATA_LINES_WBACK 0x06
1449 1.1 fvdl #define PMC5_DATA_CACHE_SNOOP 0x07
1450 1.1 fvdl #define PMC5_DATA_CACHE_SNOOP_HIT 0x08
1451 1.1 fvdl #define PMC5_MEM_ACCESS_BOTH_PIPES 0x09
1452 1.1 fvdl #define PMC5_BANK_CONFLICTS 0x0a
1453 1.1 fvdl #define PMC5_MISALIGNED_DATA 0x0b
1454 1.1 fvdl #define PMC5_INST_READ 0x0c
1455 1.1 fvdl #define PMC5_INST_TLB_MISS 0x0d
1456 1.1 fvdl #define PMC5_INST_CACHE_MISS 0x0e
1457 1.1 fvdl #define PMC5_SEGMENT_REG_LOAD 0x0f
1458 1.89 maxv #define PMC5_BRANCHES 0x12
1459 1.89 maxv #define PMC5_BTB_HITS 0x13
1460 1.1 fvdl #define PMC5_BRANCH_TAKEN 0x14
1461 1.1 fvdl #define PMC5_PIPELINE_FLUSH 0x15
1462 1.1 fvdl #define PMC5_INST_EXECUTED 0x16
1463 1.1 fvdl #define PMC5_INST_EXECUTED_V_PIPE 0x17
1464 1.1 fvdl #define PMC5_BUS_UTILIZATION 0x18
1465 1.1 fvdl #define PMC5_WRITE_BACKUP_STALL 0x19
1466 1.1 fvdl #define PMC5_DATA_READ_STALL 0x1a
1467 1.1 fvdl #define PMC5_WRITE_E_M_STALL 0x1b
1468 1.1 fvdl #define PMC5_LOCKED_BUS 0x1c
1469 1.1 fvdl #define PMC5_IO_CYCLE 0x1d
1470 1.1 fvdl #define PMC5_NONCACHE_MEM_READ 0x1e
1471 1.1 fvdl #define PMC5_AGI_STALL 0x1f
1472 1.1 fvdl #define PMC5_FLOPS 0x22
1473 1.1 fvdl #define PMC5_BP0_MATCH 0x23
1474 1.1 fvdl #define PMC5_BP1_MATCH 0x24
1475 1.1 fvdl #define PMC5_BP2_MATCH 0x25
1476 1.1 fvdl #define PMC5_BP3_MATCH 0x26
1477 1.1 fvdl #define PMC5_HARDWARE_INTR 0x27
1478 1.1 fvdl #define PMC5_DATA_RW 0x28
1479 1.1 fvdl #define PMC5_DATA_RW_MISS 0x29
1480 1.1 fvdl
1481 1.1 fvdl /*
1482 1.1 fvdl * 686-class Event Selector MSR format.
1483 1.1 fvdl */
1484 1.1 fvdl
1485 1.89 maxv #define PMC6_EVTSEL_EVENT 0x000000ff
1486 1.89 maxv #define PMC6_EVTSEL_UNIT 0x0000ff00
1487 1.89 maxv #define PMC6_EVTSEL_UNIT_SHIFT 8
1488 1.89 maxv #define PMC6_EVTSEL_USR (1 << 16)
1489 1.89 maxv #define PMC6_EVTSEL_OS (1 << 17)
1490 1.89 maxv #define PMC6_EVTSEL_E (1 << 18)
1491 1.89 maxv #define PMC6_EVTSEL_PC (1 << 19)
1492 1.89 maxv #define PMC6_EVTSEL_INT (1 << 20)
1493 1.89 maxv #define PMC6_EVTSEL_EN (1 << 22) /* PerfEvtSel0 only */
1494 1.89 maxv #define PMC6_EVTSEL_INV (1 << 23)
1495 1.89 maxv #define PMC6_EVTSEL_COUNTER_MASK 0xff000000
1496 1.89 maxv #define PMC6_EVTSEL_COUNTER_MASK_SHIFT 24
1497 1.1 fvdl
1498 1.1 fvdl /* Data Cache Unit */
1499 1.89 maxv #define PMC6_DATA_MEM_REFS 0x43
1500 1.89 maxv #define PMC6_DCU_LINES_IN 0x45
1501 1.89 maxv #define PMC6_DCU_M_LINES_IN 0x46
1502 1.89 maxv #define PMC6_DCU_M_LINES_OUT 0x47
1503 1.89 maxv #define PMC6_DCU_MISS_OUTSTANDING 0x48
1504 1.1 fvdl
1505 1.1 fvdl /* Instruction Fetch Unit */
1506 1.89 maxv #define PMC6_IFU_IFETCH 0x80
1507 1.89 maxv #define PMC6_IFU_IFETCH_MISS 0x81
1508 1.89 maxv #define PMC6_ITLB_MISS 0x85
1509 1.89 maxv #define PMC6_IFU_MEM_STALL 0x86
1510 1.89 maxv #define PMC6_ILD_STALL 0x87
1511 1.1 fvdl
1512 1.1 fvdl /* L2 Cache */
1513 1.89 maxv #define PMC6_L2_IFETCH 0x28
1514 1.89 maxv #define PMC6_L2_LD 0x29
1515 1.89 maxv #define PMC6_L2_ST 0x2a
1516 1.89 maxv #define PMC6_L2_LINES_IN 0x24
1517 1.89 maxv #define PMC6_L2_LINES_OUT 0x26
1518 1.89 maxv #define PMC6_L2_M_LINES_INM 0x25
1519 1.89 maxv #define PMC6_L2_M_LINES_OUTM 0x27
1520 1.89 maxv #define PMC6_L2_RQSTS 0x2e
1521 1.89 maxv #define PMC6_L2_ADS 0x21
1522 1.89 maxv #define PMC6_L2_DBUS_BUSY 0x22
1523 1.89 maxv #define PMC6_L2_DBUS_BUSY_RD 0x23
1524 1.1 fvdl
1525 1.1 fvdl /* External Bus Logic */
1526 1.89 maxv #define PMC6_BUS_DRDY_CLOCKS 0x62
1527 1.89 maxv #define PMC6_BUS_LOCK_CLOCKS 0x63
1528 1.89 maxv #define PMC6_BUS_REQ_OUTSTANDING 0x60
1529 1.89 maxv #define PMC6_BUS_TRAN_BRD 0x65
1530 1.89 maxv #define PMC6_BUS_TRAN_RFO 0x66
1531 1.89 maxv #define PMC6_BUS_TRANS_WB 0x67
1532 1.89 maxv #define PMC6_BUS_TRAN_IFETCH 0x68
1533 1.89 maxv #define PMC6_BUS_TRAN_INVAL 0x69
1534 1.89 maxv #define PMC6_BUS_TRAN_PWR 0x6a
1535 1.89 maxv #define PMC6_BUS_TRANS_P 0x6b
1536 1.89 maxv #define PMC6_BUS_TRANS_IO 0x6c
1537 1.89 maxv #define PMC6_BUS_TRAN_DEF 0x6d
1538 1.89 maxv #define PMC6_BUS_TRAN_BURST 0x6e
1539 1.89 maxv #define PMC6_BUS_TRAN_ANY 0x70
1540 1.89 maxv #define PMC6_BUS_TRAN_MEM 0x6f
1541 1.89 maxv #define PMC6_BUS_DATA_RCV 0x64
1542 1.89 maxv #define PMC6_BUS_BNR_DRV 0x61
1543 1.89 maxv #define PMC6_BUS_HIT_DRV 0x7a
1544 1.89 maxv #define PMC6_BUS_HITM_DRDV 0x7b
1545 1.89 maxv #define PMC6_BUS_SNOOP_STALL 0x7e
1546 1.1 fvdl
1547 1.1 fvdl /* Floating Point Unit */
1548 1.89 maxv #define PMC6_FLOPS 0xc1
1549 1.89 maxv #define PMC6_FP_COMP_OPS_EXE 0x10
1550 1.89 maxv #define PMC6_FP_ASSIST 0x11
1551 1.89 maxv #define PMC6_MUL 0x12
1552 1.89 maxv #define PMC6_DIV 0x12
1553 1.89 maxv #define PMC6_CYCLES_DIV_BUSY 0x14
1554 1.1 fvdl
1555 1.1 fvdl /* Memory Ordering */
1556 1.89 maxv #define PMC6_LD_BLOCKS 0x03
1557 1.89 maxv #define PMC6_SB_DRAINS 0x04
1558 1.89 maxv #define PMC6_MISALIGN_MEM_REF 0x05
1559 1.89 maxv #define PMC6_EMON_KNI_PREF_DISPATCHED 0x07 /* P-III only */
1560 1.89 maxv #define PMC6_EMON_KNI_PREF_MISS 0x4b /* P-III only */
1561 1.1 fvdl
1562 1.1 fvdl /* Instruction Decoding and Retirement */
1563 1.89 maxv #define PMC6_INST_RETIRED 0xc0
1564 1.89 maxv #define PMC6_UOPS_RETIRED 0xc2
1565 1.89 maxv #define PMC6_INST_DECODED 0xd0
1566 1.89 maxv #define PMC6_EMON_KNI_INST_RETIRED 0xd8
1567 1.89 maxv #define PMC6_EMON_KNI_COMP_INST_RET 0xd9
1568 1.1 fvdl
1569 1.1 fvdl /* Interrupts */
1570 1.89 maxv #define PMC6_HW_INT_RX 0xc8
1571 1.89 maxv #define PMC6_CYCLES_INT_MASKED 0xc6
1572 1.89 maxv #define PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
1573 1.1 fvdl
1574 1.1 fvdl /* Branches */
1575 1.89 maxv #define PMC6_BR_INST_RETIRED 0xc4
1576 1.89 maxv #define PMC6_BR_MISS_PRED_RETIRED 0xc5
1577 1.89 maxv #define PMC6_BR_TAKEN_RETIRED 0xc9
1578 1.89 maxv #define PMC6_BR_MISS_PRED_TAKEN_RET 0xca
1579 1.89 maxv #define PMC6_BR_INST_DECODED 0xe0
1580 1.89 maxv #define PMC6_BTB_MISSES 0xe2
1581 1.89 maxv #define PMC6_BR_BOGUS 0xe4
1582 1.89 maxv #define PMC6_BACLEARS 0xe6
1583 1.1 fvdl
1584 1.1 fvdl /* Stalls */
1585 1.89 maxv #define PMC6_RESOURCE_STALLS 0xa2
1586 1.89 maxv #define PMC6_PARTIAL_RAT_STALLS 0xd2
1587 1.1 fvdl
1588 1.1 fvdl /* Segment Register Loads */
1589 1.89 maxv #define PMC6_SEGMENT_REG_LOADS 0x06
1590 1.1 fvdl
1591 1.1 fvdl /* Clocks */
1592 1.89 maxv #define PMC6_CPU_CLK_UNHALTED 0x79
1593 1.1 fvdl
1594 1.1 fvdl /* MMX Unit */
1595 1.89 maxv #define PMC6_MMX_INSTR_EXEC 0xb0 /* Celeron, P-II, P-IIX only */
1596 1.89 maxv #define PMC6_MMX_SAT_INSTR_EXEC 0xb1 /* P-II and P-III only */
1597 1.89 maxv #define PMC6_MMX_UOPS_EXEC 0xb2 /* P-II and P-III only */
1598 1.89 maxv #define PMC6_MMX_INSTR_TYPE_EXEC 0xb3 /* P-II and P-III only */
1599 1.89 maxv #define PMC6_FP_MMX_TRANS 0xcc /* P-II and P-III only */
1600 1.89 maxv #define PMC6_MMX_ASSIST 0xcd /* P-II and P-III only */
1601 1.89 maxv #define PMC6_MMX_INSTR_RET 0xc3 /* P-II only */
1602 1.1 fvdl
1603 1.1 fvdl /* Segment Register Renaming */
1604 1.89 maxv #define PMC6_SEG_RENAME_STALLS 0xd4 /* P-II and P-III only */
1605 1.89 maxv #define PMC6_SEG_REG_RENAMES 0xd5 /* P-II and P-III only */
1606 1.89 maxv #define PMC6_RET_SEG_RENAMES 0xd6 /* P-II and P-III only */
1607 1.1 fvdl
1608 1.1 fvdl /*
1609 1.95 maxv * AMD K7. [Doc: 22007K.pdf, Feb 2002]
1610 1.1 fvdl */
1611 1.95 maxv /* Event Selector MSR format */
1612 1.89 maxv #define K7_EVTSEL_EVENT 0x000000ff
1613 1.89 maxv #define K7_EVTSEL_UNIT 0x0000ff00
1614 1.89 maxv #define K7_EVTSEL_UNIT_SHIFT 8
1615 1.95 maxv #define K7_EVTSEL_USR __BIT(16)
1616 1.95 maxv #define K7_EVTSEL_OS __BIT(17)
1617 1.95 maxv #define K7_EVTSEL_E __BIT(18)
1618 1.95 maxv #define K7_EVTSEL_PC __BIT(19)
1619 1.95 maxv #define K7_EVTSEL_INT __BIT(20)
1620 1.95 maxv #define K7_EVTSEL_EN __BIT(22)
1621 1.95 maxv #define K7_EVTSEL_INV __BIT(23)
1622 1.89 maxv #define K7_EVTSEL_COUNTER_MASK 0xff000000
1623 1.89 maxv #define K7_EVTSEL_COUNTER_MASK_SHIFT 24
1624 1.1 fvdl /* Data Cache Unit */
1625 1.89 maxv #define K7_DATA_CACHE_ACCESS 0x40
1626 1.89 maxv #define K7_DATA_CACHE_MISS 0x41
1627 1.89 maxv #define K7_DATA_CACHE_REFILL 0x42
1628 1.89 maxv #define K7_DATA_CACHE_REFILL_SYSTEM 0x43
1629 1.89 maxv #define K7_DATA_CACHE_WBACK 0x44
1630 1.95 maxv #define K7_L1_DTLB_MISS 0x45
1631 1.89 maxv #define K7_L2_DTLB_MISS 0x46
1632 1.89 maxv #define K7_MISALIGNED_DATA_REF 0x47
1633 1.1 fvdl /* Instruction Fetch Unit */
1634 1.89 maxv #define K7_IFU_IFETCH 0x80
1635 1.89 maxv #define K7_IFU_IFETCH_MISS 0x81
1636 1.89 maxv #define K7_IFU_REFILL_FROM_L2 0x82
1637 1.89 maxv #define K7_IFU_REFILL_FROM_SYSTEM 0x83
1638 1.95 maxv #define K7_L1_ITLB_MISS 0x84
1639 1.95 maxv #define K7_L2_ITLB_MISS 0x85
1640 1.1 fvdl /* Retired */
1641 1.89 maxv #define K7_RETIRED_INST 0xc0
1642 1.89 maxv #define K7_RETIRED_OPS 0xc1
1643 1.95 maxv #define K7_RETIRED_BRANCH 0xc2
1644 1.89 maxv #define K7_RETIRED_BRANCH_MISPREDICTED 0xc3
1645 1.89 maxv #define K7_RETIRED_TAKEN_BRANCH 0xc4
1646 1.89 maxv #define K7_RETIRED_TAKEN_BRANCH_MISPREDICTED 0xc5
1647 1.89 maxv #define K7_RETIRED_FAR_CONTROL_TRANSFER 0xc6
1648 1.89 maxv #define K7_RETIRED_RESYNC_BRANCH 0xc7
1649 1.1 fvdl /* Interrupts */
1650 1.89 maxv #define K7_CYCLES_INT_MASKED 0xcd
1651 1.89 maxv #define K7_CYCLES_INT_PENDING_AND_MASKED 0xce
1652 1.89 maxv #define K7_HW_INTR_RECV 0xcf
1653 1.89 maxv
1654 1.94 maxv /*
1655 1.94 maxv * AMD 10h family PMCs. [Doc: 31116.pdf, Jan 2013]
1656 1.94 maxv */
1657 1.94 maxv /* Register MSRs */
1658 1.94 maxv #define MSR_F10H_EVNTSEL0 0xc0010000
1659 1.94 maxv #define MSR_F10H_EVNTSEL1 0xc0010001
1660 1.94 maxv #define MSR_F10H_EVNTSEL2 0xc0010002
1661 1.94 maxv #define MSR_F10H_EVNTSEL3 0xc0010003
1662 1.94 maxv #define MSR_F10H_PERFCTR0 0xc0010004
1663 1.94 maxv #define MSR_F10H_PERFCTR1 0xc0010005
1664 1.94 maxv #define MSR_F10H_PERFCTR2 0xc0010006
1665 1.94 maxv #define MSR_F10H_PERFCTR3 0xc0010007
1666 1.94 maxv /* Event Selector MSR format */
1667 1.94 maxv #define F10H_EVTSEL_EVENT_MASK 0x000F000000FF
1668 1.94 maxv #define F10H_EVTSEL_EVENT_SHIFT_LOW 0
1669 1.94 maxv #define F10H_EVTSEL_EVENT_SHIFT_HIGH 32
1670 1.94 maxv #define F10H_EVTSEL_UNIT_MASK 0x0000FF00
1671 1.94 maxv #define F10H_EVTSEL_UNIT_SHIFT 8
1672 1.94 maxv #define F10H_EVTSEL_USR __BIT(16)
1673 1.94 maxv #define F10H_EVTSEL_OS __BIT(17)
1674 1.94 maxv #define F10H_EVTSEL_EDGE __BIT(18)
1675 1.94 maxv #define F10H_EVTSEL_RSVD1 __BIT(19)
1676 1.94 maxv #define F10H_EVTSEL_INT __BIT(20)
1677 1.94 maxv #define F10H_EVTSEL_RSVD2 __BIT(21)
1678 1.94 maxv #define F10H_EVTSEL_EN __BIT(22)
1679 1.94 maxv #define F10H_EVTSEL_INV __BIT(23)
1680 1.94 maxv #define F10H_EVTSEL_COUNTER_MASK 0xFF000000
1681 1.94 maxv #define F10H_EVTSEL_COUNTER_MASK_SHIFT 24
1682 1.94 maxv /* Floating Point Events */
1683 1.94 maxv #define F10H_FP_DISPATCHED_FPU_OPS 0x00
1684 1.94 maxv #define F10H_FP_CYCLES_EMPTY_FPU_OPS 0x01
1685 1.94 maxv #define F10H_FP_DISPATCHED_FASTFLAG_OPS 0x02
1686 1.94 maxv #define F10H_FP_RETIRED_SSE_OPS 0x03
1687 1.94 maxv #define F10H_FP_RETIRED_MOVE_OPS 0x04
1688 1.94 maxv #define F10H_FP_RETIRED_SERIALIZING_OPS 0x05
1689 1.94 maxv #define F10H_FP_CYCLES_SERIALIZING_OP_SCHEDULER 0x06
1690 1.94 maxv /* Load/Store and TLB Events */
1691 1.94 maxv #define F10H_SEGMENT_REG_LOADS 0x20
1692 1.94 maxv #define F10H_PIPELINE_RESTART_SELFMOD_CODE 0x21
1693 1.94 maxv #define F10H_PIPELINE_RESTART_PROBE_HIT 0x22
1694 1.94 maxv #define F10H_LS_BUFFER_2_FILL 0x23
1695 1.94 maxv #define F10H_LOCKED_OPERATIONS 0x24
1696 1.94 maxv #define F10H_RETIRED_CLFLUSH_INSTRUCTIONS 0x26
1697 1.94 maxv #define F10H_RETIRED_CPUID_INSTRUCTIONS 0x27
1698 1.94 maxv #define F10H_CANCELLED_STORE_LOAD_FORWARD_OPS 0x2A
1699 1.94 maxv #define F10H_SMI_RECEIVED 0x2B
1700 1.94 maxv /* Data Cache Events */
1701 1.95 maxv #define F10H_DATA_CACHE_ACCESS 0x40
1702 1.95 maxv #define F10H_DATA_CACHE_MISS 0x41
1703 1.95 maxv #define F10H_DATA_CACHE_REFILL_FROM_L2 0x42
1704 1.95 maxv #define F10H_DATA_CACHE_REFILL_FROM_NORTHBRIDGE 0x43
1705 1.94 maxv #define F10H_CACHE_LINES_EVICTED 0x44
1706 1.94 maxv #define F10H_L1_DTLB_MISS 0x45
1707 1.94 maxv #define F10H_L2_DTLB_MISS 0x46
1708 1.95 maxv #define F10H_MISALIGNED_ACCESS 0x47
1709 1.94 maxv #define F10H_MICROARCH_LATE_CANCEL_OF_ACCESS 0x48
1710 1.94 maxv #define F10H_MICROARCH_EARLY_CANCEL_OF_ACCESS 0x49
1711 1.94 maxv #define F10H_SINGLE_BIT_ECC_ERRORS_RECORDED 0x4A
1712 1.94 maxv #define F10H_PREFETCH_INSTRUCTIONS_DISPATCHED 0x4B
1713 1.94 maxv #define F10H_DCACHE_MISSES_LOCKED_INSTRUCTIONS 0x4C
1714 1.94 maxv #define F10H_L1_DTLB_HIT 0x4D
1715 1.94 maxv #define F10H_INEFFECTIVE_SOFTWARE_PREFETCHS 0x52
1716 1.94 maxv #define F10H_GLOBAL_TLB_FLUSHES 0x54
1717 1.94 maxv #define F10H_MEMORY_REQUESTS_BY_TYPE 0x65
1718 1.94 maxv #define F10H_DATA_PREFETCHER 0x67
1719 1.94 maxv #define F10H_MAB_REQUESTS 0x68
1720 1.94 maxv #define F10H_MAB_WAIT_CYCLES 0x69
1721 1.94 maxv #define F10H_NORTHBRIDGE_READ_RESP_BY_COH_STATE 0x6C
1722 1.94 maxv #define F10H_OCTWORDS_WRITTEN_TO_SYSTEM 0x6D
1723 1.94 maxv #define F10H_CPU_CLOCKS_NOT_HALTED 0x76
1724 1.94 maxv #define F10H_REQUESTS_TO_L2_CACHE 0x7D
1725 1.94 maxv #define F10H_L2_CACHE_MISSES 0x7E
1726 1.94 maxv #define F10H_L2_FILL 0x7F
1727 1.94 maxv /* F10H_PAGE_SIZE_MISMATCHES (0x01C0): reserved on some revisions */
1728 1.94 maxv /* Instruction Cache Events */
1729 1.95 maxv #define F10H_INSTRUCTION_CACHE_FETCH 0x80
1730 1.95 maxv #define F10H_INSTRUCTION_CACHE_MISS 0x81
1731 1.95 maxv #define F10H_INSTRUCTION_CACHE_REFILL_FROM_L2 0x82
1732 1.95 maxv #define F10H_INSTRUCTION_CACHE_REFILL_FROM_SYS 0x83
1733 1.94 maxv #define F10H_L1_ITLB_MISS 0x84
1734 1.94 maxv #define F10H_L2_ITLB_MISS 0x85
1735 1.94 maxv #define F10H_PIPELINE_RESTART_INSTR_STREAM_PROBE 0x86
1736 1.94 maxv #define F10H_INSTRUCTION_FETCH_STALL 0x87
1737 1.94 maxv #define F10H_RETURN_STACK_HITS 0x88
1738 1.94 maxv #define F10H_RETURN_STACK_OVERFLOWS 0x89
1739 1.94 maxv #define F10H_INSTRUCTION_CACHE_VICTIMS 0x8B
1740 1.94 maxv #define F10H_INSTRUCTION_CACHE_LINES_INVALIDATED 0x8C
1741 1.94 maxv #define F10H_ITLD_RELOADS 0x99
1742 1.94 maxv #define F10H_ITLD_RELOADS_ABORTED 0x9A
1743 1.94 maxv /* Execution Unit Events */
1744 1.94 maxv #define F10H_RETIRED_INSTRUCTIONS 0xC0
1745 1.94 maxv #define F10H_RETIRED_UOPS 0xC1
1746 1.95 maxv #define F10H_RETIRED_BRANCH 0xC2
1747 1.95 maxv #define F10H_RETIRED_MISPREDICTED_BRANCH 0xC3
1748 1.95 maxv #define F10H_RETIRED_TAKEN_BRANCH 0xC4
1749 1.95 maxv #define F10H_RETIRED_TAKEN_BRANCH_MISPREDICTED 0xC5
1750 1.95 maxv #define F10H_RETIRED_FAR_CONTROL_TRANSFER 0xC6
1751 1.95 maxv #define F10H_RETIRED_BRANCH_RESYNC 0xC7
1752 1.94 maxv #define F10H_RETIRED_NEAR_RETURNS 0xC8
1753 1.94 maxv #define F10H_RETIRED_NEAR_RETURNS_MISPREDICTED 0xC9
1754 1.95 maxv #define F10H_RETIRED_INDIRECT_BRANCH_MISPREDICTED 0xCA
1755 1.94 maxv #define F10H_RETIRED_MMX_FP_INSTRUCTIONS 0xCB
1756 1.94 maxv #define F10H_RETIRED_FASTPATH_DOUBLE_OP_INSTR 0xCC
1757 1.94 maxv #define F10H_INTERRUPTS_MASKED_CYCLES 0xCD
1758 1.94 maxv #define F10H_INTERRUPTS_MASKED_CYCLES_INTERRUPT_PENDING 0xCE
1759 1.94 maxv #define F10H_INTERRUPTS_TAKEN 0xCF
1760 1.94 maxv #define F10H_DECODER_EMPTY 0xD0
1761 1.94 maxv #define F10H_DISPATCH_STALLS 0xD1
1762 1.94 maxv #define F10H_DISPATCH_STALLS_BRANCH_ABORT_RETIRE 0xD2
1763 1.94 maxv #define F10H_DISPATCH_STALLS_SERIALIZATION 0xD3
1764 1.94 maxv #define F10H_DISPATCH_STALLS_SEGMENT_LOAD 0xD4
1765 1.94 maxv #define F10H_DISPATCH_STALLS_REORDER_BUF_FULL 0xD5
1766 1.94 maxv #define F10H_DISPATCH_STALLS_RSV_STATION_FULL 0xD6
1767 1.94 maxv #define F10H_DISPATCH_STALLS_FPU_FULL 0xD7
1768 1.94 maxv #define F10H_DISPATCH_STALLS_LS_FULL 0xD8
1769 1.94 maxv #define F10H_DISPATCH_STALLS_WAITING_ALL_QUITE 0xD9
1770 1.94 maxv #define F10H_DISPATCH_STALLS_FAR_TRANSFER 0xDA
1771 1.94 maxv #define F10H_FPU_EXCEPTIONS 0xDB
1772 1.94 maxv #define F10H_DR0_BREAKPOINT_MATCHES 0xDC
1773 1.94 maxv #define F10H_DR1_BREAKPOINT_MATCHES 0xDD
1774 1.94 maxv #define F10H_DR2_BREAKPOINT_MATCHES 0xDE
1775 1.94 maxv #define F10H_DR3_BREAKPOINT_MATCHES 0xDF
1776 1.94 maxv /* F10H_RETIRED_X87_FP_OPERATIONS (0x01C0): reserved on some revisions */
1777 1.94 maxv /* F10H_IBS_OPS_TAGGED (0x1CF): reserved on some revisions */
1778 1.94 maxv /* F10H_LFENCE_INSTRUCTIONS_RETIRED (0x01D3): reserved on some revisions */
1779 1.94 maxv /* F10H_SFENCE_INSTRUCTIONS_RETIRED (0x01D4): reserved on some revisions */
1780 1.94 maxv /* F10H_MFENCE_INSTRUCTIONS_RETIRED (0x01D5): reserved on some revisions */
1781 1.94 maxv /* Memory Controller Events */
1782 1.94 maxv #define F10H_DRAM_ACCESSES 0xE0
1783 1.94 maxv #define F10H_DRAM_CONTROLLER_PT_OVERFLOWS 0xE1
1784 1.94 maxv #define F10H_MEM_CONTROLLER_DRAM_COMMAND_SLOTS_MISSED 0xE2
1785 1.94 maxv #define F10H_MEM_CONTROLLER_TURNAROUNDS 0xE3
1786 1.94 maxv #define F10H_MEM_CONTROLLER_BYPASS_COUNTER_SATURATION 0xE4
1787 1.94 maxv #define F10H_THERMAL_STATUS 0xE8
1788 1.94 maxv #define F10H_CPU_IO_REQUESTS_TO_MEMORY_IO 0xE9
1789 1.94 maxv #define F10H_CACHE_BLOCK_COMMANDS 0xEA
1790 1.94 maxv #define F10H_SIZED_COMMANDS 0xEB
1791 1.94 maxv #define F10H_PROBE_RESPONSES_AND_UPSTREAM_REQUESTS 0xEC
1792 1.94 maxv #define F10H_GART_EVENTS 0xEE
1793 1.94 maxv #define F10H_MEMORY_CONTROLLER_REQUESTS 0x01F0
1794 1.94 maxv #define F10H_CPU_TO_DRAM_REQUESTS_TO_TARGET_NODE 0x01E0
1795 1.94 maxv #define F10H_IO_TO_DRAM_REQUESTS_TO_TARGET_NODE 0x01E1
1796 1.94 maxv #define F10H_CPU_READ_CMD_LATENCY_TARGET_NODE_03 0x01E2
1797 1.94 maxv #define F10H_CPU_READ_CMD_REQUESTS_TARGET_NODE_03 0x01E3
1798 1.94 maxv #define F10H_CPU_READ_CMD_LATENCY_TARGET_NODE_47 0x01E4
1799 1.94 maxv #define F10H_CPU_READ_CMD_REQUESTS_TARGET_NODE_47 0x01E5
1800 1.94 maxv #define F10H_CPU_CMD_LATENCY_TO_TARGET_NODE_0347 0x01E6
1801 1.94 maxv #define F10H_CPU_REQUESTS_TO_TARGET_NODE_0347 0x01E7
1802 1.94 maxv /* Link Events */
1803 1.94 maxv #define F10H_HYPERTRANSPORT_LINK0_TRANSMIT_BANDWIDTH 0xF6
1804 1.94 maxv #define F10H_HYPERTRANSPORT_LINK1_TRANSMIT_BANDWIDTH 0xF7
1805 1.94 maxv #define F10H_HYPERTRANSPORT_LINK2_TRANSMIT_BANDWIDTH 0xF8
1806 1.94 maxv #define F10H_HYPERTRANSPORT_LINK3_TRANSMIT_BANDWIDTH 0x01F9
1807 1.94 maxv /* L3 Cache Events */
1808 1.94 maxv /* F10H_READ_READ_REQUEST_TO_L3_CACHE (0x04E0): depends on the revision */
1809 1.94 maxv /* F10H_L3_CACHE_MISSES (0x04E1): depends on the revision */
1810 1.94 maxv /* F10H_L3_FILLS_FROM_L2_EVICTIONS (0x04E2): depends on the revision */
1811 1.94 maxv #define F10H_L3_EVICTIONS 0x04E3
1812 1.94 maxv /* F10H_NONCANCELLED_L3_READ_REQUESTS (0x04ED): depends on the revision */
1813 1.94 maxv
1814