Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.98.2.8
      1  1.98.2.8    martin /*	$NetBSD: specialreg.h,v 1.98.2.8 2018/12/04 11:52:57 martin Exp $	*/
      2       1.1      fvdl 
      3       1.1      fvdl /*-
      4       1.1      fvdl  * Copyright (c) 1991 The Regents of the University of California.
      5       1.1      fvdl  * All rights reserved.
      6       1.1      fvdl  *
      7       1.1      fvdl  * Redistribution and use in source and binary forms, with or without
      8       1.1      fvdl  * modification, are permitted provided that the following conditions
      9       1.1      fvdl  * are met:
     10       1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     11       1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     12       1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     14       1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     15       1.3       agc  * 3. Neither the name of the University nor the names of its contributors
     16       1.1      fvdl  *    may be used to endorse or promote products derived from this software
     17       1.1      fvdl  *    without specific prior written permission.
     18       1.1      fvdl  *
     19       1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20       1.1      fvdl  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21       1.1      fvdl  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22       1.1      fvdl  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23       1.1      fvdl  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24       1.1      fvdl  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25       1.1      fvdl  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26       1.1      fvdl  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27       1.1      fvdl  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28       1.1      fvdl  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29       1.1      fvdl  * SUCH DAMAGE.
     30       1.1      fvdl  *
     31       1.1      fvdl  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     32       1.1      fvdl  */
     33       1.1      fvdl 
     34       1.1      fvdl /*
     35       1.1      fvdl  * Bits in 386 special registers:
     36       1.1      fvdl  */
     37      1.89      maxv #define CR0_PE	0x00000001	/* Protected mode Enable */
     38      1.89      maxv #define CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     39      1.89      maxv #define CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     40      1.89      maxv #define CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     41      1.89      maxv #define CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     42      1.89      maxv #define CR0_PG	0x80000000	/* PaGing enable */
     43       1.1      fvdl 
     44       1.1      fvdl /*
     45       1.1      fvdl  * Bits in 486 special registers:
     46       1.1      fvdl  */
     47       1.1      fvdl #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     48       1.1      fvdl #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     49       1.1      fvdl #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     50      1.89      maxv #define CR0_NW	0x20000000	/* Not Write-through */
     51      1.89      maxv #define CR0_CD	0x40000000	/* Cache Disable */
     52       1.1      fvdl 
     53       1.1      fvdl /*
     54       1.1      fvdl  * Cyrix 486 DLC special registers, accessible as IO ports.
     55       1.1      fvdl  */
     56       1.1      fvdl #define CCR0	0xc0		/* configuration control register 0 */
     57       1.1      fvdl #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     58       1.1      fvdl #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     59       1.1      fvdl #define CCR0_A20M	0x04	/* enables A20M# input pin */
     60       1.1      fvdl #define CCR0_KEN	0x08	/* enables KEN# input pin */
     61       1.1      fvdl #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     62       1.1      fvdl #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     63       1.1      fvdl #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     64       1.1      fvdl #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     65       1.1      fvdl 
     66       1.1      fvdl #define CCR1	0xc1		/* configuration control register 1 */
     67       1.1      fvdl #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     68       1.1      fvdl /* the remaining 7 bits of this register are reserved */
     69       1.1      fvdl 
     70       1.1      fvdl /*
     71      1.59       jym  * bits in the %cr4 control register:
     72       1.1      fvdl  */
     73      1.59       jym #define CR4_VME		0x00000001 /* virtual 8086 mode extension enable */
     74      1.59       jym #define CR4_PVI		0x00000002 /* protected mode virtual interrupt enable */
     75      1.59       jym #define CR4_TSD		0x00000004 /* restrict RDTSC instruction to cpl 0 */
     76      1.59       jym #define CR4_DE		0x00000008 /* debugging extension */
     77      1.59       jym #define CR4_PSE		0x00000010 /* large (4MB) page size enable */
     78      1.59       jym #define CR4_PAE		0x00000020 /* physical address extension enable */
     79      1.59       jym #define CR4_MCE		0x00000040 /* machine check enable */
     80      1.59       jym #define CR4_PGE		0x00000080 /* page global enable */
     81      1.59       jym #define CR4_PCE		0x00000100 /* enable RDPMC instruction for all cpls */
     82      1.59       jym #define CR4_OSFXSR	0x00000200 /* enable fxsave/fxrestor and SSE */
     83      1.59       jym #define CR4_OSXMMEXCPT	0x00000400 /* enable unmasked SSE exceptions */
     84      1.88      maxv #define CR4_UMIP	0x00000800 /* user-mode instruction prevention */
     85      1.59       jym #define CR4_VMXE	0x00002000 /* enable VMX operations */
     86      1.59       jym #define CR4_SMXE	0x00004000 /* enable SMX operations */
     87      1.59       jym #define CR4_FSGSBASE	0x00010000 /* enable *FSBASE and *GSBASE instructions */
     88      1.59       jym #define CR4_PCIDE	0x00020000 /* enable Process Context IDentifiers */
     89      1.59       jym #define CR4_OSXSAVE	0x00040000 /* enable xsave and xrestore */
     90      1.59       jym #define CR4_SMEP	0x00100000 /* enable SMEP support */
     91      1.80   msaitoh #define CR4_SMAP	0x00200000 /* enable SMAP support */
     92      1.88      maxv #define CR4_PKE		0x00400000 /* protection key enable */
     93       1.1      fvdl 
     94      1.75   msaitoh /*
     95      1.75   msaitoh  * Extended Control Register XCR0
     96      1.75   msaitoh  */
     97      1.89      maxv #define XCR0_X87	0x00000001	/* x87 FPU/MMX state */
     98      1.89      maxv #define XCR0_SSE	0x00000002	/* SSE state */
     99      1.89      maxv #define XCR0_YMM_Hi128	0x00000004	/* AVX-256 (ymmn registers) */
    100      1.89      maxv #define XCR0_BNDREGS	0x00000008	/* Memory protection ext bounds */
    101      1.89      maxv #define XCR0_BNDCSR	0x00000010	/* Memory protection ext state */
    102      1.89      maxv #define XCR0_Opmask	0x00000020	/* AVX-512 Opmask */
    103      1.89      maxv #define XCR0_ZMM_Hi256	0x00000040	/* AVX-512 upper 256 bits low regs */
    104      1.89      maxv #define XCR0_Hi16_ZMM	0x00000080	/* AVX-512 512 bits upper registers */
    105      1.78       dsl 
    106      1.78       dsl /*
    107  1.98.2.5    martin  * Known fpu bits - only these get enabled. The save area is sized for all the
    108  1.98.2.5    martin  * fields below (max 2680 bytes).
    109      1.78       dsl  */
    110      1.78       dsl #define XCR0_FPU	(XCR0_X87 | XCR0_SSE | XCR0_YMM_Hi128 | \
    111      1.78       dsl 			XCR0_Opmask | XCR0_ZMM_Hi256 | XCR0_Hi16_ZMM)
    112      1.78       dsl 
    113      1.78       dsl #define XCR0_BND	(XCR0_BNDREGS | XCR0_BNDCSR)
    114      1.75   msaitoh 
    115      1.75   msaitoh #define XCR0_FLAGS1	"\20" \
    116      1.78       dsl 	"\1" "x87"	"\2" "SSE"	"\3" "AVX" \
    117      1.78       dsl 	"\4" "BNDREGS"	"\5" "BNDCSR" \
    118      1.78       dsl 	"\6" "Opmask"	"\7" "ZMM_Hi256" "\10" "Hi16_ZMM"
    119      1.75   msaitoh 
    120       1.1      fvdl 
    121       1.1      fvdl /*
    122      1.40       jym  * CPUID "features" bits
    123       1.1      fvdl  */
    124       1.1      fvdl 
    125      1.40       jym /* Fn00000001 %edx features */
    126      1.89      maxv #define CPUID_FPU	0x00000001	/* processor has an FPU? */
    127      1.89      maxv #define CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
    128      1.89      maxv #define CPUID_DE	0x00000004	/* has debugging extension */
    129      1.89      maxv #define CPUID_PSE	0x00000008	/* has 4MB page size extension */
    130      1.89      maxv #define CPUID_TSC	0x00000010	/* has time stamp counter */
    131  1.98.2.1    martin #define CPUID_MSR	0x00000020	/* has model specific registers */
    132      1.89      maxv #define CPUID_PAE	0x00000040	/* has phys address extension */
    133      1.89      maxv #define CPUID_MCE	0x00000080	/* has machine check exception */
    134      1.89      maxv #define CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    135      1.89      maxv #define CPUID_APIC	0x00000200	/* has enabled APIC */
    136      1.89      maxv #define CPUID_B10	0x00000400	/* reserved, MTRR */
    137      1.89      maxv #define CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    138      1.89      maxv #define CPUID_MTRR	0x00001000	/* has memory type range register */
    139      1.89      maxv #define CPUID_PGE	0x00002000	/* has page global extension */
    140      1.89      maxv #define CPUID_MCA	0x00004000	/* has machine check architecture */
    141      1.89      maxv #define CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    142      1.89      maxv #define CPUID_PAT	0x00010000	/* Page Attribute Table */
    143      1.89      maxv #define CPUID_PSE36	0x00020000	/* 36-bit PSE */
    144      1.89      maxv #define CPUID_PN	0x00040000	/* processor serial number */
    145      1.98   msaitoh #define CPUID_CFLUSH	0x00080000	/* CLFLUSH insn supported */
    146      1.89      maxv #define CPUID_B20	0x00100000	/* reserved */
    147      1.89      maxv #define CPUID_DS	0x00200000	/* Debug Store */
    148      1.89      maxv #define CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    149      1.89      maxv #define CPUID_MMX	0x00800000	/* MMX supported */
    150      1.89      maxv #define CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    151      1.89      maxv #define CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    152      1.89      maxv #define CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    153      1.89      maxv #define CPUID_SS	0x08000000	/* self-snoop */
    154      1.89      maxv #define CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    155      1.89      maxv #define CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    156      1.89      maxv #define CPUID_IA64	0x40000000	/* IA-64 architecture */
    157      1.89      maxv #define CPUID_SBF	0x80000000	/* signal break on FERR */
    158       1.1      fvdl 
    159      1.61       dsl #define CPUID_FLAGS1	"\20" \
    160      1.61       dsl 	"\1" "FPU"	"\2" "VME"	"\3" "DE"	"\4" "PSE" \
    161      1.61       dsl 	"\5" "TSC"	"\6" "MSR"	"\7" "PAE"	"\10" "MCE" \
    162      1.61       dsl 	"\11" "CX8"	"\12" "APIC"	"\13" "B10"	"\14" "SEP" \
    163      1.61       dsl 	"\15" "MTRR"	"\16" "PGE"	"\17" "MCA"	"\20" "CMOV" \
    164      1.98   msaitoh 	"\21" "PAT"	"\22" "PSE36"	"\23" "PN"	"\24" "CLFLUSH" \
    165      1.61       dsl 	"\25" "B20"	"\26" "DS"	"\27" "ACPI"	"\30" "MMX" \
    166      1.61       dsl 	"\31" "FXSR"	"\32" "SSE"	"\33" "SSE2"	"\34" "SS" \
    167      1.61       dsl 	"\35" "HTT"	"\36" "TM"	"\37" "IA64"	"\40" "SBF"
    168       1.1      fvdl 
    169      1.70   msaitoh /* Blacklists of CPUID flags - used to mask certain features */
    170      1.70   msaitoh #ifdef XEN
    171      1.70   msaitoh /* Not on Xen */
    172      1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
    173      1.70   msaitoh #else
    174      1.70   msaitoh #define CPUID_FEAT_BLACKLIST	 0
    175      1.70   msaitoh #endif /* XEN */
    176      1.70   msaitoh 
    177      1.70   msaitoh /*
    178      1.70   msaitoh  * CPUID "features" bits in Fn00000001 %ecx
    179      1.70   msaitoh  */
    180      1.70   msaitoh 
    181      1.89      maxv #define CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    182      1.89      maxv #define CPUID2_PCLMUL	0x00000002	/* PCLMULQDQ instructions */
    183      1.89      maxv #define CPUID2_DTES64	0x00000004	/* 64-bit Debug Trace */
    184      1.89      maxv #define CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    185      1.89      maxv #define CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    186      1.89      maxv #define CPUID2_VMX	0x00000020	/* Virtual Machine Extensions */
    187      1.89      maxv #define CPUID2_SMX	0x00000040	/* Safer Mode Extensions */
    188      1.89      maxv #define CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    189      1.89      maxv #define CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    190      1.70   msaitoh #define CPUID2_SSSE3	0x00000200	/* Supplemental SSE3 */
    191      1.89      maxv #define CPUID2_CID	0x00000400	/* Context ID */
    192      1.89      maxv #define CPUID2_SDBG	0x00000800	/* Silicon Debug */
    193      1.89      maxv #define CPUID2_FMA	0x00001000	/* has Fused Multiply Add */
    194      1.89      maxv #define CPUID2_CX16	0x00002000	/* has CMPXCHG16B instruction */
    195      1.89      maxv #define CPUID2_xTPR	0x00004000	/* Task Priority Messages disabled? */
    196      1.89      maxv #define CPUID2_PDCM	0x00008000	/* Perf/Debug Capability MSR */
    197      1.70   msaitoh /* bit 16 unused	0x00010000 */
    198      1.89      maxv #define CPUID2_PCID	0x00020000	/* Process Context ID */
    199      1.89      maxv #define CPUID2_DCA	0x00040000	/* Direct Cache Access */
    200      1.89      maxv #define CPUID2_SSE41	0x00080000	/* Streaming SIMD Extensions 4.1 */
    201      1.89      maxv #define CPUID2_SSE42	0x00100000	/* Streaming SIMD Extensions 4.2 */
    202      1.89      maxv #define CPUID2_X2APIC	0x00200000	/* xAPIC Extensions */
    203      1.89      maxv #define CPUID2_MOVBE	0x00400000	/* MOVBE (move after byteswap) */
    204      1.89      maxv #define CPUID2_POPCNT	0x00800000	/* popcount instruction available */
    205      1.89      maxv #define CPUID2_DEADLINE	0x01000000	/* APIC Timer supports TSC Deadline */
    206      1.89      maxv #define CPUID2_AES	0x02000000	/* AES instructions */
    207      1.89      maxv #define CPUID2_XSAVE	0x04000000	/* XSAVE instructions */
    208      1.89      maxv #define CPUID2_OSXSAVE	0x08000000	/* XGETBV/XSETBV instructions */
    209      1.89      maxv #define CPUID2_AVX	0x10000000	/* AVX instructions */
    210      1.89      maxv #define CPUID2_F16C	0x20000000	/* half precision conversion */
    211      1.89      maxv #define CPUID2_RDRAND	0x40000000	/* RDRAND (hardware random number) */
    212      1.89      maxv #define CPUID2_RAZ	0x80000000	/* RAZ. Indicates guest state. */
    213      1.70   msaitoh 
    214      1.70   msaitoh #define CPUID2_FLAGS1	"\20" \
    215      1.70   msaitoh 	"\1" "SSE3"	"\2" "PCLMULQDQ" "\3" "DTES64"	"\4" "MONITOR" \
    216      1.70   msaitoh 	"\5" "DS-CPL"	"\6" "VMX"	"\7" "SMX"	"\10" "EST" \
    217      1.82   msaitoh 	"\11" "TM2"	"\12" "SSSE3"	"\13" "CID"	"\14" "SDBG" \
    218      1.70   msaitoh 	"\15" "FMA"	"\16" "CX16"	"\17" "xTPR"	"\20" "PDCM" \
    219      1.70   msaitoh 	"\21" "B16"	"\22" "PCID"	"\23" "DCA"	"\24" "SSE41" \
    220      1.70   msaitoh 	"\25" "SSE42"	"\26" "X2APIC"	"\27" "MOVBE"	"\30" "POPCNT" \
    221      1.70   msaitoh 	"\31" "DEADLINE" "\32" "AES"	"\33" "XSAVE"	"\34" "OSXSAVE" \
    222      1.70   msaitoh 	"\35" "AVX"	"\36" "F16C"	"\37" "RDRAND"	"\40" "RAZ"
    223      1.70   msaitoh 
    224      1.72   msaitoh /* CPUID Fn00000001 %eax */
    225      1.72   msaitoh 
    226      1.72   msaitoh #define CPUID_TO_BASEFAMILY(cpuid)	(((cpuid) >> 8) & 0xf)
    227      1.72   msaitoh #define CPUID_TO_BASEMODEL(cpuid)	(((cpuid) >> 4) & 0xf)
    228      1.72   msaitoh #define CPUID_TO_STEPPING(cpuid)	((cpuid) & 0xf)
    229      1.70   msaitoh 
    230      1.70   msaitoh /*
    231      1.72   msaitoh  * The Extended family bits should only be inspected when CPUID_TO_BASEFAMILY()
    232      1.70   msaitoh  * returns 15. They are use to encode family value 16 to 270 (add 15).
    233      1.72   msaitoh  * The Extended model bits are the high 4 bits of the model.
    234      1.70   msaitoh  * They are only valid for family >= 15 or family 6 (intel, but all amd
    235      1.70   msaitoh  * family 6 are documented to return zero bits for them).
    236      1.70   msaitoh  */
    237      1.72   msaitoh #define CPUID_TO_EXTFAMILY(cpuid)	(((cpuid) >> 20) & 0xff)
    238      1.72   msaitoh #define CPUID_TO_EXTMODEL(cpuid)	(((cpuid) >> 16) & 0xf)
    239      1.72   msaitoh 
    240      1.72   msaitoh /* The macros for the Display Family and the Display Model */
    241      1.72   msaitoh #define CPUID_TO_FAMILY(cpuid)	(CPUID_TO_BASEFAMILY(cpuid)	\
    242      1.72   msaitoh 	    + ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    243      1.72   msaitoh 		? 0 : CPUID_TO_EXTFAMILY(cpuid)))
    244      1.72   msaitoh #define CPUID_TO_MODEL(cpuid)	(CPUID_TO_BASEMODEL(cpuid)	\
    245      1.72   msaitoh 	    | ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    246      1.72   msaitoh 		&& (CPUID_TO_BASEFAMILY(cpuid) != 0x06)		\
    247      1.72   msaitoh 		? 0 : (CPUID_TO_EXTMODEL(cpuid) << 4)))
    248      1.70   msaitoh 
    249  1.98.2.1    martin /* CPUID Fn00000001 %ebx */
    250  1.98.2.1    martin #define	CPUID_BRAND_INDEX	__BITS(7,0)
    251  1.98.2.2    martin #define	CPUID_CLFLUSH_SIZE	__BITS(15,8)
    252  1.98.2.1    martin #define	CPUID_HTT_CORES		__BITS(23,16)
    253  1.98.2.1    martin #define	CPUID_LOCAL_APIC_ID	__BITS(31,24)
    254  1.98.2.1    martin 
    255      1.47    jruoho /*
    256      1.71   msaitoh  * Intel Deterministic Cache Parameter Leaf
    257      1.71   msaitoh  * Fn0000_0004
    258      1.71   msaitoh  */
    259      1.71   msaitoh 
    260      1.71   msaitoh /* %eax */
    261      1.71   msaitoh #define CPUID_DCP_CACHETYPE	__BITS(4, 0)	/* Cache type */
    262      1.71   msaitoh #define CPUID_DCP_CACHETYPE_N	0		/*   NULL */
    263      1.71   msaitoh #define CPUID_DCP_CACHETYPE_D	1		/*   Data cache */
    264      1.71   msaitoh #define CPUID_DCP_CACHETYPE_I	2		/*   Instruction cache */
    265      1.71   msaitoh #define CPUID_DCP_CACHETYPE_U	3		/*   Unified cache */
    266      1.71   msaitoh #define CPUID_DCP_CACHELEVEL	__BITS(7, 5)	/* Cache level (start at 1) */
    267      1.71   msaitoh #define CPUID_DCP_SELFINITCL	__BIT(8)	/* Self initializing cachelvl*/
    268      1.71   msaitoh #define CPUID_DCP_FULLASSOC	__BIT(9)	/* Full associative */
    269      1.71   msaitoh #define CPUID_DCP_SHAREING	__BITS(25, 14)	/* shareing */
    270      1.71   msaitoh #define CPUID_DCP_CORE_P_PKG	__BITS(31, 26)	/* Cores/package */
    271      1.71   msaitoh 
    272      1.71   msaitoh /* %ebx */
    273      1.71   msaitoh #define CPUID_DCP_LINESIZE	__BITS(11, 0)	/* System coherency linesize */
    274      1.71   msaitoh #define CPUID_DCP_PARTITIONS	__BITS(21, 12)	/* Physical line partitions */
    275      1.71   msaitoh #define CPUID_DCP_WAYS		__BITS(31, 22)	/* Ways of associativity */
    276      1.71   msaitoh 
    277      1.71   msaitoh /* Number of sets: %ecx */
    278      1.71   msaitoh 
    279      1.71   msaitoh /* %edx */
    280      1.71   msaitoh #define CPUID_DCP_INVALIDATE	__BIT(0)	/* WB invalidate/invalidate */
    281      1.71   msaitoh #define CPUID_DCP_INCLUSIVE	__BIT(1)	/* Cache inclusiveness */
    282      1.71   msaitoh #define CPUID_DCP_COMPLEX	__BIT(2)	/* Complex cache indexing */
    283      1.71   msaitoh 
    284      1.71   msaitoh /*
    285  1.98.2.8    martin  * Intel/AMD MONITOR/MWAIT
    286  1.98.2.8    martin  * Fn0000_0005
    287  1.98.2.8    martin  */
    288  1.98.2.8    martin /* %eax */
    289  1.98.2.8    martin #define CPUID_MON_MINSIZE	__BITS(15, 0)  /* Smallest monitor-line size */
    290  1.98.2.8    martin /* %ebx */
    291  1.98.2.8    martin #define CPUID_MON_MAXSIZE	__BITS(15, 0)  /* Largest monitor-line size */
    292  1.98.2.8    martin /* %ecx */
    293  1.98.2.8    martin #define CPUID_MON_EMX		__BIT(0)       /* MONITOR/MWAIT Extensions */
    294  1.98.2.8    martin #define CPUID_MON_IBE		__BIT(1)       /* Interrupt as Break Event */
    295  1.98.2.8    martin 
    296  1.98.2.8    martin #define CPUID_MON_FLAGS	"\20" \
    297  1.98.2.8    martin 	"\1" "EMX"	"\2" "IBE"
    298  1.98.2.8    martin 
    299  1.98.2.8    martin /* %edx: number of substates for specific C-state */
    300  1.98.2.8    martin #define CPUID_MON_SUBSTATE(edx, cstate) (((edx) >> (cstate * 4)) & 0x0000000f)
    301  1.98.2.8    martin 
    302  1.98.2.8    martin /*
    303  1.98.2.8    martin  * Intel/AMD Digital Thermal Sensor and
    304      1.47    jruoho  * Power Management, Fn0000_0006 - %eax.
    305      1.47    jruoho  */
    306      1.83   msaitoh #define CPUID_DSPM_DTS	__BIT(0)	/* Digital Thermal Sensor */
    307      1.83   msaitoh #define CPUID_DSPM_IDA	__BIT(1)	/* Intel Dynamic Acceleration */
    308      1.83   msaitoh #define CPUID_DSPM_ARAT	__BIT(2)	/* Always Running APIC Timer */
    309      1.83   msaitoh #define CPUID_DSPM_PLN	__BIT(4)	/* Power Limit Notification */
    310      1.83   msaitoh #define CPUID_DSPM_ECMD	__BIT(5)	/* Clock Modulation Extension */
    311      1.83   msaitoh #define CPUID_DSPM_PTM	__BIT(6)	/* Package Level Thermal Management */
    312      1.83   msaitoh #define CPUID_DSPM_HWP	__BIT(7)	/* HWP */
    313      1.83   msaitoh #define CPUID_DSPM_HWP_NOTIFY __BIT(8)	/* HWP Notification */
    314      1.83   msaitoh #define CPUID_DSPM_HWP_ACTWIN  __BIT(9)	/* HWP Activity Window */
    315      1.83   msaitoh #define CPUID_DSPM_HWP_EPP __BIT(10)	/* HWP Energy Performance Preference */
    316      1.83   msaitoh #define CPUID_DSPM_HWP_PLR __BIT(11)	/* HWP Package Level Request */
    317      1.92   msaitoh #define CPUID_DSPM_HDC	__BIT(13)	/* Hardware Duty Cycling */
    318  1.98.2.1    martin #define CPUID_DSPM_TBMT3 __BIT(14)	/* Turbo Boost Max Technology 3.0 */
    319  1.98.2.4    martin #define CPUID_DSPM_HWP_CAP    __BIT(15)	/* HWP Capabilities */
    320  1.98.2.4    martin #define CPUID_DSPM_HWP_PECI   __BIT(16)	/* HWP PECI override */
    321  1.98.2.4    martin #define CPUID_DSPM_HWP_FLEX   __BIT(17)	/* Flexible HWP */
    322  1.98.2.4    martin #define CPUID_DSPM_HWP_FAST   __BIT(18)	/* Fast access for IA32_HWP_REQUEST */
    323  1.98.2.4    martin #define CPUID_DSPM_HWP_IGNIDL __BIT(20)	/* Ignore Idle Logical Processor HWP */
    324      1.47    jruoho 
    325      1.61       dsl #define CPUID_DSPM_FLAGS	"\20" \
    326      1.83   msaitoh 	"\1" "DTS"	"\2" "IDA"	"\3" "ARAT" 			\
    327      1.83   msaitoh 	"\5" "PLN"	"\6" "ECMD"	"\7" "PTM"	"\10" "HWP"	\
    328      1.83   msaitoh 	"\11" "HWP_NOTIFY" "\12" "HWP_ACTWIN" "\13" "HWP_EPP" "\14" "HWP_PLR" \
    329  1.98.2.4    martin 			"\16" "HDC"	"\17" "TBM3"	"\20" "HWP_CAP" \
    330  1.98.2.4    martin 	"\21" "HWP_PECI" "\22" "HWP_FLEX" "\23" "HWP_FAST"		\
    331  1.98.2.4    martin 	"25" "HWP_IGNIDL"
    332      1.47    jruoho 
    333      1.47    jruoho /*
    334  1.98.2.8    martin  * Intel/AMD Digital Thermal Sensor and
    335      1.47    jruoho  * Power Management, Fn0000_0006 - %ecx.
    336      1.47    jruoho  */
    337      1.47    jruoho #define CPUID_DSPM_HWF	0x00000001	/* MSR_APERF/MSR_MPERF available */
    338      1.77   msaitoh #define CPUID_DSPM_EPB	0x00000008	/* Energy Performance Bias */
    339      1.47    jruoho 
    340      1.77   msaitoh #define CPUID_DSPM_FLAGS1	"\20" "\1" "HWF" "\4" "EPB"
    341      1.47    jruoho 
    342      1.63      yamt /*
    343  1.98.2.8    martin  * Intel/AMD Structured Extended Feature leaf Fn0000_0007
    344      1.82   msaitoh  * %eax == 0: Subleaf 0
    345      1.89      maxv  *	%eax: The Maximum input value for supported subleaf.
    346      1.82   msaitoh  *	%ebx: Feature bits.
    347      1.82   msaitoh  *	%ecx: Feature bits.
    348  1.98.2.2    martin  *	%edx: Feature bits.
    349      1.63      yamt  */
    350      1.82   msaitoh 
    351      1.82   msaitoh /* %ebx */
    352  1.98.2.2    martin #define CPUID_SEF_FSGSBASE	__BIT(0)  /* {RD,WR}{FS,GS}BASE */
    353  1.98.2.2    martin #define CPUID_SEF_TSC_ADJUST	__BIT(1)  /* IA32_TSC_ADJUST MSR support */
    354  1.98.2.2    martin #define CPUID_SEF_SGX		__BIT(2)  /* Software Guard Extentions */
    355  1.98.2.2    martin #define CPUID_SEF_BMI1		__BIT(3)  /* advanced bit manipulation ext. 1st grp */
    356  1.98.2.2    martin #define CPUID_SEF_HLE		__BIT(4)  /* Hardware Lock Elision */
    357  1.98.2.2    martin #define CPUID_SEF_AVX2		__BIT(5)  /* Advanced Vector Extensions 2 */
    358  1.98.2.2    martin #define CPUID_SEF_FDPEXONLY	__BIT(6)  /* x87FPU Data ptr updated only on x87exp */
    359  1.98.2.2    martin #define CPUID_SEF_SMEP		__BIT(7)  /* Supervisor-Mode Excecution Prevention */
    360  1.98.2.2    martin #define CPUID_SEF_BMI2		__BIT(8)  /* advanced bit manipulation ext. 2nd grp */
    361  1.98.2.2    martin #define CPUID_SEF_ERMS		__BIT(9)  /* Enhanced REP MOVSB/STOSB */
    362  1.98.2.2    martin #define CPUID_SEF_INVPCID	__BIT(10) /* INVPCID instruction */
    363  1.98.2.2    martin #define CPUID_SEF_RTM		__BIT(11) /* Restricted Transactional Memory */
    364  1.98.2.2    martin #define CPUID_SEF_QM		__BIT(12) /* Resource Director Technology Monitoring */
    365  1.98.2.2    martin #define CPUID_SEF_FPUCSDS	__BIT(13) /* Deprecate FPU CS and FPU DS values */
    366  1.98.2.2    martin #define CPUID_SEF_MPX		__BIT(14) /* Memory Protection Extensions */
    367  1.98.2.2    martin #define CPUID_SEF_PQE		__BIT(15) /* Resource Director Technology Allocation */
    368  1.98.2.2    martin #define CPUID_SEF_AVX512F	__BIT(16) /* AVX-512 Foundation */
    369  1.98.2.2    martin #define CPUID_SEF_AVX512DQ	__BIT(17) /* AVX-512 Double/Quadword */
    370  1.98.2.2    martin #define CPUID_SEF_RDSEED	__BIT(18) /* RDSEED instruction */
    371  1.98.2.2    martin #define CPUID_SEF_ADX		__BIT(19) /* ADCX/ADOX instructions */
    372  1.98.2.2    martin #define CPUID_SEF_SMAP		__BIT(20) /* Supervisor-Mode Access Prevention */
    373  1.98.2.2    martin #define CPUID_SEF_AVX512_IFMA	__BIT(21) /* AVX-512 Integer Fused Multiply Add */
    374  1.98.2.8    martin /* Bit 22 was PCOMMIT */
    375  1.98.2.2    martin #define CPUID_SEF_CLFLUSHOPT	__BIT(23) /* Cache Line FLUSH OPTimized */
    376  1.98.2.2    martin #define CPUID_SEF_CLWB		__BIT(24) /* Cache Line Write Back */
    377  1.98.2.2    martin #define CPUID_SEF_PT		__BIT(25) /* Processor Trace */
    378  1.98.2.2    martin #define CPUID_SEF_AVX512PF	__BIT(26) /* AVX-512 PreFetch */
    379  1.98.2.2    martin #define CPUID_SEF_AVX512ER	__BIT(27) /* AVX-512 Exponential and Reciprocal */
    380  1.98.2.2    martin #define CPUID_SEF_AVX512CD	__BIT(28) /* AVX-512 Conflict Detection */
    381  1.98.2.2    martin #define CPUID_SEF_SHA		__BIT(29) /* SHA Extensions */
    382  1.98.2.2    martin #define CPUID_SEF_AVX512BW	__BIT(30) /* AVX-512 Byte and Word */
    383  1.98.2.2    martin #define CPUID_SEF_AVX512VL	__BIT(31) /* AVX-512 Vector Length */
    384      1.63      yamt 
    385      1.63      yamt #define CPUID_SEF_FLAGS	"\20" \
    386      1.87   msaitoh 	"\1" "FSGSBASE"	"\2" "TSCADJUST" "\3" "SGX"	"\4" "BMI1"	\
    387      1.84   msaitoh 	"\5" "HLE"	"\6" "AVX2"	"\7" "FDPEXONLY" "\10" "SMEP"	\
    388      1.66   msaitoh 	"\11" "BMI2"	"\12" "ERMS"	"\13" "INVPCID"	"\14" "RTM"	\
    389      1.80   msaitoh 	"\15" "QM"	"\16" "FPUCSDS"	"\17" "MPX"    	"\20" "PQE"	\
    390      1.87   msaitoh 	"\21" "AVX512F"	"\22" "AVX512DQ" "\23" "RDSEED"	"\24" "ADX"	\
    391  1.98.2.1    martin 	"\25" "SMAP"	"\26" "AVX512_IFMA"		"\30" "CLFLUSHOPT" \
    392      1.91   msaitoh 	"\31" "CLWB"	"\32" "PT"	"\33" "AVX512PF" "\34" "AVX512ER" \
    393      1.90   msaitoh 	"\35" "AVX512CD""\36" "SHA"	"\37" "AVX512BW" "\40" "AVX512VL"
    394      1.63      yamt 
    395      1.82   msaitoh /* %ecx */
    396  1.98.2.2    martin #define CPUID_SEF_PREFETCHWT1	__BIT(0)  /* PREFETCHWT1 instruction */
    397  1.98.2.2    martin #define CPUID_SEF_AVX512_VBMI	__BIT(1)  /* AVX-512 Vector Byte Manipulation */
    398  1.98.2.2    martin #define CPUID_SEF_UMIP		__BIT(2)  /* User-Mode Instruction prevention */
    399  1.98.2.2    martin #define CPUID_SEF_PKU		__BIT(3)  /* Protection Keys for User-mode pages */
    400  1.98.2.2    martin #define CPUID_SEF_OSPKE		__BIT(4)  /* OS has set CR4.PKE to ena. protec. keys */
    401  1.98.2.2    martin #define CPUID_SEF_AVX512_VBMI2	__BIT(6)  /* AVX-512 Vector Byte Manipulation 2 */
    402  1.98.2.1    martin #define CPUID_SEF_GFNI		__BIT(8)
    403  1.98.2.1    martin #define CPUID_SEF_VAES		__BIT(9)
    404  1.98.2.1    martin #define CPUID_SEF_VPCLMULQDQ	__BIT(10)
    405  1.98.2.2    martin #define CPUID_SEF_AVX512_VNNI	__BIT(11) /* Vector neural Network Instruction */
    406  1.98.2.1    martin #define CPUID_SEF_AVX512_BITALG	__BIT(12)
    407  1.98.2.1    martin #define CPUID_SEF_AVX512_VPOPCNTDQ __BIT(14)
    408  1.98.2.8    martin #define CPUID_SEF_MAWAU		__BITS(21, 17) /* MAWAU for BND{LD,ST}X */
    409  1.98.2.4    martin #define CPUID_SEF_RDPID		__BIT(22) /* RDPID and IA32_TSC_AUX */
    410  1.98.2.2    martin #define CPUID_SEF_SGXLC		__BIT(30) /* SGX Launch Configuration */
    411      1.82   msaitoh 
    412  1.98.2.8    martin #define CPUID_SEF_FLAGS1	"\177\20" \
    413  1.98.2.8    martin 	"b\0PREFETCHWT1\0" "b\1AVX512_VBMI\0" "b\2UMIP\0" "b\3PKU\0"	\
    414  1.98.2.8    martin 	"b\4OSPKE\0"			"b\6AVX512_VBMI2\0"		\
    415  1.98.2.8    martin 	"b\10GFNI\0"	"b\11VAES\0"	"b\12VPCLMULQDQ\0" "b\13AVX512_VNNI\0"\
    416  1.98.2.8    martin 	"b\14AVX512_BITALG\0"		"b\16AVX512_VPOPCNTDQ\0"	\
    417  1.98.2.8    martin 	"f\21\5MAWAU\0"							\
    418  1.98.2.8    martin 					"b\26RDPID\0"			\
    419  1.98.2.8    martin 					"b\36SGXLC\0"
    420      1.82   msaitoh 
    421  1.98.2.1    martin /* %edx */
    422  1.98.2.1    martin #define CPUID_SEF_AVX512_4VNNIW	__BIT(2)
    423  1.98.2.1    martin #define CPUID_SEF_AVX512_4FMAPS	__BIT(3)
    424  1.98.2.2    martin #define CPUID_SEF_IBRS		__BIT(26) /* IBRS / IBPB Speculation Control */
    425  1.98.2.2    martin #define CPUID_SEF_STIBP		__BIT(27) /* STIBP Speculation Control */
    426  1.98.2.7    martin #define CPUID_SEF_L1D_FLUSH	__BIT(28) /* IA32_FLUSH_CMD MSR */
    427  1.98.2.2    martin #define CPUID_SEF_ARCH_CAP	__BIT(29) /* IA32_ARCH_CAPABILITIES */
    428  1.98.2.5    martin #define CPUID_SEF_SSBD		__BIT(31) /* Speculative Store Bypass Disable */
    429  1.98.2.1    martin 
    430  1.98.2.1    martin #define CPUID_SEF_FLAGS2	"\20" \
    431  1.98.2.2    martin 				"\3" "AVX512_4VNNIW" "\4" "AVX512_4FMAPS" \
    432  1.98.2.2    martin 					"\33" "IBRS"	"\34" "STIBP"	\
    433  1.98.2.7    martin 	"\35" "L1D_FLUSH" "\36" "ARCH_CAP"		"\40" "SSBD"
    434  1.98.2.1    martin 
    435      1.70   msaitoh /*
    436  1.98.2.8    martin  * Intel CPUID Architectural Performance Monitoring Fn0000000a
    437  1.98.2.8    martin  *
    438  1.98.2.8    martin  * See also src/usr.sbin/tprof/arch/tprof_x86.c
    439  1.98.2.8    martin  */
    440  1.98.2.8    martin 
    441  1.98.2.8    martin /* %eax */
    442  1.98.2.8    martin #define CPUID_PERF_VERSION	__BITS(7, 0)   /* Version ID */
    443  1.98.2.8    martin #define CPUID_PERF_NGPPC	__BITS(15, 8)  /* Num of G.P. perf counter */
    444  1.98.2.8    martin #define CPUID_PERF_NBWGPPC	__BITS(23, 16) /* Bit width of G.P. perfcnt */
    445  1.98.2.8    martin #define CPUID_PERF_BVECLEN	__BITS(31, 24) /* Length of EBX bit vector */
    446  1.98.2.8    martin 
    447  1.98.2.8    martin #define CPUID_PERF_FLAGS0	"\177\20"	\
    448  1.98.2.8    martin 	"f\0\10VERSION\0" "f\10\10GPCounter\0"	\
    449  1.98.2.8    martin 	"f\20\10GPBitwidth\0" "f\30\10Vectorlen\0"
    450  1.98.2.8    martin 
    451  1.98.2.8    martin /* %ebx */
    452  1.98.2.8    martin #define CPUID_PERF_CORECYCL	__BIT(0)       /* No core cycle */
    453  1.98.2.8    martin #define CPUID_PERF_INSTRETRY	__BIT(1)       /* No instruction retried */
    454  1.98.2.8    martin #define CPUID_PERF_REFCYCL	__BIT(2)       /* No reference cycles */
    455  1.98.2.8    martin #define CPUID_PERF_LLCREF	__BIT(3)       /* No LLCache reference */
    456  1.98.2.8    martin #define CPUID_PERF_LLCMISS	__BIT(4)       /* No LLCache miss */
    457  1.98.2.8    martin #define CPUID_PERF_BRINSRETR	__BIT(5)       /* No branch inst. retried */
    458  1.98.2.8    martin #define CPUID_PERF_BRMISPRRETR	__BIT(6)       /* No branch mispredict retry */
    459  1.98.2.8    martin 
    460  1.98.2.8    martin #define CPUID_PERF_FLAGS1	"\177\20"				      \
    461  1.98.2.8    martin 	"b\0\1CORECYCL\0" "b\1\1INSTRETRY\0" "b\2\1REFCYCL\0" "b\3\1LLCREF\0" \
    462  1.98.2.8    martin 	"b\4\1LLCMISS\0" "b\5\1BRINSRETR\0" "b\6\1BRMISPRRETR\0"
    463  1.98.2.8    martin 
    464  1.98.2.8    martin /* %edx */
    465  1.98.2.8    martin #define CPUID_PERF_NFFPC	__BITS(4, 0)   /* Num of fixed-funct perfcnt */
    466  1.98.2.8    martin #define CPUID_PERF_NBWFFPC	__BITS(12, 5)  /* Bit width of fixed-func pc */
    467  1.98.2.8    martin #define CPUID_PERF_ANYTHREADDEPR __BIT(15)      /* Any Thread deprecation */
    468  1.98.2.8    martin 
    469  1.98.2.8    martin #define CPUID_PERF_FLAGS3	"\177\20"				\
    470  1.98.2.8    martin 	"f\0\5FixedFunc\0" "f\5\10FFBitwidth\0" "b\17ANYTHREADDEPR\0"
    471  1.98.2.8    martin 
    472  1.98.2.8    martin /*
    473  1.98.2.8    martin  * Intel CPUID Extended Topology Enumeration Fn0000000b
    474  1.98.2.8    martin  * %ecx == level number
    475  1.98.2.8    martin  *	%eax: See below.
    476  1.98.2.8    martin  *	%ebx: Number of logical processors at this level.
    477  1.98.2.8    martin  *	%ecx: See below.
    478  1.98.2.8    martin  *	%edx: x2APIC ID of the current logical processor.
    479  1.98.2.8    martin  */
    480  1.98.2.8    martin /* %eax */
    481  1.98.2.8    martin #define CPUID_TOP_SHIFTNUM	__BITS(4, 0) /* Topology ID shift value */
    482  1.98.2.8    martin /* %ecx */
    483  1.98.2.8    martin #define CPUID_TOP_LVLNUM	__BITS(7, 0) /* Level number */
    484  1.98.2.8    martin #define CPUID_TOP_LVLTYPE	__BITS(15, 8) /* Level type */
    485  1.98.2.8    martin #define CPUID_TOP_LVLTYPE_INVAL	0	 	/* Invalid */
    486  1.98.2.8    martin #define CPUID_TOP_LVLTYPE_SMT	1	 	/* SMT */
    487  1.98.2.8    martin #define CPUID_TOP_LVLTYPE_CORE	2	 	/* Core */
    488  1.98.2.8    martin 
    489  1.98.2.8    martin /*
    490  1.98.2.8    martin  * Intel/AMD CPUID Processor extended state Enumeration Fn0000000d
    491      1.70   msaitoh  *
    492      1.70   msaitoh  * %ecx == 0: supported features info:
    493      1.76   msaitoh  *	%eax: Valid bits of lower 32bits of XCR0
    494      1.82   msaitoh  *	%ebx: Maximum save area size for features enabled in XCR0
    495      1.89      maxv  *	%ecx: Maximum save area size for all cpu features
    496      1.76   msaitoh  *	%edx: Valid bits of upper 32bits of XCR0
    497      1.70   msaitoh  *
    498      1.76   msaitoh  * %ecx == 1:
    499      1.89      maxv  *	%eax: Bit 0 => xsaveopt instruction available (sandy bridge onwards)
    500      1.82   msaitoh  *	%ebx: Save area size for features enabled by XCR0 | IA32_XSS
    501      1.82   msaitoh  *	%ecx: Valid bits of lower 32bits of IA32_XSS
    502      1.82   msaitoh  *	%edx: Valid bits of upper 32bits of IA32_XSS
    503      1.70   msaitoh  *
    504      1.70   msaitoh  * %ecx >= 2: Save area details for XCR0 bit n
    505      1.70   msaitoh  *	%eax: size of save area for this feature
    506      1.70   msaitoh  *	%ebx: offset of save area for this feature
    507      1.70   msaitoh  *	%ecx, %edx: reserved
    508      1.76   msaitoh  *	All of %eax, %ebx, %ecx and %edx are zero for unsupported features.
    509      1.70   msaitoh  */
    510      1.70   msaitoh 
    511      1.82   msaitoh /* %ecx=1 %eax */
    512      1.89      maxv #define CPUID_PES1_XSAVEOPT	0x00000001	/* xsaveopt instruction */
    513      1.89      maxv #define CPUID_PES1_XSAVEC	0x00000002	/* xsavec & compacted XRSTOR */
    514      1.89      maxv #define CPUID_PES1_XGETBV	0x00000004	/* xgetbv with ECX = 1 */
    515      1.89      maxv #define CPUID_PES1_XSAVES	0x00000008	/* xsaves/xrstors, IA32_XSS */
    516      1.70   msaitoh 
    517      1.70   msaitoh #define CPUID_PES1_FLAGS	"\20" \
    518      1.80   msaitoh 	"\1" "XSAVEOPT"	"\2" "XSAVEC"	"\3" "XGETBV"	"\4" "XSAVES"
    519      1.70   msaitoh 
    520  1.98.2.2    martin /*
    521  1.98.2.2    martin  * Intel Deterministic Address Translation Parameter Leaf
    522  1.98.2.2    martin  * Fn0000_0018
    523  1.98.2.2    martin  */
    524  1.98.2.2    martin 
    525  1.98.2.2    martin /* %ecx=0 %eax __BITS(31, 0): the maximum input value of supported sub-leaf */
    526  1.98.2.2    martin 
    527  1.98.2.2    martin /* %ebx */
    528  1.98.2.2    martin #define CPUID_DATP_PGSIZE	__BITS(3, 0)	/* page size */
    529  1.98.2.2    martin #define CPUID_DATP_PGSIZE_4KB	__BIT(0)	/* 4KB page support */
    530  1.98.2.2    martin #define CPUID_DATP_PGSIZE_2MB	__BIT(1)	/* 2MB page support */
    531  1.98.2.2    martin #define CPUID_DATP_PGSIZE_4MB	__BIT(2)	/* 4MB page support */
    532  1.98.2.2    martin #define CPUID_DATP_PGSIZE_1GB	__BIT(3)	/* 1GB page support */
    533  1.98.2.2    martin #define CPUID_DATP_PARTITIONING	__BITS(10, 8)	/* Partitioning */
    534  1.98.2.2    martin #define CPUID_DATP_WAYS		__BITS(31, 16)	/* Ways of associativity */
    535  1.98.2.2    martin 
    536  1.98.2.2    martin /* Number of sets: %ecx */
    537  1.98.2.2    martin 
    538  1.98.2.2    martin /* %edx */
    539  1.98.2.2    martin #define CPUID_DATP_TCTYPE	__BITS(4, 0)	/* Translation Cache type */
    540  1.98.2.2    martin #define CPUID_DATP_TCTYPE_N	0		/*   NULL (not valid) */
    541  1.98.2.2    martin #define CPUID_DATP_TCTYPE_D	1		/*   Data TLB */
    542  1.98.2.2    martin #define CPUID_DATP_TCTYPE_I	2		/*   Instruction TLB */
    543  1.98.2.2    martin #define CPUID_DATP_TCTYPE_U	3		/*   Unified TLB */
    544  1.98.2.2    martin #define CPUID_DATP_TCLEVEL	__BITS(7, 5)	/* TLB level (start at 1) */
    545  1.98.2.2    martin #define CPUID_DATP_FULLASSOC	__BIT(8)	/* Full associative */
    546  1.98.2.2    martin #define CPUID_DATP_SHAREING	__BITS(25, 14)	/* shareing */
    547  1.98.2.2    martin 
    548  1.98.2.2    martin 
    549      1.39       jym /* Intel Fn80000001 extended features - %edx */
    550       1.8        he #define CPUID_SYSCALL	0x00000800	/* SYSCALL/SYSRET */
    551      1.40       jym #define CPUID_XD	0x00100000	/* Execute Disable (like CPUID_NOX) */
    552      1.89      maxv #define CPUID_P1GB	0x04000000	/* 1GB Large Page Support */
    553      1.89      maxv #define CPUID_RDTSCP	0x08000000	/* Read TSC Pair Instruction */
    554       1.8        he #define CPUID_EM64T	0x20000000	/* Intel EM64T */
    555       1.8        he 
    556      1.61       dsl #define CPUID_INTEL_EXT_FLAGS	"\20" \
    557      1.61       dsl 	"\14" "SYSCALL/SYSRET"	"\25" "XD"	"\33" "P1GB" \
    558      1.61       dsl 	"\34" "RDTSCP"	"\36" "EM64T"
    559      1.34  pgoyette 
    560      1.39       jym /* Intel Fn80000001 extended features - %ecx */
    561      1.89      maxv #define CPUID_LAHF	0x00000001	/* LAHF/SAHF in IA-32e mode, 64bit sub*/
    562      1.68   msaitoh 		/*	0x00000020 */	/* LZCNT. Same as AMD's CPUID_LZCNT */
    563      1.89      maxv #define CPUID_PREFETCHW	0x00000100	/* PREFETCHW */
    564      1.34  pgoyette 
    565      1.89      maxv #define CPUID_INTEL_FLAGS4	"\20"				\
    566      1.68   msaitoh 	"\1" "LAHF"	"\02" "B01"	"\03" "B02"		\
    567      1.68   msaitoh 			"\06" "LZCNT"				\
    568      1.68   msaitoh 	"\11" "PREFETCHW"
    569       1.1      fvdl 
    570  1.98.2.2    martin 
    571      1.39       jym /* AMD/VIA Fn80000001 extended features - %edx */
    572      1.32      yamt /*	CPUID_SYSCALL			   SYSCALL/SYSRET */
    573       1.1      fvdl #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    574       1.5  drochner #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    575       1.1      fvdl #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    576  1.98.2.4    martin /*	CPUID_MMX			   MMX supported */
    577  1.98.2.4    martin /*	CPUID_FXSR			   fast FP/MMX save/restore */
    578      1.27  pgoyette #define CPUID_FFXSR	0x02000000	/* FXSAVE/FXSTOR Extensions */
    579      1.60  drochner /*	CPUID_P1GB			   1GB Large Page Support */
    580      1.60  drochner /*	CPUID_RDTSCP			   Read TSC Pair Instruction */
    581      1.32      yamt /*	CPUID_EM64T			   Long mode */
    582       1.1      fvdl #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    583       1.1      fvdl #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    584       1.1      fvdl 
    585      1.61       dsl #define CPUID_EXT_FLAGS	"\20" \
    586  1.98.2.4    martin 						"\14" "SYSCALL/SYSRET"	\
    587  1.98.2.4    martin 							"\24" "MPC"	\
    588  1.98.2.4    martin 	"\25" "NOX"			"\27" "MMXX"	"\30" "MMX"	\
    589  1.98.2.4    martin 	"\31" "FXSR"	"\32" "FFXSR"	"\33" "P1GB"	"\34" "RDTSCP"	\
    590  1.98.2.4    martin 			"\36" "LONG"	"\37" "3DNOW2"	"\40" "3DNOW"
    591       1.1      fvdl 
    592      1.39       jym /* AMD Fn80000001 extended features - %ecx */
    593      1.53     njoly /* 	CPUID_LAHF			   LAHF/SAHF instruction */
    594      1.28    cegger #define CPUID_CMPLEGACY	0x00000002	/* Compare Legacy */
    595      1.28    cegger #define CPUID_SVM	0x00000004	/* Secure Virtual Machine */
    596      1.28    cegger #define CPUID_EAPIC	0x00000008	/* Extended APIC space */
    597      1.28    cegger #define CPUID_ALTMOVCR0	0x00000010	/* Lock Mov Cr0 */
    598      1.28    cegger #define CPUID_LZCNT	0x00000020	/* LZCNT instruction */
    599      1.28    cegger #define CPUID_SSE4A	0x00000040	/* SSE4A instruction set */
    600      1.28    cegger #define CPUID_MISALIGNSSE 0x00000080	/* Misaligned SSE */
    601      1.28    cegger #define CPUID_3DNOWPF	0x00000100	/* 3DNow Prefetch */
    602      1.28    cegger #define CPUID_OSVW	0x00000200	/* OS visible workarounds */
    603      1.28    cegger #define CPUID_IBS	0x00000400	/* Instruction Based Sampling */
    604      1.50    cegger #define CPUID_XOP	0x00000800	/* XOP instruction set */
    605      1.28    cegger #define CPUID_SKINIT	0x00001000	/* SKINIT */
    606      1.28    cegger #define CPUID_WDT	0x00002000	/* watchdog timer support */
    607      1.50    cegger #define CPUID_LWP	0x00008000	/* Light Weight Profiling */
    608      1.50    cegger #define CPUID_FMA4	0x00010000	/* FMA4 instructions */
    609      1.86   msaitoh #define CPUID_TCE	0x00020000	/* Translation cache Extension */
    610      1.50    cegger #define CPUID_NODEID	0x00080000	/* NodeID MSR available*/
    611      1.50    cegger #define CPUID_TBM	0x00200000	/* TBM instructions */
    612      1.50    cegger #define CPUID_TOPOEXT	0x00400000	/* cpuid Topology Extension */
    613      1.73   msaitoh #define CPUID_PCEC	0x00800000	/* Perf Ctr Ext Core */
    614      1.73   msaitoh #define CPUID_PCENB	0x01000000	/* Perf Ctr Ext NB */
    615      1.73   msaitoh #define CPUID_SPM	0x02000000	/* Stream Perf Mon */
    616      1.73   msaitoh #define CPUID_DBE	0x04000000	/* Data Breakpoint Extension */
    617      1.73   msaitoh #define CPUID_PTSC	0x08000000	/* PerfTsc */
    618      1.86   msaitoh #define CPUID_L2IPERFC	0x10000000	/* L2I performance counter Extension */
    619      1.86   msaitoh #define CPUID_MWAITX	0x20000000	/* MWAITX/MONITORX support */
    620      1.28    cegger 
    621      1.61       dsl #define CPUID_AMD_FLAGS4	"\20" \
    622      1.61       dsl 	"\1" "LAHF"	"\2" "CMPLEGACY" "\3" "SVM"	"\4" "EAPIC" \
    623      1.61       dsl 	"\5" "ALTMOVCR0" "\6" "LZCNT"	"\7" "SSE4A"	"\10" "MISALIGNSSE" \
    624      1.61       dsl 	"\11" "3DNOWPREFETCH" \
    625      1.61       dsl 			"\12" "OSVW"	"\13" "IBS"	"\14" "XOP" \
    626      1.61       dsl 	"\15" "SKINIT"	"\16" "WDT"	"\17" "B14"	"\20" "LWP" \
    627      1.86   msaitoh 	"\21" "FMA4"	"\22" "TCE"	"\23" "B18"	"\24" "NodeID" \
    628      1.73   msaitoh 	"\25" "B20"	"\26" "TBM"	"\27" "TopoExt"	"\30" "PCExtC" \
    629      1.73   msaitoh 	"\31" "PCExtNB"	"\32" "StrmPM"	"\33" "DBExt"	"\34" "PerfTsc" \
    630      1.86   msaitoh 	"\35" "L2IPERFC" "\36" "MWAITX"	"\37" "B30"	"\40" "B31"
    631      1.30    cegger 
    632      1.30    cegger /*
    633      1.30    cegger  * AMD Advanced Power Management
    634      1.30    cegger  * CPUID Fn8000_0007 %edx
    635      1.30    cegger  */
    636      1.30    cegger #define CPUID_APM_TS	0x00000001	/* Temperature Sensor */
    637      1.30    cegger #define CPUID_APM_FID	0x00000002	/* Frequency ID control */
    638      1.30    cegger #define CPUID_APM_VID	0x00000004	/* Voltage ID control */
    639      1.30    cegger #define CPUID_APM_TTP	0x00000008	/* THERMTRIP (PCI F3xE4 register) */
    640      1.30    cegger #define CPUID_APM_HTC	0x00000010	/* Hardware thermal control (HTC) */
    641      1.30    cegger #define CPUID_APM_STC	0x00000020	/* Software thermal control (STC) */
    642      1.30    cegger #define CPUID_APM_100	0x00000040	/* 100MHz multiplier control */
    643      1.30    cegger #define CPUID_APM_HWP	0x00000080	/* HW P-State control */
    644      1.30    cegger #define CPUID_APM_TSC	0x00000100	/* TSC invariant */
    645      1.45    jruoho #define CPUID_APM_CPB	0x00000200	/* Core performance boost */
    646      1.50    cegger #define CPUID_APM_EFF	0x00000400	/* Effective Frequency (read-only) */
    647      1.30    cegger 
    648      1.61       dsl #define CPUID_APM_FLAGS		"\20" \
    649      1.61       dsl 	"\1" "TS"	"\2" "FID"	"\3" "VID"	"\4" "TTP" \
    650      1.61       dsl 	"\5" "HTC"	"\6" "STC"	"\7" "100"	"\10" "HWP" \
    651      1.61       dsl 	"\11" "TSC"	"\12" "CPB"	"\13" "EffFreq"	"\14" "B11" \
    652      1.61       dsl 	"\15" "B12"
    653      1.30    cegger 
    654      1.70   msaitoh /* AMD Fn8000000a %edx features (SVM features) */
    655      1.89      maxv #define CPUID_AMD_SVM_NP		0x00000001
    656      1.89      maxv #define CPUID_AMD_SVM_LbrVirt		0x00000002
    657      1.89      maxv #define CPUID_AMD_SVM_SVML		0x00000004
    658      1.89      maxv #define CPUID_AMD_SVM_NRIPS		0x00000008
    659      1.89      maxv #define CPUID_AMD_SVM_TSCRateCtrl	0x00000010
    660      1.89      maxv #define CPUID_AMD_SVM_VMCBCleanBits	0x00000020
    661      1.89      maxv #define CPUID_AMD_SVM_FlushByASID	0x00000040
    662      1.89      maxv #define CPUID_AMD_SVM_DecodeAssist	0x00000080
    663      1.89      maxv #define CPUID_AMD_SVM_PauseFilter	0x00000400
    664  1.98.2.1    martin #define CPUID_AMD_SVM_PFThreshold	0x0x001000 /* PAUSE filter threshold */
    665  1.98.2.1    martin #define CPUID_AMD_SVM_AVIC		0x00002000 /* AMD Virtual intr. ctrl */
    666  1.98.2.1    martin #define CPUID_AMD_SVM_V_VMSAVE_VMLOAD	0x00008000 /* Virtual VM{SAVE/LOAD} */
    667  1.98.2.1    martin #define CPUID_AMD_SVM_vGIF		0x00010000 /* Virtualized GIF */
    668      1.89      maxv #define CPUID_AMD_SVM_FLAGS	 "\20" \
    669  1.98.2.1    martin 	"\1" "NP"	"\2" "LbrVirt"	"\3" "SVML"	"\4" "NRIPS"	\
    670  1.98.2.1    martin 	"\5" "TSCRate"	"\6" "VMCBCleanBits" 				\
    671  1.98.2.1    martin 			        "\7" "FlushByASID" "\10" "DecodeAssist"	\
    672      1.70   msaitoh 	"\11" "B08"	"\12" "B09"	"\13" "PauseFilter" "\14" "B11" \
    673  1.98.2.1    martin 	"\15" "PFThreshold" "\16" "AVIC" "\17" "B14"			\
    674  1.98.2.1    martin 						"\20" "V_VMSAVE_VMLOAD"	\
    675  1.98.2.1    martin 	"\21" "VGIF"
    676      1.70   msaitoh 
    677       1.4     soren /*
    678      1.17  christos  * Centaur Extended Feature flags
    679      1.15    daniel  */
    680      1.17  christos #define CPUID_VIA_HAS_RNG	0x00000004	/* Random number generator */
    681      1.17  christos #define CPUID_VIA_DO_RNG	0x00000008
    682      1.17  christos #define CPUID_VIA_HAS_ACE	0x00000040	/* AES Encryption */
    683      1.17  christos #define CPUID_VIA_DO_ACE	0x00000080
    684      1.17  christos #define CPUID_VIA_HAS_ACE2	0x00000100	/* AES+CTR instructions */
    685      1.17  christos #define CPUID_VIA_DO_ACE2	0x00000200
    686      1.17  christos #define CPUID_VIA_HAS_PHE	0x00000400	/* SHA1+SHA256 HMAC */
    687      1.17  christos #define CPUID_VIA_DO_PHE	0x00000800
    688      1.17  christos #define CPUID_VIA_HAS_PMM	0x00001000	/* RSA Instructions */
    689      1.17  christos #define CPUID_VIA_DO_PMM	0x00002000
    690      1.15    daniel 
    691      1.61       dsl #define CPUID_FLAGS_PADLOCK	"\20" \
    692      1.61       dsl 	"\3" "RNG"	"\7" "AES"	"\11" "AES/CTR"	"\13" "SHA1/SHA256" \
    693      1.61       dsl 	"\15" "RSA"
    694      1.15    daniel 
    695      1.15    daniel /*
    696       1.1      fvdl  * Model-specific registers for the i386 family
    697       1.1      fvdl  */
    698       1.1      fvdl #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    699       1.1      fvdl #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    700       1.1      fvdl #define MSR_TSC			0x010
    701      1.89      maxv #define MSR_CESR		0x011	/* P5 only (trap on P6) */
    702      1.89      maxv #define MSR_CTR0		0x012	/* P5 only (trap on P6) */
    703      1.89      maxv #define MSR_CTR1		0x013	/* P5 only (trap on P6) */
    704      1.81   msaitoh #define MSR_IA32_PLATFORM_ID	0x017
    705       1.1      fvdl #define MSR_APICBASE		0x01b
    706      1.97    nonaka #define 	APICBASE_BSP		0x00000100	/* boot processor */
    707      1.97    nonaka #define 	APICBASE_EXTD		0x00000400	/* x2APIC mode */
    708      1.97    nonaka #define 	APICBASE_EN		0x00000800	/* software enable */
    709  1.98.2.1    martin /*
    710  1.98.2.1    martin  * APICBASE_PHYSADDR is actually variable-sized on some CPUs. But we're
    711  1.98.2.1    martin  * only interested in the initial value, which is guaranteed to fit the
    712  1.98.2.1    martin  * first 32 bits. So this macro is fine.
    713  1.98.2.1    martin  */
    714      1.97    nonaka #define 	APICBASE_PHYSADDR	0xfffff000	/* physical address */
    715       1.1      fvdl #define MSR_EBL_CR_POWERON	0x02a
    716      1.11   xtraeme #define MSR_EBC_FREQUENCY_ID	0x02c	/* PIV only */
    717      1.89      maxv #define MSR_TEST_CTL		0x033
    718  1.98.2.2    martin #define MSR_IA32_SPEC_CTRL	0x048
    719  1.98.2.3    martin #define 	IA32_SPEC_CTRL_IBRS	0x01
    720  1.98.2.3    martin #define 	IA32_SPEC_CTRL_STIBP	0x02
    721  1.98.2.5    martin #define 	IA32_SPEC_CTRL_SSBD	0x04
    722  1.98.2.2    martin #define MSR_IA32_PRED_CMD	0x049
    723  1.98.2.3    martin #define 	IA32_PRED_CMD_IBPB	0x01
    724       1.1      fvdl #define MSR_BIOS_UPDT_TRIG	0x079
    725      1.89      maxv #define MSR_BBL_CR_D0		0x088	/* PII+ only */
    726      1.89      maxv #define MSR_BBL_CR_D1		0x089	/* PII+ only */
    727      1.89      maxv #define MSR_BBL_CR_D2		0x08a	/* PII+ only */
    728       1.1      fvdl #define MSR_BIOS_SIGN		0x08b
    729       1.1      fvdl #define MSR_PERFCTR0		0x0c1
    730       1.1      fvdl #define MSR_PERFCTR1		0x0c2
    731      1.11   xtraeme #define MSR_FSB_FREQ		0x0cd	/* Core Duo/Solo only */
    732      1.46    jruoho #define MSR_MPERF		0x0e7
    733      1.46    jruoho #define MSR_APERF		0x0e8
    734      1.21   xtraeme #define MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
    735       1.1      fvdl #define MSR_MTRRcap		0x0fe
    736  1.98.2.2    martin #define MSR_IA32_ARCH_CAPABILITIES 0x10a
    737  1.98.2.3    martin #define 	IA32_ARCH_RDCL_NO	0x01
    738  1.98.2.3    martin #define 	IA32_ARCH_IBRS_ALL	0x02
    739  1.98.2.5    martin #define 	IA32_ARCH_RSBA		0x04
    740  1.98.2.7    martin #define 	IA32_ARCH_SKIP_L1DFL_VMENTRY 0x08
    741  1.98.2.5    martin #define 	IA32_ARCH_SSB_NO	0x10
    742  1.98.2.7    martin #define MSR_IA32_FLUSH_CMD 0x10b
    743  1.98.2.7    martin #define 	IA32_FLUSH_CMD_L1D_FLUSH 0x01
    744      1.89      maxv #define MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    745      1.89      maxv #define MSR_BBL_CR_DECC		0x118	/* PII+ only */
    746      1.89      maxv #define MSR_BBL_CR_CTL		0x119	/* PII+ only */
    747      1.89      maxv #define MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    748      1.89      maxv #define MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    749      1.89      maxv #define MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    750      1.89      maxv #define MSR_SYSENTER_CS		0x174	/* PII+ only */
    751      1.89      maxv #define MSR_SYSENTER_ESP	0x175	/* PII+ only */
    752      1.89      maxv #define MSR_SYSENTER_EIP	0x176	/* PII+ only */
    753       1.1      fvdl #define MSR_MCG_CAP		0x179
    754       1.1      fvdl #define MSR_MCG_STATUS		0x17a
    755       1.1      fvdl #define MSR_MCG_CTL		0x17b
    756       1.1      fvdl #define MSR_EVNTSEL0		0x186
    757       1.1      fvdl #define MSR_EVNTSEL1		0x187
    758       1.4     soren #define MSR_PERF_STATUS		0x198	/* Pentium M */
    759       1.4     soren #define MSR_PERF_CTL		0x199	/* Pentium M */
    760       1.4     soren #define MSR_THERM_CONTROL	0x19a
    761       1.4     soren #define MSR_THERM_INTERRUPT	0x19b
    762       1.4     soren #define MSR_THERM_STATUS	0x19c
    763       1.4     soren #define MSR_THERM2_CTL		0x19d	/* Pentium M */
    764       1.4     soren #define MSR_MISC_ENABLE		0x1a0
    765  1.98.2.6    martin #define 	IA32_MISC_MWAIT_EN	0x40000
    766      1.51    jruoho #define MSR_TEMPERATURE_TARGET	0x1a2
    767       1.1      fvdl #define MSR_DEBUGCTLMSR		0x1d9
    768       1.1      fvdl #define MSR_LASTBRANCHFROMIP	0x1db
    769       1.1      fvdl #define MSR_LASTBRANCHTOIP	0x1dc
    770       1.1      fvdl #define MSR_LASTINTFROMIP	0x1dd
    771       1.1      fvdl #define MSR_LASTINTTOIP		0x1de
    772       1.1      fvdl #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    773      1.89      maxv #define MSR_MTRRphysBase0	0x200
    774      1.89      maxv #define MSR_MTRRphysMask0	0x201
    775      1.89      maxv #define MSR_MTRRphysBase1	0x202
    776      1.89      maxv #define MSR_MTRRphysMask1	0x203
    777      1.89      maxv #define MSR_MTRRphysBase2	0x204
    778      1.89      maxv #define MSR_MTRRphysMask2	0x205
    779      1.89      maxv #define MSR_MTRRphysBase3	0x206
    780      1.89      maxv #define MSR_MTRRphysMask3	0x207
    781      1.89      maxv #define MSR_MTRRphysBase4	0x208
    782      1.89      maxv #define MSR_MTRRphysMask4	0x209
    783      1.89      maxv #define MSR_MTRRphysBase5	0x20a
    784      1.89      maxv #define MSR_MTRRphysMask5	0x20b
    785      1.89      maxv #define MSR_MTRRphysBase6	0x20c
    786      1.89      maxv #define MSR_MTRRphysMask6	0x20d
    787      1.89      maxv #define MSR_MTRRphysBase7	0x20e
    788      1.89      maxv #define MSR_MTRRphysMask7	0x20f
    789      1.89      maxv #define MSR_MTRRphysBase8	0x210
    790      1.89      maxv #define MSR_MTRRphysMask8	0x211
    791      1.89      maxv #define MSR_MTRRphysBase9	0x212
    792      1.89      maxv #define MSR_MTRRphysMask9	0x213
    793      1.89      maxv #define MSR_MTRRphysBase10	0x214
    794      1.89      maxv #define MSR_MTRRphysMask10	0x215
    795      1.89      maxv #define MSR_MTRRphysBase11	0x216
    796      1.89      maxv #define MSR_MTRRphysMask11	0x217
    797      1.89      maxv #define MSR_MTRRphysBase12	0x218
    798      1.89      maxv #define MSR_MTRRphysMask12	0x219
    799      1.89      maxv #define MSR_MTRRphysBase13	0x21a
    800      1.89      maxv #define MSR_MTRRphysMask13	0x21b
    801      1.89      maxv #define MSR_MTRRphysBase14	0x21c
    802      1.89      maxv #define MSR_MTRRphysMask14	0x21d
    803      1.89      maxv #define MSR_MTRRphysBase15	0x21e
    804      1.89      maxv #define MSR_MTRRphysMask15	0x21f
    805      1.89      maxv #define MSR_MTRRfix64K_00000	0x250
    806      1.89      maxv #define MSR_MTRRfix16K_80000	0x258
    807      1.89      maxv #define MSR_MTRRfix16K_A0000	0x259
    808      1.89      maxv #define MSR_MTRRfix4K_C0000	0x268
    809      1.89      maxv #define MSR_MTRRfix4K_C8000	0x269
    810      1.89      maxv #define MSR_MTRRfix4K_D0000	0x26a
    811      1.89      maxv #define MSR_MTRRfix4K_D8000	0x26b
    812      1.89      maxv #define MSR_MTRRfix4K_E0000	0x26c
    813      1.89      maxv #define MSR_MTRRfix4K_E8000	0x26d
    814      1.89      maxv #define MSR_MTRRfix4K_F0000	0x26e
    815      1.89      maxv #define MSR_MTRRfix4K_F8000	0x26f
    816      1.89      maxv #define MSR_CR_PAT		0x277
    817       1.1      fvdl #define MSR_MTRRdefType		0x2ff
    818       1.1      fvdl #define MSR_MC0_CTL		0x400
    819       1.1      fvdl #define MSR_MC0_STATUS		0x401
    820       1.1      fvdl #define MSR_MC0_ADDR		0x402
    821       1.1      fvdl #define MSR_MC0_MISC		0x403
    822       1.1      fvdl #define MSR_MC1_CTL		0x404
    823       1.1      fvdl #define MSR_MC1_STATUS		0x405
    824       1.1      fvdl #define MSR_MC1_ADDR		0x406
    825       1.1      fvdl #define MSR_MC1_MISC		0x407
    826       1.1      fvdl #define MSR_MC2_CTL		0x408
    827       1.1      fvdl #define MSR_MC2_STATUS		0x409
    828       1.1      fvdl #define MSR_MC2_ADDR		0x40a
    829       1.1      fvdl #define MSR_MC2_MISC		0x40b
    830      1.93      maxv #define MSR_MC3_CTL		0x40c
    831      1.93      maxv #define MSR_MC3_STATUS		0x40d
    832      1.93      maxv #define MSR_MC3_ADDR		0x40e
    833      1.93      maxv #define MSR_MC3_MISC		0x40f
    834      1.93      maxv #define MSR_MC4_CTL		0x410
    835      1.93      maxv #define MSR_MC4_STATUS		0x411
    836      1.93      maxv #define MSR_MC4_ADDR		0x412
    837      1.93      maxv #define MSR_MC4_MISC		0x413
    838      1.52      yamt 				/* 0x480 - 0x490 VMX */
    839      1.96    nonaka #define MSR_X2APIC_BASE		0x800	/* 0x800 - 0xBFF */
    840      1.96    nonaka #define  MSR_X2APIC_ID			0x002	/* x2APIC ID. (RO) */
    841      1.96    nonaka #define  MSR_X2APIC_VERS		0x003	/* Version. (RO) */
    842      1.96    nonaka #define  MSR_X2APIC_TPRI		0x008	/* Task Prio. (RW) */
    843      1.96    nonaka #define  MSR_X2APIC_PPRI		0x00a	/* Processor prio. (RO) */
    844      1.96    nonaka #define  MSR_X2APIC_EOI			0x00b	/* End Int. (W) */
    845      1.96    nonaka #define  MSR_X2APIC_LDR			0x00d	/* Logical dest. (RO) */
    846      1.96    nonaka #define  MSR_X2APIC_SVR			0x00f	/* Spurious intvec (RW) */
    847      1.96    nonaka #define  MSR_X2APIC_ISR			0x010	/* In-Service Status (RO) */
    848      1.96    nonaka #define  MSR_X2APIC_TMR			0x018	/* Trigger Mode (RO) */
    849      1.96    nonaka #define  MSR_X2APIC_IRR			0x020	/* Interrupt Req (RO) */
    850      1.96    nonaka #define  MSR_X2APIC_ESR			0x028	/* Err status. (RW) */
    851      1.96    nonaka #define  MSR_X2APIC_LVT_CMCI		0x02f	/* LVT CMCI (RW) */
    852      1.96    nonaka #define  MSR_X2APIC_ICRLO		0x030	/* Int. cmd. (RW64) */
    853      1.96    nonaka #define  MSR_X2APIC_LVTT		0x032	/* Loc.vec.(timer) (RW) */
    854      1.96    nonaka #define  MSR_X2APIC_TMINT		0x033	/* Loc.vec (Thermal) (RW) */
    855      1.96    nonaka #define  MSR_X2APIC_PCINT		0x034	/* Loc.vec (Perf Mon) (RW) */
    856      1.96    nonaka #define  MSR_X2APIC_LVINT0		0x035	/* Loc.vec (LINT0) (RW) */
    857      1.96    nonaka #define  MSR_X2APIC_LVINT1		0x036	/* Loc.vec (LINT1) (RW) */
    858      1.96    nonaka #define  MSR_X2APIC_LVERR		0x037	/* Loc.vec (ERROR) (RW) */
    859      1.96    nonaka #define  MSR_X2APIC_ICR_TIMER		0x038	/* Initial count (RW) */
    860      1.96    nonaka #define  MSR_X2APIC_CCR_TIMER		0x039	/* Current count (RO) */
    861      1.96    nonaka #define  MSR_X2APIC_DCR_TIMER		0x03e	/* Divisor config (RW) */
    862      1.96    nonaka #define  MSR_X2APIC_SELF_IPI		0x03f	/* SELF IPI (W) */
    863       1.1      fvdl 
    864       1.1      fvdl /*
    865      1.15    daniel  * VIA "Nehemiah" MSRs
    866      1.15    daniel  */
    867      1.15    daniel #define MSR_VIA_RNG		0x0000110b
    868      1.15    daniel #define MSR_VIA_RNG_ENABLE	0x00000040
    869      1.15    daniel #define MSR_VIA_RNG_NOISE_MASK	0x00000300
    870      1.15    daniel #define MSR_VIA_RNG_NOISE_A	0x00000000
    871      1.15    daniel #define MSR_VIA_RNG_NOISE_B	0x00000100
    872      1.15    daniel #define MSR_VIA_RNG_2NOISE	0x00000300
    873      1.15    daniel #define MSR_VIA_ACE		0x00001107
    874      1.15    daniel #define MSR_VIA_ACE_ENABLE	0x10000000
    875      1.15    daniel 
    876      1.15    daniel /*
    877      1.58  christos  * VIA "Eden" MSRs
    878      1.58  christos  */
    879      1.89      maxv #define MSR_VIA_FCR		MSR_VIA_ACE
    880      1.58  christos 
    881      1.58  christos /*
    882       1.1      fvdl  * AMD K6/K7 MSRs.
    883       1.1      fvdl  */
    884      1.89      maxv #define MSR_K6_UWCCR		0xc0000085
    885      1.89      maxv #define MSR_K7_EVNTSEL0		0xc0010000
    886      1.89      maxv #define MSR_K7_EVNTSEL1		0xc0010001
    887      1.89      maxv #define MSR_K7_EVNTSEL2		0xc0010002
    888      1.89      maxv #define MSR_K7_EVNTSEL3		0xc0010003
    889      1.89      maxv #define MSR_K7_PERFCTR0		0xc0010004
    890      1.89      maxv #define MSR_K7_PERFCTR1		0xc0010005
    891      1.89      maxv #define MSR_K7_PERFCTR2		0xc0010006
    892      1.89      maxv #define MSR_K7_PERFCTR3		0xc0010007
    893       1.1      fvdl 
    894       1.1      fvdl /*
    895      1.12        ad  * AMD K8 (Opteron) MSRs.
    896      1.12        ad  */
    897      1.93      maxv #define MSR_SYSCFG	0xc0010010
    898      1.12        ad 
    899      1.12        ad #define MSR_EFER	0xc0000080		/* Extended feature enable */
    900      1.93      maxv #define 	EFER_SCE	0x00000001	/* SYSCALL extension */
    901  1.98.2.2    martin #define 	EFER_LME	0x00000100	/* Long Mode Enable */
    902  1.98.2.2    martin #define 	EFER_LMA	0x00000400	/* Long Mode Active */
    903      1.93      maxv #define 	EFER_NXE	0x00000800	/* No-Execute Enabled */
    904      1.93      maxv #define 	EFER_SVME	0x00001000	/* Secure Virtual Machine En. */
    905      1.93      maxv #define 	EFER_LMSLE	0x00002000	/* Long Mode Segment Limit E. */
    906      1.93      maxv #define 	EFER_FFXSR	0x00004000	/* Fast FXSAVE/FXRSTOR En. */
    907  1.98.2.1    martin #define 	EFER_TCE	0x00008000	/* Translation Cache Ext. */
    908      1.12        ad 
    909      1.12        ad #define MSR_STAR	0xc0000081		/* 32 bit syscall gate addr */
    910      1.12        ad #define MSR_LSTAR	0xc0000082		/* 64 bit syscall gate addr */
    911      1.12        ad #define MSR_CSTAR	0xc0000083		/* compat syscall gate addr */
    912      1.12        ad #define MSR_SFMASK	0xc0000084		/* flags to clear on syscall */
    913      1.12        ad 
    914      1.12        ad #define MSR_FSBASE	0xc0000100		/* 64bit offset for fs: */
    915      1.12        ad #define MSR_GSBASE	0xc0000101		/* 64bit offset for gs: */
    916      1.12        ad #define MSR_KERNELGSBASE 0xc0000102		/* storage for swapgs ins */
    917      1.12        ad 
    918      1.28    cegger #define MSR_VMCR	0xc0010114	/* Virtual Machine Control Register */
    919      1.28    cegger #define 	VMCR_DPD	0x00000001	/* Debug port disable */
    920      1.89      maxv #define 	VMCR_RINIT	0x00000002	/* intercept init */
    921      1.89      maxv #define 	VMCR_DISA20	0x00000004	/* Disable A20 masking */
    922      1.89      maxv #define 	VMCR_LOCK	0x00000008	/* SVM Lock */
    923      1.89      maxv #define 	VMCR_SVMED	0x00000010	/* SVME Disable */
    924      1.28    cegger #define MSR_SVMLOCK	0xc0010118	/* SVM Lock key */
    925      1.28    cegger 
    926      1.12        ad /*
    927      1.12        ad  * These require a 'passcode' for access.  See cpufunc.h.
    928      1.12        ad  */
    929      1.89      maxv #define MSR_HWCR	0xc0010015
    930      1.89      maxv #define 	HWCR_TLBCACHEDIS	0x00000008
    931      1.89      maxv #define 	HWCR_FFDIS		0x00000040
    932      1.89      maxv 
    933      1.89      maxv #define MSR_NB_CFG	0xc001001f
    934      1.89      maxv #define 	NB_CFG_DISIOREQLOCK	0x0000000000000008ULL
    935      1.89      maxv #define 	NB_CFG_DISDATMSK	0x0000001000000000ULL
    936      1.89      maxv #define 	NB_CFG_INITAPICCPUIDLO	(1ULL << 54)
    937      1.89      maxv 
    938      1.89      maxv #define MSR_LS_CFG	0xc0011020
    939      1.89      maxv #define 	LS_CFG_DIS_LS2_SQUISH	0x02000000
    940  1.98.2.5    martin #define 	LS_CFG_DIS_SSB_F15H	0x0040000000000000ULL
    941  1.98.2.5    martin #define 	LS_CFG_DIS_SSB_F16H	0x0000000200000000ULL
    942  1.98.2.5    martin #define 	LS_CFG_DIS_SSB_F17H	0x0000000000000400ULL
    943      1.89      maxv 
    944      1.89      maxv #define MSR_IC_CFG	0xc0011021
    945      1.89      maxv #define 	IC_CFG_DIS_SEQ_PREFETCH	0x00000800
    946  1.98.2.3    martin #define 	IC_CFG_DIS_IND		0x00004000
    947      1.89      maxv 
    948      1.89      maxv #define MSR_DC_CFG	0xc0011022
    949      1.89      maxv #define 	DC_CFG_DIS_CNV_WC_SSO	0x00000008
    950      1.89      maxv #define 	DC_CFG_DIS_SMC_CHK_BUF	0x00000400
    951      1.89      maxv #define 	DC_CFG_ERRATA_261	0x01000000
    952      1.89      maxv 
    953      1.89      maxv #define MSR_BU_CFG	0xc0011023
    954      1.89      maxv #define 	BU_CFG_ERRATA_298	0x0000000000000002ULL
    955      1.89      maxv #define 	BU_CFG_ERRATA_254	0x0000000000200000ULL
    956      1.89      maxv #define 	BU_CFG_ERRATA_309	0x0000000000800000ULL
    957      1.89      maxv #define 	BU_CFG_THRL2IDXCMPDIS	0x0000080000000000ULL
    958      1.89      maxv #define 	BU_CFG_WBPFSMCCHKDIS	0x0000200000000000ULL
    959      1.89      maxv #define 	BU_CFG_WBENHWSBDIS	0x0001000000000000ULL
    960      1.12        ad 
    961      1.57       chs #define MSR_DE_CFG	0xc0011029
    962      1.89      maxv #define 	DE_CFG_ERRATA_721	0x00000001
    963      1.57       chs 
    964      1.43    cegger /* AMD Family10h MSRs */
    965      1.89      maxv #define MSR_OSVW_ID_LENGTH		0xc0010140
    966      1.89      maxv #define MSR_OSVW_STATUS			0xc0010141
    967      1.89      maxv #define MSR_UCODE_AMD_PATCHLEVEL	0x0000008b
    968      1.89      maxv #define MSR_UCODE_AMD_PATCHLOADER	0xc0010020
    969      1.43    cegger 
    970      1.44    cegger /* X86 MSRs */
    971      1.89      maxv #define MSR_RDTSCP_AUX			0xc0000103
    972      1.44    cegger 
    973      1.12        ad /*
    974       1.1      fvdl  * Constants related to MTRRs
    975       1.1      fvdl  */
    976       1.1      fvdl #define MTRR_N64K		8	/* numbers of fixed-size entries */
    977       1.1      fvdl #define MTRR_N16K		16
    978       1.1      fvdl #define MTRR_N4K		64
    979       1.1      fvdl 
    980       1.1      fvdl /*
    981       1.1      fvdl  * the following four 3-byte registers control the non-cacheable regions.
    982       1.1      fvdl  * These registers must be written as three separate bytes.
    983       1.1      fvdl  *
    984       1.1      fvdl  * NCRx+0: A31-A24 of starting address
    985       1.1      fvdl  * NCRx+1: A23-A16 of starting address
    986       1.1      fvdl  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    987      1.89      maxv  *
    988       1.1      fvdl  * The non-cacheable region's starting address must be aligned to the
    989       1.1      fvdl  * size indicated by the NCR_SIZE_xx field.
    990       1.1      fvdl  */
    991       1.1      fvdl #define NCR1	0xc4
    992       1.1      fvdl #define NCR2	0xc7
    993       1.1      fvdl #define NCR3	0xca
    994       1.1      fvdl #define NCR4	0xcd
    995       1.1      fvdl 
    996       1.1      fvdl #define NCR_SIZE_0K	0
    997       1.1      fvdl #define NCR_SIZE_4K	1
    998       1.1      fvdl #define NCR_SIZE_8K	2
    999       1.1      fvdl #define NCR_SIZE_16K	3
   1000       1.1      fvdl #define NCR_SIZE_32K	4
   1001       1.1      fvdl #define NCR_SIZE_64K	5
   1002       1.1      fvdl #define NCR_SIZE_128K	6
   1003       1.1      fvdl #define NCR_SIZE_256K	7
   1004       1.1      fvdl #define NCR_SIZE_512K	8
   1005       1.1      fvdl #define NCR_SIZE_1M	9
   1006       1.1      fvdl #define NCR_SIZE_2M	10
   1007       1.1      fvdl #define NCR_SIZE_4M	11
   1008       1.1      fvdl #define NCR_SIZE_8M	12
   1009       1.1      fvdl #define NCR_SIZE_16M	13
   1010       1.1      fvdl #define NCR_SIZE_32M	14
   1011       1.1      fvdl #define NCR_SIZE_4G	15
   1012       1.1      fvdl 
   1013       1.1      fvdl /*
   1014       1.1      fvdl  * Performance monitor events.
   1015       1.1      fvdl  *
   1016       1.1      fvdl  * Note that 586-class and 686-class CPUs have different performance
   1017       1.1      fvdl  * monitors available, and they are accessed differently:
   1018       1.1      fvdl  *
   1019       1.1      fvdl  *	686-class: `rdpmc' instruction
   1020       1.1      fvdl  *	586-class: `rdmsr' instruction, CESR MSR
   1021       1.1      fvdl  *
   1022      1.89      maxv  * The descriptions of these events are too lengthy to include here.
   1023       1.1      fvdl  * See Appendix A of "Intel Architecture Software Developer's
   1024       1.1      fvdl  * Manual, Volume 3: System Programming" for more information.
   1025       1.1      fvdl  */
   1026       1.1      fvdl 
   1027       1.1      fvdl /*
   1028       1.1      fvdl  * 586-class CESR MSR format.  Lower 16 bits is CTR0, upper 16 bits
   1029       1.1      fvdl  * is CTR1.
   1030       1.1      fvdl  */
   1031       1.1      fvdl 
   1032      1.89      maxv #define PMC5_CESR_EVENT			0x003f
   1033      1.89      maxv #define PMC5_CESR_OS			0x0040
   1034      1.89      maxv #define PMC5_CESR_USR			0x0080
   1035      1.89      maxv #define PMC5_CESR_E			0x0100
   1036      1.89      maxv #define PMC5_CESR_P			0x0200
   1037       1.1      fvdl 
   1038       1.1      fvdl #define PMC5_DATA_READ			0x00
   1039       1.1      fvdl #define PMC5_DATA_WRITE			0x01
   1040       1.1      fvdl #define PMC5_DATA_TLB_MISS		0x02
   1041       1.1      fvdl #define PMC5_DATA_READ_MISS		0x03
   1042       1.1      fvdl #define PMC5_DATA_WRITE_MISS		0x04
   1043       1.1      fvdl #define PMC5_WRITE_M_E			0x05
   1044       1.1      fvdl #define PMC5_DATA_LINES_WBACK		0x06
   1045       1.1      fvdl #define PMC5_DATA_CACHE_SNOOP		0x07
   1046       1.1      fvdl #define PMC5_DATA_CACHE_SNOOP_HIT	0x08
   1047       1.1      fvdl #define PMC5_MEM_ACCESS_BOTH_PIPES	0x09
   1048       1.1      fvdl #define PMC5_BANK_CONFLICTS		0x0a
   1049       1.1      fvdl #define PMC5_MISALIGNED_DATA		0x0b
   1050       1.1      fvdl #define PMC5_INST_READ			0x0c
   1051       1.1      fvdl #define PMC5_INST_TLB_MISS		0x0d
   1052       1.1      fvdl #define PMC5_INST_CACHE_MISS		0x0e
   1053       1.1      fvdl #define PMC5_SEGMENT_REG_LOAD		0x0f
   1054      1.89      maxv #define PMC5_BRANCHES			0x12
   1055      1.89      maxv #define PMC5_BTB_HITS			0x13
   1056       1.1      fvdl #define PMC5_BRANCH_TAKEN		0x14
   1057       1.1      fvdl #define PMC5_PIPELINE_FLUSH		0x15
   1058       1.1      fvdl #define PMC5_INST_EXECUTED		0x16
   1059       1.1      fvdl #define PMC5_INST_EXECUTED_V_PIPE	0x17
   1060       1.1      fvdl #define PMC5_BUS_UTILIZATION		0x18
   1061       1.1      fvdl #define PMC5_WRITE_BACKUP_STALL		0x19
   1062       1.1      fvdl #define PMC5_DATA_READ_STALL		0x1a
   1063       1.1      fvdl #define PMC5_WRITE_E_M_STALL		0x1b
   1064       1.1      fvdl #define PMC5_LOCKED_BUS			0x1c
   1065       1.1      fvdl #define PMC5_IO_CYCLE			0x1d
   1066       1.1      fvdl #define PMC5_NONCACHE_MEM_READ		0x1e
   1067       1.1      fvdl #define PMC5_AGI_STALL			0x1f
   1068       1.1      fvdl #define PMC5_FLOPS			0x22
   1069       1.1      fvdl #define PMC5_BP0_MATCH			0x23
   1070       1.1      fvdl #define PMC5_BP1_MATCH			0x24
   1071       1.1      fvdl #define PMC5_BP2_MATCH			0x25
   1072       1.1      fvdl #define PMC5_BP3_MATCH			0x26
   1073       1.1      fvdl #define PMC5_HARDWARE_INTR		0x27
   1074       1.1      fvdl #define PMC5_DATA_RW			0x28
   1075       1.1      fvdl #define PMC5_DATA_RW_MISS		0x29
   1076       1.1      fvdl 
   1077       1.1      fvdl /*
   1078       1.1      fvdl  * 686-class Event Selector MSR format.
   1079       1.1      fvdl  */
   1080       1.1      fvdl 
   1081      1.89      maxv #define PMC6_EVTSEL_EVENT		0x000000ff
   1082      1.89      maxv #define PMC6_EVTSEL_UNIT		0x0000ff00
   1083      1.89      maxv #define PMC6_EVTSEL_UNIT_SHIFT		8
   1084      1.89      maxv #define PMC6_EVTSEL_USR			(1 << 16)
   1085      1.89      maxv #define PMC6_EVTSEL_OS			(1 << 17)
   1086      1.89      maxv #define PMC6_EVTSEL_E			(1 << 18)
   1087      1.89      maxv #define PMC6_EVTSEL_PC			(1 << 19)
   1088      1.89      maxv #define PMC6_EVTSEL_INT			(1 << 20)
   1089      1.89      maxv #define PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
   1090      1.89      maxv #define PMC6_EVTSEL_INV			(1 << 23)
   1091      1.89      maxv #define PMC6_EVTSEL_COUNTER_MASK	0xff000000
   1092      1.89      maxv #define PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
   1093       1.1      fvdl 
   1094       1.1      fvdl /* Data Cache Unit */
   1095      1.89      maxv #define PMC6_DATA_MEM_REFS		0x43
   1096      1.89      maxv #define PMC6_DCU_LINES_IN		0x45
   1097      1.89      maxv #define PMC6_DCU_M_LINES_IN		0x46
   1098      1.89      maxv #define PMC6_DCU_M_LINES_OUT		0x47
   1099      1.89      maxv #define PMC6_DCU_MISS_OUTSTANDING	0x48
   1100       1.1      fvdl 
   1101       1.1      fvdl /* Instruction Fetch Unit */
   1102      1.89      maxv #define PMC6_IFU_IFETCH			0x80
   1103      1.89      maxv #define PMC6_IFU_IFETCH_MISS		0x81
   1104      1.89      maxv #define PMC6_ITLB_MISS			0x85
   1105      1.89      maxv #define PMC6_IFU_MEM_STALL		0x86
   1106      1.89      maxv #define PMC6_ILD_STALL			0x87
   1107       1.1      fvdl 
   1108       1.1      fvdl /* L2 Cache */
   1109      1.89      maxv #define PMC6_L2_IFETCH			0x28
   1110      1.89      maxv #define PMC6_L2_LD			0x29
   1111      1.89      maxv #define PMC6_L2_ST			0x2a
   1112      1.89      maxv #define PMC6_L2_LINES_IN		0x24
   1113      1.89      maxv #define PMC6_L2_LINES_OUT		0x26
   1114      1.89      maxv #define PMC6_L2_M_LINES_INM		0x25
   1115      1.89      maxv #define PMC6_L2_M_LINES_OUTM		0x27
   1116      1.89      maxv #define PMC6_L2_RQSTS			0x2e
   1117      1.89      maxv #define PMC6_L2_ADS			0x21
   1118      1.89      maxv #define PMC6_L2_DBUS_BUSY		0x22
   1119      1.89      maxv #define PMC6_L2_DBUS_BUSY_RD		0x23
   1120       1.1      fvdl 
   1121       1.1      fvdl /* External Bus Logic */
   1122      1.89      maxv #define PMC6_BUS_DRDY_CLOCKS		0x62
   1123      1.89      maxv #define PMC6_BUS_LOCK_CLOCKS		0x63
   1124      1.89      maxv #define PMC6_BUS_REQ_OUTSTANDING	0x60
   1125      1.89      maxv #define PMC6_BUS_TRAN_BRD		0x65
   1126      1.89      maxv #define PMC6_BUS_TRAN_RFO		0x66
   1127      1.89      maxv #define PMC6_BUS_TRANS_WB		0x67
   1128      1.89      maxv #define PMC6_BUS_TRAN_IFETCH		0x68
   1129      1.89      maxv #define PMC6_BUS_TRAN_INVAL		0x69
   1130      1.89      maxv #define PMC6_BUS_TRAN_PWR		0x6a
   1131      1.89      maxv #define PMC6_BUS_TRANS_P		0x6b
   1132      1.89      maxv #define PMC6_BUS_TRANS_IO		0x6c
   1133      1.89      maxv #define PMC6_BUS_TRAN_DEF		0x6d
   1134      1.89      maxv #define PMC6_BUS_TRAN_BURST		0x6e
   1135      1.89      maxv #define PMC6_BUS_TRAN_ANY		0x70
   1136      1.89      maxv #define PMC6_BUS_TRAN_MEM		0x6f
   1137      1.89      maxv #define PMC6_BUS_DATA_RCV		0x64
   1138      1.89      maxv #define PMC6_BUS_BNR_DRV		0x61
   1139      1.89      maxv #define PMC6_BUS_HIT_DRV		0x7a
   1140      1.89      maxv #define PMC6_BUS_HITM_DRDV		0x7b
   1141      1.89      maxv #define PMC6_BUS_SNOOP_STALL		0x7e
   1142       1.1      fvdl 
   1143       1.1      fvdl /* Floating Point Unit */
   1144      1.89      maxv #define PMC6_FLOPS			0xc1
   1145      1.89      maxv #define PMC6_FP_COMP_OPS_EXE		0x10
   1146      1.89      maxv #define PMC6_FP_ASSIST			0x11
   1147      1.89      maxv #define PMC6_MUL			0x12
   1148      1.89      maxv #define PMC6_DIV			0x12
   1149      1.89      maxv #define PMC6_CYCLES_DIV_BUSY		0x14
   1150       1.1      fvdl 
   1151       1.1      fvdl /* Memory Ordering */
   1152      1.89      maxv #define PMC6_LD_BLOCKS			0x03
   1153      1.89      maxv #define PMC6_SB_DRAINS			0x04
   1154      1.89      maxv #define PMC6_MISALIGN_MEM_REF		0x05
   1155      1.89      maxv #define PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
   1156      1.89      maxv #define PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
   1157       1.1      fvdl 
   1158       1.1      fvdl /* Instruction Decoding and Retirement */
   1159      1.89      maxv #define PMC6_INST_RETIRED		0xc0
   1160      1.89      maxv #define PMC6_UOPS_RETIRED		0xc2
   1161      1.89      maxv #define PMC6_INST_DECODED		0xd0
   1162      1.89      maxv #define PMC6_EMON_KNI_INST_RETIRED	0xd8
   1163      1.89      maxv #define PMC6_EMON_KNI_COMP_INST_RET	0xd9
   1164       1.1      fvdl 
   1165       1.1      fvdl /* Interrupts */
   1166      1.89      maxv #define PMC6_HW_INT_RX			0xc8
   1167      1.89      maxv #define PMC6_CYCLES_INT_MASKED		0xc6
   1168      1.89      maxv #define PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
   1169       1.1      fvdl 
   1170       1.1      fvdl /* Branches */
   1171      1.89      maxv #define PMC6_BR_INST_RETIRED		0xc4
   1172      1.89      maxv #define PMC6_BR_MISS_PRED_RETIRED	0xc5
   1173      1.89      maxv #define PMC6_BR_TAKEN_RETIRED		0xc9
   1174      1.89      maxv #define PMC6_BR_MISS_PRED_TAKEN_RET	0xca
   1175      1.89      maxv #define PMC6_BR_INST_DECODED		0xe0
   1176      1.89      maxv #define PMC6_BTB_MISSES			0xe2
   1177      1.89      maxv #define PMC6_BR_BOGUS			0xe4
   1178      1.89      maxv #define PMC6_BACLEARS			0xe6
   1179       1.1      fvdl 
   1180       1.1      fvdl /* Stalls */
   1181      1.89      maxv #define PMC6_RESOURCE_STALLS		0xa2
   1182      1.89      maxv #define PMC6_PARTIAL_RAT_STALLS		0xd2
   1183       1.1      fvdl 
   1184       1.1      fvdl /* Segment Register Loads */
   1185      1.89      maxv #define PMC6_SEGMENT_REG_LOADS		0x06
   1186       1.1      fvdl 
   1187       1.1      fvdl /* Clocks */
   1188      1.89      maxv #define PMC6_CPU_CLK_UNHALTED		0x79
   1189       1.1      fvdl 
   1190       1.1      fvdl /* MMX Unit */
   1191      1.89      maxv #define PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
   1192      1.89      maxv #define PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
   1193      1.89      maxv #define PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
   1194      1.89      maxv #define PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
   1195      1.89      maxv #define PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
   1196      1.89      maxv #define PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
   1197      1.89      maxv #define PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
   1198       1.1      fvdl 
   1199       1.1      fvdl /* Segment Register Renaming */
   1200      1.89      maxv #define PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
   1201      1.89      maxv #define PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
   1202      1.89      maxv #define PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
   1203       1.1      fvdl 
   1204       1.1      fvdl /*
   1205      1.95      maxv  * AMD K7. [Doc: 22007K.pdf, Feb 2002]
   1206       1.1      fvdl  */
   1207      1.95      maxv /* Event Selector MSR format */
   1208      1.89      maxv #define K7_EVTSEL_EVENT			0x000000ff
   1209      1.89      maxv #define K7_EVTSEL_UNIT			0x0000ff00
   1210      1.89      maxv #define K7_EVTSEL_UNIT_SHIFT		8
   1211      1.95      maxv #define K7_EVTSEL_USR			__BIT(16)
   1212      1.95      maxv #define K7_EVTSEL_OS			__BIT(17)
   1213      1.95      maxv #define K7_EVTSEL_E			__BIT(18)
   1214      1.95      maxv #define K7_EVTSEL_PC			__BIT(19)
   1215      1.95      maxv #define K7_EVTSEL_INT			__BIT(20)
   1216      1.95      maxv #define K7_EVTSEL_EN			__BIT(22)
   1217      1.95      maxv #define K7_EVTSEL_INV			__BIT(23)
   1218      1.89      maxv #define K7_EVTSEL_COUNTER_MASK		0xff000000
   1219      1.89      maxv #define K7_EVTSEL_COUNTER_MASK_SHIFT	24
   1220       1.1      fvdl /* Data Cache Unit */
   1221      1.89      maxv #define K7_DATA_CACHE_ACCESS		0x40
   1222      1.89      maxv #define K7_DATA_CACHE_MISS		0x41
   1223      1.89      maxv #define K7_DATA_CACHE_REFILL		0x42
   1224      1.89      maxv #define K7_DATA_CACHE_REFILL_SYSTEM	0x43
   1225      1.89      maxv #define K7_DATA_CACHE_WBACK		0x44
   1226      1.95      maxv #define K7_L1_DTLB_MISS			0x45
   1227      1.89      maxv #define K7_L2_DTLB_MISS			0x46
   1228      1.89      maxv #define K7_MISALIGNED_DATA_REF		0x47
   1229       1.1      fvdl /* Instruction Fetch Unit */
   1230      1.89      maxv #define K7_IFU_IFETCH			0x80
   1231      1.89      maxv #define K7_IFU_IFETCH_MISS		0x81
   1232      1.89      maxv #define K7_IFU_REFILL_FROM_L2		0x82
   1233      1.89      maxv #define K7_IFU_REFILL_FROM_SYSTEM	0x83
   1234      1.95      maxv #define K7_L1_ITLB_MISS			0x84
   1235      1.95      maxv #define K7_L2_ITLB_MISS			0x85
   1236       1.1      fvdl /* Retired */
   1237      1.89      maxv #define K7_RETIRED_INST			0xc0
   1238      1.89      maxv #define K7_RETIRED_OPS			0xc1
   1239      1.95      maxv #define K7_RETIRED_BRANCH		0xc2
   1240      1.89      maxv #define K7_RETIRED_BRANCH_MISPREDICTED	0xc3
   1241      1.89      maxv #define K7_RETIRED_TAKEN_BRANCH		0xc4
   1242      1.89      maxv #define K7_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xc5
   1243      1.89      maxv #define K7_RETIRED_FAR_CONTROL_TRANSFER	0xc6
   1244      1.89      maxv #define K7_RETIRED_RESYNC_BRANCH	0xc7
   1245       1.1      fvdl /* Interrupts */
   1246      1.89      maxv #define K7_CYCLES_INT_MASKED		0xcd
   1247      1.89      maxv #define K7_CYCLES_INT_PENDING_AND_MASKED	0xce
   1248      1.89      maxv #define K7_HW_INTR_RECV			0xcf
   1249      1.89      maxv 
   1250      1.94      maxv /*
   1251      1.94      maxv  * AMD 10h family PMCs. [Doc: 31116.pdf, Jan 2013]
   1252      1.94      maxv  */
   1253      1.94      maxv /*	Register MSRs			*/
   1254      1.94      maxv #define MSR_F10H_EVNTSEL0			0xc0010000
   1255      1.94      maxv #define MSR_F10H_EVNTSEL1			0xc0010001
   1256      1.94      maxv #define MSR_F10H_EVNTSEL2			0xc0010002
   1257      1.94      maxv #define MSR_F10H_EVNTSEL3			0xc0010003
   1258      1.94      maxv #define MSR_F10H_PERFCTR0			0xc0010004
   1259      1.94      maxv #define MSR_F10H_PERFCTR1			0xc0010005
   1260      1.94      maxv #define MSR_F10H_PERFCTR2			0xc0010006
   1261      1.94      maxv #define MSR_F10H_PERFCTR3			0xc0010007
   1262      1.94      maxv /*	Event Selector MSR format	*/
   1263      1.94      maxv #define F10H_EVTSEL_EVENT_MASK			0x000F000000FF
   1264      1.94      maxv #define F10H_EVTSEL_EVENT_SHIFT_LOW		0
   1265      1.94      maxv #define F10H_EVTSEL_EVENT_SHIFT_HIGH		32
   1266      1.94      maxv #define F10H_EVTSEL_UNIT_MASK			0x0000FF00
   1267      1.94      maxv #define F10H_EVTSEL_UNIT_SHIFT			8
   1268      1.94      maxv #define F10H_EVTSEL_USR				__BIT(16)
   1269      1.94      maxv #define F10H_EVTSEL_OS				__BIT(17)
   1270      1.94      maxv #define F10H_EVTSEL_EDGE			__BIT(18)
   1271      1.94      maxv #define F10H_EVTSEL_RSVD1			__BIT(19)
   1272      1.94      maxv #define F10H_EVTSEL_INT				__BIT(20)
   1273      1.94      maxv #define F10H_EVTSEL_RSVD2			__BIT(21)
   1274      1.94      maxv #define F10H_EVTSEL_EN				__BIT(22)
   1275      1.94      maxv #define F10H_EVTSEL_INV				__BIT(23)
   1276      1.94      maxv #define F10H_EVTSEL_COUNTER_MASK		0xFF000000
   1277      1.94      maxv #define F10H_EVTSEL_COUNTER_MASK_SHIFT		24
   1278      1.94      maxv /*	Floating Point Events		*/
   1279      1.94      maxv #define F10H_FP_DISPATCHED_FPU_OPS		0x00
   1280      1.94      maxv #define F10H_FP_CYCLES_EMPTY_FPU_OPS		0x01
   1281      1.94      maxv #define F10H_FP_DISPATCHED_FASTFLAG_OPS		0x02
   1282      1.94      maxv #define F10H_FP_RETIRED_SSE_OPS			0x03
   1283      1.94      maxv #define F10H_FP_RETIRED_MOVE_OPS		0x04
   1284      1.94      maxv #define F10H_FP_RETIRED_SERIALIZING_OPS		0x05
   1285      1.94      maxv #define F10H_FP_CYCLES_SERIALIZING_OP_SCHEDULER	0x06
   1286      1.94      maxv /*	Load/Store and TLB Events	*/
   1287      1.94      maxv #define F10H_SEGMENT_REG_LOADS			0x20
   1288      1.94      maxv #define	F10H_PIPELINE_RESTART_SELFMOD_CODE	0x21
   1289      1.94      maxv #define F10H_PIPELINE_RESTART_PROBE_HIT		0x22
   1290      1.94      maxv #define F10H_LS_BUFFER_2_FILL			0x23
   1291      1.94      maxv #define F10H_LOCKED_OPERATIONS			0x24
   1292      1.94      maxv #define F10H_RETIRED_CLFLUSH_INSTRUCTIONS	0x26
   1293      1.94      maxv #define F10H_RETIRED_CPUID_INSTRUCTIONS		0x27
   1294      1.94      maxv #define F10H_CANCELLED_STORE_LOAD_FORWARD_OPS	0x2A
   1295      1.94      maxv #define F10H_SMI_RECEIVED			0x2B
   1296      1.94      maxv /*	Data Cache Events		*/
   1297      1.95      maxv #define F10H_DATA_CACHE_ACCESS			0x40
   1298      1.95      maxv #define F10H_DATA_CACHE_MISS			0x41
   1299      1.95      maxv #define F10H_DATA_CACHE_REFILL_FROM_L2		0x42
   1300      1.95      maxv #define F10H_DATA_CACHE_REFILL_FROM_NORTHBRIDGE	0x43
   1301      1.94      maxv #define F10H_CACHE_LINES_EVICTED		0x44
   1302      1.94      maxv #define F10H_L1_DTLB_MISS			0x45
   1303      1.94      maxv #define F10H_L2_DTLB_MISS			0x46
   1304      1.95      maxv #define F10H_MISALIGNED_ACCESS			0x47
   1305      1.94      maxv #define F10H_MICROARCH_LATE_CANCEL_OF_ACCESS	0x48
   1306      1.94      maxv #define F10H_MICROARCH_EARLY_CANCEL_OF_ACCESS	0x49
   1307      1.94      maxv #define F10H_SINGLE_BIT_ECC_ERRORS_RECORDED	0x4A
   1308      1.94      maxv #define F10H_PREFETCH_INSTRUCTIONS_DISPATCHED	0x4B
   1309      1.94      maxv #define F10H_DCACHE_MISSES_LOCKED_INSTRUCTIONS	0x4C
   1310      1.94      maxv #define F10H_L1_DTLB_HIT			0x4D
   1311      1.94      maxv #define F10H_INEFFECTIVE_SOFTWARE_PREFETCHS	0x52
   1312      1.94      maxv #define F10H_GLOBAL_TLB_FLUSHES			0x54
   1313      1.94      maxv #define F10H_MEMORY_REQUESTS_BY_TYPE		0x65
   1314      1.94      maxv #define F10H_DATA_PREFETCHER			0x67
   1315      1.94      maxv #define F10H_MAB_REQUESTS			0x68
   1316      1.94      maxv #define F10H_MAB_WAIT_CYCLES			0x69
   1317      1.94      maxv #define F10H_NORTHBRIDGE_READ_RESP_BY_COH_STATE	0x6C
   1318      1.94      maxv #define F10H_OCTWORDS_WRITTEN_TO_SYSTEM		0x6D
   1319      1.94      maxv #define F10H_CPU_CLOCKS_NOT_HALTED		0x76
   1320      1.94      maxv #define F10H_REQUESTS_TO_L2_CACHE		0x7D
   1321      1.94      maxv #define F10H_L2_CACHE_MISSES			0x7E
   1322      1.94      maxv #define F10H_L2_FILL				0x7F
   1323      1.94      maxv /* F10H_PAGE_SIZE_MISMATCHES (0x01C0): reserved on some revisions */
   1324      1.94      maxv /*	Instruction Cache Events	*/
   1325      1.95      maxv #define F10H_INSTRUCTION_CACHE_FETCH		0x80
   1326      1.95      maxv #define F10H_INSTRUCTION_CACHE_MISS		0x81
   1327      1.95      maxv #define F10H_INSTRUCTION_CACHE_REFILL_FROM_L2	0x82
   1328      1.95      maxv #define F10H_INSTRUCTION_CACHE_REFILL_FROM_SYS	0x83
   1329      1.94      maxv #define F10H_L1_ITLB_MISS			0x84
   1330      1.94      maxv #define F10H_L2_ITLB_MISS			0x85
   1331      1.94      maxv #define F10H_PIPELINE_RESTART_INSTR_STREAM_PROBE	0x86
   1332      1.94      maxv #define F10H_INSTRUCTION_FETCH_STALL		0x87
   1333      1.94      maxv #define F10H_RETURN_STACK_HITS			0x88
   1334      1.94      maxv #define F10H_RETURN_STACK_OVERFLOWS		0x89
   1335      1.94      maxv #define F10H_INSTRUCTION_CACHE_VICTIMS		0x8B
   1336      1.94      maxv #define F10H_INSTRUCTION_CACHE_LINES_INVALIDATED	0x8C
   1337      1.94      maxv #define F10H_ITLD_RELOADS			0x99
   1338      1.94      maxv #define F10H_ITLD_RELOADS_ABORTED		0x9A
   1339      1.94      maxv /*	Execution Unit Events		*/
   1340      1.94      maxv #define F10H_RETIRED_INSTRUCTIONS		0xC0
   1341      1.94      maxv #define F10H_RETIRED_UOPS			0xC1
   1342      1.95      maxv #define F10H_RETIRED_BRANCH			0xC2
   1343      1.95      maxv #define F10H_RETIRED_MISPREDICTED_BRANCH	0xC3
   1344      1.95      maxv #define F10H_RETIRED_TAKEN_BRANCH		0xC4
   1345      1.95      maxv #define F10H_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xC5
   1346      1.95      maxv #define F10H_RETIRED_FAR_CONTROL_TRANSFER	0xC6
   1347      1.95      maxv #define F10H_RETIRED_BRANCH_RESYNC		0xC7
   1348      1.94      maxv #define F10H_RETIRED_NEAR_RETURNS		0xC8
   1349      1.94      maxv #define F10H_RETIRED_NEAR_RETURNS_MISPREDICTED	0xC9
   1350      1.95      maxv #define F10H_RETIRED_INDIRECT_BRANCH_MISPREDICTED	0xCA
   1351      1.94      maxv #define F10H_RETIRED_MMX_FP_INSTRUCTIONS	0xCB
   1352      1.94      maxv #define F10H_RETIRED_FASTPATH_DOUBLE_OP_INSTR	0xCC
   1353      1.94      maxv #define F10H_INTERRUPTS_MASKED_CYCLES		0xCD
   1354      1.94      maxv #define F10H_INTERRUPTS_MASKED_CYCLES_INTERRUPT_PENDING	0xCE
   1355      1.94      maxv #define F10H_INTERRUPTS_TAKEN			0xCF
   1356      1.94      maxv #define F10H_DECODER_EMPTY			0xD0
   1357      1.94      maxv #define F10H_DISPATCH_STALLS			0xD1
   1358      1.94      maxv #define F10H_DISPATCH_STALLS_BRANCH_ABORT_RETIRE	0xD2
   1359      1.94      maxv #define F10H_DISPATCH_STALLS_SERIALIZATION	0xD3
   1360      1.94      maxv #define F10H_DISPATCH_STALLS_SEGMENT_LOAD	0xD4
   1361      1.94      maxv #define F10H_DISPATCH_STALLS_REORDER_BUF_FULL	0xD5
   1362      1.94      maxv #define F10H_DISPATCH_STALLS_RSV_STATION_FULL	0xD6
   1363      1.94      maxv #define F10H_DISPATCH_STALLS_FPU_FULL		0xD7
   1364      1.94      maxv #define F10H_DISPATCH_STALLS_LS_FULL		0xD8
   1365      1.94      maxv #define F10H_DISPATCH_STALLS_WAITING_ALL_QUITE	0xD9
   1366      1.94      maxv #define F10H_DISPATCH_STALLS_FAR_TRANSFER	0xDA
   1367      1.94      maxv #define F10H_FPU_EXCEPTIONS			0xDB
   1368      1.94      maxv #define F10H_DR0_BREAKPOINT_MATCHES		0xDC
   1369      1.94      maxv #define F10H_DR1_BREAKPOINT_MATCHES		0xDD
   1370      1.94      maxv #define F10H_DR2_BREAKPOINT_MATCHES		0xDE
   1371      1.94      maxv #define F10H_DR3_BREAKPOINT_MATCHES		0xDF
   1372      1.94      maxv /* F10H_RETIRED_X87_FP_OPERATIONS (0x01C0): reserved on some revisions */
   1373      1.94      maxv /* F10H_IBS_OPS_TAGGED (0x1CF): reserved on some revisions */
   1374      1.94      maxv /* F10H_LFENCE_INSTRUCTIONS_RETIRED (0x01D3): reserved on some revisions */
   1375      1.94      maxv /* F10H_SFENCE_INSTRUCTIONS_RETIRED (0x01D4): reserved on some revisions */
   1376      1.94      maxv /* F10H_MFENCE_INSTRUCTIONS_RETIRED (0x01D5): reserved on some revisions */
   1377      1.94      maxv /*	Memory Controller Events	*/
   1378      1.94      maxv #define F10H_DRAM_ACCESSES			0xE0
   1379      1.94      maxv #define F10H_DRAM_CONTROLLER_PT_OVERFLOWS	0xE1
   1380      1.94      maxv #define F10H_MEM_CONTROLLER_DRAM_COMMAND_SLOTS_MISSED	0xE2
   1381      1.94      maxv #define F10H_MEM_CONTROLLER_TURNAROUNDS		0xE3
   1382      1.94      maxv #define F10H_MEM_CONTROLLER_BYPASS_COUNTER_SATURATION	0xE4
   1383      1.94      maxv #define F10H_THERMAL_STATUS			0xE8
   1384      1.94      maxv #define F10H_CPU_IO_REQUESTS_TO_MEMORY_IO	0xE9
   1385      1.94      maxv #define F10H_CACHE_BLOCK_COMMANDS		0xEA
   1386      1.94      maxv #define F10H_SIZED_COMMANDS			0xEB
   1387      1.94      maxv #define F10H_PROBE_RESPONSES_AND_UPSTREAM_REQUESTS	0xEC
   1388      1.94      maxv #define F10H_GART_EVENTS			0xEE
   1389      1.94      maxv #define F10H_MEMORY_CONTROLLER_REQUESTS		0x01F0
   1390      1.94      maxv #define F10H_CPU_TO_DRAM_REQUESTS_TO_TARGET_NODE	0x01E0
   1391      1.94      maxv #define F10H_IO_TO_DRAM_REQUESTS_TO_TARGET_NODE	0x01E1
   1392      1.94      maxv #define F10H_CPU_READ_CMD_LATENCY_TARGET_NODE_03	0x01E2
   1393      1.94      maxv #define F10H_CPU_READ_CMD_REQUESTS_TARGET_NODE_03	0x01E3
   1394      1.94      maxv #define F10H_CPU_READ_CMD_LATENCY_TARGET_NODE_47	0x01E4
   1395      1.94      maxv #define F10H_CPU_READ_CMD_REQUESTS_TARGET_NODE_47	0x01E5
   1396      1.94      maxv #define F10H_CPU_CMD_LATENCY_TO_TARGET_NODE_0347	0x01E6
   1397      1.94      maxv #define F10H_CPU_REQUESTS_TO_TARGET_NODE_0347	0x01E7
   1398      1.94      maxv /*	Link Events			*/
   1399      1.94      maxv #define F10H_HYPERTRANSPORT_LINK0_TRANSMIT_BANDWIDTH	0xF6
   1400      1.94      maxv #define F10H_HYPERTRANSPORT_LINK1_TRANSMIT_BANDWIDTH	0xF7
   1401      1.94      maxv #define F10H_HYPERTRANSPORT_LINK2_TRANSMIT_BANDWIDTH	0xF8
   1402      1.94      maxv #define F10H_HYPERTRANSPORT_LINK3_TRANSMIT_BANDWIDTH	0x01F9
   1403      1.94      maxv /*	L3 Cache Events			*/
   1404      1.94      maxv /* F10H_READ_READ_REQUEST_TO_L3_CACHE (0x04E0): depends on the revision */
   1405      1.94      maxv /* F10H_L3_CACHE_MISSES (0x04E1): depends on the revision */
   1406      1.94      maxv /* F10H_L3_FILLS_FROM_L2_EVICTIONS (0x04E2): depends on the revision */
   1407      1.94      maxv #define F10H_L3_EVICTIONS			0x04E3
   1408      1.94      maxv /* F10H_NONCANCELLED_L3_READ_REQUESTS (0x04ED): depends on the revision */
   1409      1.94      maxv 
   1410