Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.107
      1 /*	$NetBSD: specialreg.h,v 1.107 2018/01/10 07:04:54 msaitoh Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1991 The Regents of the University of California.
      5  * All rights reserved.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  * 3. Neither the name of the University nor the names of its contributors
     16  *    may be used to endorse or promote products derived from this software
     17  *    without specific prior written permission.
     18  *
     19  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29  * SUCH DAMAGE.
     30  *
     31  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     32  */
     33 
     34 /*
     35  * Bits in 386 special registers:
     36  */
     37 #define CR0_PE	0x00000001	/* Protected mode Enable */
     38 #define CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     39 #define CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     40 #define CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     41 #define CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     42 #define CR0_PG	0x80000000	/* PaGing enable */
     43 
     44 /*
     45  * Bits in 486 special registers:
     46  */
     47 #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     48 #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     49 #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     50 #define CR0_NW	0x20000000	/* Not Write-through */
     51 #define CR0_CD	0x40000000	/* Cache Disable */
     52 
     53 /*
     54  * Cyrix 486 DLC special registers, accessible as IO ports.
     55  */
     56 #define CCR0	0xc0		/* configuration control register 0 */
     57 #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     58 #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     59 #define CCR0_A20M	0x04	/* enables A20M# input pin */
     60 #define CCR0_KEN	0x08	/* enables KEN# input pin */
     61 #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     62 #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     63 #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     64 #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     65 
     66 #define CCR1	0xc1		/* configuration control register 1 */
     67 #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     68 /* the remaining 7 bits of this register are reserved */
     69 
     70 /*
     71  * bits in the %cr4 control register:
     72  */
     73 #define CR4_VME		0x00000001 /* virtual 8086 mode extension enable */
     74 #define CR4_PVI		0x00000002 /* protected mode virtual interrupt enable */
     75 #define CR4_TSD		0x00000004 /* restrict RDTSC instruction to cpl 0 */
     76 #define CR4_DE		0x00000008 /* debugging extension */
     77 #define CR4_PSE		0x00000010 /* large (4MB) page size enable */
     78 #define CR4_PAE		0x00000020 /* physical address extension enable */
     79 #define CR4_MCE		0x00000040 /* machine check enable */
     80 #define CR4_PGE		0x00000080 /* page global enable */
     81 #define CR4_PCE		0x00000100 /* enable RDPMC instruction for all cpls */
     82 #define CR4_OSFXSR	0x00000200 /* enable fxsave/fxrestor and SSE */
     83 #define CR4_OSXMMEXCPT	0x00000400 /* enable unmasked SSE exceptions */
     84 #define CR4_UMIP	0x00000800 /* user-mode instruction prevention */
     85 #define CR4_VMXE	0x00002000 /* enable VMX operations */
     86 #define CR4_SMXE	0x00004000 /* enable SMX operations */
     87 #define CR4_FSGSBASE	0x00010000 /* enable *FSBASE and *GSBASE instructions */
     88 #define CR4_PCIDE	0x00020000 /* enable Process Context IDentifiers */
     89 #define CR4_OSXSAVE	0x00040000 /* enable xsave and xrestore */
     90 #define CR4_SMEP	0x00100000 /* enable SMEP support */
     91 #define CR4_SMAP	0x00200000 /* enable SMAP support */
     92 #define CR4_PKE		0x00400000 /* protection key enable */
     93 
     94 /*
     95  * Extended Control Register XCR0
     96  */
     97 #define XCR0_X87	0x00000001	/* x87 FPU/MMX state */
     98 #define XCR0_SSE	0x00000002	/* SSE state */
     99 #define XCR0_YMM_Hi128	0x00000004	/* AVX-256 (ymmn registers) */
    100 #define XCR0_BNDREGS	0x00000008	/* Memory protection ext bounds */
    101 #define XCR0_BNDCSR	0x00000010	/* Memory protection ext state */
    102 #define XCR0_Opmask	0x00000020	/* AVX-512 Opmask */
    103 #define XCR0_ZMM_Hi256	0x00000040	/* AVX-512 upper 256 bits low regs */
    104 #define XCR0_Hi16_ZMM	0x00000080	/* AVX-512 512 bits upper registers */
    105 
    106 /*
    107  * Known fpu bits - only these get enabled
    108  * I think the XCR0_BNDREGS and XCR0_BNDCSR would need saving on
    109  * every context switch.
    110  * The save are is sized for all the fields below (max 2680 bytes).
    111  */
    112 #define XCR0_FPU	(XCR0_X87 | XCR0_SSE | XCR0_YMM_Hi128 | \
    113 			XCR0_Opmask | XCR0_ZMM_Hi256 | XCR0_Hi16_ZMM)
    114 
    115 #define XCR0_BND	(XCR0_BNDREGS | XCR0_BNDCSR)
    116 
    117 #define XCR0_FLAGS1	"\20" \
    118 	"\1" "x87"	"\2" "SSE"	"\3" "AVX" \
    119 	"\4" "BNDREGS"	"\5" "BNDCSR" \
    120 	"\6" "Opmask"	"\7" "ZMM_Hi256" "\10" "Hi16_ZMM"
    121 
    122 
    123 /*
    124  * CPUID "features" bits
    125  */
    126 
    127 /* Fn00000001 %edx features */
    128 #define CPUID_FPU	0x00000001	/* processor has an FPU? */
    129 #define CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
    130 #define CPUID_DE	0x00000004	/* has debugging extension */
    131 #define CPUID_PSE	0x00000008	/* has 4MB page size extension */
    132 #define CPUID_TSC	0x00000010	/* has time stamp counter */
    133 #define CPUID_MSR	0x00000020	/* has model specific registers */
    134 #define CPUID_PAE	0x00000040	/* has phys address extension */
    135 #define CPUID_MCE	0x00000080	/* has machine check exception */
    136 #define CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    137 #define CPUID_APIC	0x00000200	/* has enabled APIC */
    138 #define CPUID_B10	0x00000400	/* reserved, MTRR */
    139 #define CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    140 #define CPUID_MTRR	0x00001000	/* has memory type range register */
    141 #define CPUID_PGE	0x00002000	/* has page global extension */
    142 #define CPUID_MCA	0x00004000	/* has machine check architecture */
    143 #define CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    144 #define CPUID_PAT	0x00010000	/* Page Attribute Table */
    145 #define CPUID_PSE36	0x00020000	/* 36-bit PSE */
    146 #define CPUID_PN	0x00040000	/* processor serial number */
    147 #define CPUID_CFLUSH	0x00080000	/* CLFLUSH insn supported */
    148 #define CPUID_B20	0x00100000	/* reserved */
    149 #define CPUID_DS	0x00200000	/* Debug Store */
    150 #define CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    151 #define CPUID_MMX	0x00800000	/* MMX supported */
    152 #define CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    153 #define CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    154 #define CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    155 #define CPUID_SS	0x08000000	/* self-snoop */
    156 #define CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    157 #define CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    158 #define CPUID_IA64	0x40000000	/* IA-64 architecture */
    159 #define CPUID_SBF	0x80000000	/* signal break on FERR */
    160 
    161 #define CPUID_FLAGS1	"\20" \
    162 	"\1" "FPU"	"\2" "VME"	"\3" "DE"	"\4" "PSE" \
    163 	"\5" "TSC"	"\6" "MSR"	"\7" "PAE"	"\10" "MCE" \
    164 	"\11" "CX8"	"\12" "APIC"	"\13" "B10"	"\14" "SEP" \
    165 	"\15" "MTRR"	"\16" "PGE"	"\17" "MCA"	"\20" "CMOV" \
    166 	"\21" "PAT"	"\22" "PSE36"	"\23" "PN"	"\24" "CLFLUSH" \
    167 	"\25" "B20"	"\26" "DS"	"\27" "ACPI"	"\30" "MMX" \
    168 	"\31" "FXSR"	"\32" "SSE"	"\33" "SSE2"	"\34" "SS" \
    169 	"\35" "HTT"	"\36" "TM"	"\37" "IA64"	"\40" "SBF"
    170 
    171 /* Blacklists of CPUID flags - used to mask certain features */
    172 #ifdef XEN
    173 /* Not on Xen */
    174 #define CPUID_FEAT_BLACKLIST	 (CPUID_PGE|CPUID_PSE|CPUID_MTRR)
    175 #else
    176 #define CPUID_FEAT_BLACKLIST	 0
    177 #endif /* XEN */
    178 
    179 /*
    180  * CPUID "features" bits in Fn00000001 %ecx
    181  */
    182 
    183 #define CPUID2_SSE3	0x00000001	/* Streaming SIMD Extensions 3 */
    184 #define CPUID2_PCLMUL	0x00000002	/* PCLMULQDQ instructions */
    185 #define CPUID2_DTES64	0x00000004	/* 64-bit Debug Trace */
    186 #define CPUID2_MONITOR	0x00000008	/* MONITOR/MWAIT instructions */
    187 #define CPUID2_DS_CPL	0x00000010	/* CPL Qualified Debug Store */
    188 #define CPUID2_VMX	0x00000020	/* Virtual Machine Extensions */
    189 #define CPUID2_SMX	0x00000040	/* Safer Mode Extensions */
    190 #define CPUID2_EST	0x00000080	/* Enhanced SpeedStep Technology */
    191 #define CPUID2_TM2	0x00000100	/* Thermal Monitor 2 */
    192 #define CPUID2_SSSE3	0x00000200	/* Supplemental SSE3 */
    193 #define CPUID2_CID	0x00000400	/* Context ID */
    194 #define CPUID2_SDBG	0x00000800	/* Silicon Debug */
    195 #define CPUID2_FMA	0x00001000	/* has Fused Multiply Add */
    196 #define CPUID2_CX16	0x00002000	/* has CMPXCHG16B instruction */
    197 #define CPUID2_xTPR	0x00004000	/* Task Priority Messages disabled? */
    198 #define CPUID2_PDCM	0x00008000	/* Perf/Debug Capability MSR */
    199 /* bit 16 unused	0x00010000 */
    200 #define CPUID2_PCID	0x00020000	/* Process Context ID */
    201 #define CPUID2_DCA	0x00040000	/* Direct Cache Access */
    202 #define CPUID2_SSE41	0x00080000	/* Streaming SIMD Extensions 4.1 */
    203 #define CPUID2_SSE42	0x00100000	/* Streaming SIMD Extensions 4.2 */
    204 #define CPUID2_X2APIC	0x00200000	/* xAPIC Extensions */
    205 #define CPUID2_MOVBE	0x00400000	/* MOVBE (move after byteswap) */
    206 #define CPUID2_POPCNT	0x00800000	/* popcount instruction available */
    207 #define CPUID2_DEADLINE	0x01000000	/* APIC Timer supports TSC Deadline */
    208 #define CPUID2_AES	0x02000000	/* AES instructions */
    209 #define CPUID2_XSAVE	0x04000000	/* XSAVE instructions */
    210 #define CPUID2_OSXSAVE	0x08000000	/* XGETBV/XSETBV instructions */
    211 #define CPUID2_AVX	0x10000000	/* AVX instructions */
    212 #define CPUID2_F16C	0x20000000	/* half precision conversion */
    213 #define CPUID2_RDRAND	0x40000000	/* RDRAND (hardware random number) */
    214 #define CPUID2_RAZ	0x80000000	/* RAZ. Indicates guest state. */
    215 
    216 #define CPUID2_FLAGS1	"\20" \
    217 	"\1" "SSE3"	"\2" "PCLMULQDQ" "\3" "DTES64"	"\4" "MONITOR" \
    218 	"\5" "DS-CPL"	"\6" "VMX"	"\7" "SMX"	"\10" "EST" \
    219 	"\11" "TM2"	"\12" "SSSE3"	"\13" "CID"	"\14" "SDBG" \
    220 	"\15" "FMA"	"\16" "CX16"	"\17" "xTPR"	"\20" "PDCM" \
    221 	"\21" "B16"	"\22" "PCID"	"\23" "DCA"	"\24" "SSE41" \
    222 	"\25" "SSE42"	"\26" "X2APIC"	"\27" "MOVBE"	"\30" "POPCNT" \
    223 	"\31" "DEADLINE" "\32" "AES"	"\33" "XSAVE"	"\34" "OSXSAVE" \
    224 	"\35" "AVX"	"\36" "F16C"	"\37" "RDRAND"	"\40" "RAZ"
    225 
    226 /* CPUID Fn00000001 %eax */
    227 
    228 #define CPUID_TO_BASEFAMILY(cpuid)	(((cpuid) >> 8) & 0xf)
    229 #define CPUID_TO_BASEMODEL(cpuid)	(((cpuid) >> 4) & 0xf)
    230 #define CPUID_TO_STEPPING(cpuid)	((cpuid) & 0xf)
    231 
    232 /*
    233  * The Extended family bits should only be inspected when CPUID_TO_BASEFAMILY()
    234  * returns 15. They are use to encode family value 16 to 270 (add 15).
    235  * The Extended model bits are the high 4 bits of the model.
    236  * They are only valid for family >= 15 or family 6 (intel, but all amd
    237  * family 6 are documented to return zero bits for them).
    238  */
    239 #define CPUID_TO_EXTFAMILY(cpuid)	(((cpuid) >> 20) & 0xff)
    240 #define CPUID_TO_EXTMODEL(cpuid)	(((cpuid) >> 16) & 0xf)
    241 
    242 /* The macros for the Display Family and the Display Model */
    243 #define CPUID_TO_FAMILY(cpuid)	(CPUID_TO_BASEFAMILY(cpuid)	\
    244 	    + ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    245 		? 0 : CPUID_TO_EXTFAMILY(cpuid)))
    246 #define CPUID_TO_MODEL(cpuid)	(CPUID_TO_BASEMODEL(cpuid)	\
    247 	    | ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f)		\
    248 		&& (CPUID_TO_BASEFAMILY(cpuid) != 0x06)		\
    249 		? 0 : (CPUID_TO_EXTMODEL(cpuid) << 4)))
    250 
    251 /* CPUID Fn00000001 %ebx */
    252 #define	CPUID_BRAND_INDEX	__BITS(7,0)
    253 #define	CPUID_CLFUSH_SIZE	__BITS(15,8)
    254 #define	CPUID_HTT_CORES		__BITS(23,16)
    255 #define	CPUID_LOCAL_APIC_ID	__BITS(31,24)
    256 
    257 /*
    258  * Intel Deterministic Cache Parameter Leaf
    259  * Fn0000_0004
    260  */
    261 
    262 /* %eax */
    263 #define CPUID_DCP_CACHETYPE	__BITS(4, 0)	/* Cache type */
    264 #define CPUID_DCP_CACHETYPE_N	0		/*   NULL */
    265 #define CPUID_DCP_CACHETYPE_D	1		/*   Data cache */
    266 #define CPUID_DCP_CACHETYPE_I	2		/*   Instruction cache */
    267 #define CPUID_DCP_CACHETYPE_U	3		/*   Unified cache */
    268 #define CPUID_DCP_CACHELEVEL	__BITS(7, 5)	/* Cache level (start at 1) */
    269 #define CPUID_DCP_SELFINITCL	__BIT(8)	/* Self initializing cachelvl*/
    270 #define CPUID_DCP_FULLASSOC	__BIT(9)	/* Full associative */
    271 #define CPUID_DCP_SHAREING	__BITS(25, 14)	/* shareing */
    272 #define CPUID_DCP_CORE_P_PKG	__BITS(31, 26)	/* Cores/package */
    273 
    274 /* %ebx */
    275 #define CPUID_DCP_LINESIZE	__BITS(11, 0)	/* System coherency linesize */
    276 #define CPUID_DCP_PARTITIONS	__BITS(21, 12)	/* Physical line partitions */
    277 #define CPUID_DCP_WAYS		__BITS(31, 22)	/* Ways of associativity */
    278 
    279 /* Number of sets: %ecx */
    280 
    281 /* %edx */
    282 #define CPUID_DCP_INVALIDATE	__BIT(0)	/* WB invalidate/invalidate */
    283 #define CPUID_DCP_INCLUSIVE	__BIT(1)	/* Cache inclusiveness */
    284 #define CPUID_DCP_COMPLEX	__BIT(2)	/* Complex cache indexing */
    285 
    286 /*
    287  * Intel Digital Thermal Sensor and
    288  * Power Management, Fn0000_0006 - %eax.
    289  */
    290 #define CPUID_DSPM_DTS	__BIT(0)	/* Digital Thermal Sensor */
    291 #define CPUID_DSPM_IDA	__BIT(1)	/* Intel Dynamic Acceleration */
    292 #define CPUID_DSPM_ARAT	__BIT(2)	/* Always Running APIC Timer */
    293 #define CPUID_DSPM_PLN	__BIT(4)	/* Power Limit Notification */
    294 #define CPUID_DSPM_ECMD	__BIT(5)	/* Clock Modulation Extension */
    295 #define CPUID_DSPM_PTM	__BIT(6)	/* Package Level Thermal Management */
    296 #define CPUID_DSPM_HWP	__BIT(7)	/* HWP */
    297 #define CPUID_DSPM_HWP_NOTIFY __BIT(8)	/* HWP Notification */
    298 #define CPUID_DSPM_HWP_ACTWIN  __BIT(9)	/* HWP Activity Window */
    299 #define CPUID_DSPM_HWP_EPP __BIT(10)	/* HWP Energy Performance Preference */
    300 #define CPUID_DSPM_HWP_PLR __BIT(11)	/* HWP Package Level Request */
    301 #define CPUID_DSPM_HDC	__BIT(13)	/* Hardware Duty Cycling */
    302 #define CPUID_DSPM_TBMT3 __BIT(14)	/* Turbo Boost Max Technology 3.0 */
    303 
    304 #define CPUID_DSPM_FLAGS	"\20" \
    305 	"\1" "DTS"	"\2" "IDA"	"\3" "ARAT" 			\
    306 	"\5" "PLN"	"\6" "ECMD"	"\7" "PTM"	"\10" "HWP"	\
    307 	"\11" "HWP_NOTIFY" "\12" "HWP_ACTWIN" "\13" "HWP_EPP" "\14" "HWP_PLR" \
    308 			"\16" "HDC"	"\17" "TBM3"
    309 
    310 /*
    311  * Intel Digital Thermal Sensor and
    312  * Power Management, Fn0000_0006 - %ecx.
    313  */
    314 #define CPUID_DSPM_HWF	0x00000001	/* MSR_APERF/MSR_MPERF available */
    315 #define CPUID_DSPM_EPB	0x00000008	/* Energy Performance Bias */
    316 
    317 #define CPUID_DSPM_FLAGS1	"\20" "\1" "HWF" "\4" "EPB"
    318 
    319 /*
    320  * Intel Structured Extended Feature leaf Fn0000_0007
    321  * %eax == 0: Subleaf 0
    322  *	%eax: The Maximum input value for supported subleaf.
    323  *	%ebx: Feature bits.
    324  *	%ecx: Feature bits.
    325  */
    326 
    327 /* %ebx */
    328 #define CPUID_SEF_FSGSBASE	__BIT(0)  /* {RD,WR}{FS,GS}BASE */
    329 #define CPUID_SEF_TSC_ADJUST	__BIT(1)  /* IA32_TSC_ADJUST MSR support */
    330 #define CPUID_SEF_SGX		__BIT(2)  /* Software Guard Extentions */
    331 #define CPUID_SEF_BMI1		__BIT(3)  /* advanced bit manipulation ext. 1st grp */
    332 #define CPUID_SEF_HLE		__BIT(4)  /* Hardware Lock Elision */
    333 #define CPUID_SEF_AVX2		__BIT(5)  /* Advanced Vector Extensions 2 */
    334 #define CPUID_SEF_FDPEXONLY	__BIT(6)  /* x87FPU Data ptr updated only on x87exp */
    335 #define CPUID_SEF_SMEP		__BIT(7)  /* Supervisor-Mode Excecution Prevention */
    336 #define CPUID_SEF_BMI2		__BIT(8)  /* advanced bit manipulation ext. 2nd grp */
    337 #define CPUID_SEF_ERMS		__BIT(9)  /* Enhanced REP MOVSB/STOSB */
    338 #define CPUID_SEF_INVPCID	__BIT(10) /* INVPCID instruction */
    339 #define CPUID_SEF_RTM		__BIT(11) /* Restricted Transactional Memory */
    340 #define CPUID_SEF_QM		__BIT(12) /* Resource Director Technology Monitoring */
    341 #define CPUID_SEF_FPUCSDS	__BIT(13) /* Deprecate FPU CS and FPU DS values */
    342 #define CPUID_SEF_MPX		__BIT(14) /* Memory Protection Extensions */
    343 #define CPUID_SEF_PQE		__BIT(15) /* Resource Director Technology Allocation */
    344 #define CPUID_SEF_AVX512F	__BIT(16) /* AVX-512 Foundation */
    345 #define CPUID_SEF_AVX512DQ	__BIT(17) /* AVX-512 Double/Quadword */
    346 #define CPUID_SEF_RDSEED	__BIT(18) /* RDSEED instruction */
    347 #define CPUID_SEF_ADX		__BIT(19) /* ADCX/ADOX instructions */
    348 #define CPUID_SEF_SMAP		__BIT(20) /* Supervisor-Mode Access Prevention */
    349 #define CPUID_SEF_AVX512_IFMA	__BIT(21) /* AVX-512 Integer Fused Multiply Add */
    350 #define CPUID_SEF_CLFLUSHOPT	__BIT(23) /* Cache Line FLUSH OPTimized */
    351 #define CPUID_SEF_CLWB		__BIT(24) /* Cache Line Write Back */
    352 #define CPUID_SEF_PT		__BIT(25) /* Processor Trace */
    353 #define CPUID_SEF_AVX512PF	__BIT(26) /* AVX-512 PreFetch */
    354 #define CPUID_SEF_AVX512ER	__BIT(27) /* AVX-512 Exponential and Reciprocal */
    355 #define CPUID_SEF_AVX512CD	__BIT(28) /* AVX-512 Conflict Detection */
    356 #define CPUID_SEF_SHA		__BIT(29) /* SHA Extensions */
    357 #define CPUID_SEF_AVX512BW	__BIT(30) /* AVX-512 Byte and Word */
    358 #define CPUID_SEF_AVX512VL	__BIT(31) /* AVX-512 Vector Length */
    359 
    360 #define CPUID_SEF_FLAGS	"\20" \
    361 	"\1" "FSGSBASE"	"\2" "TSCADJUST" "\3" "SGX"	"\4" "BMI1"	\
    362 	"\5" "HLE"	"\6" "AVX2"	"\7" "FDPEXONLY" "\10" "SMEP"	\
    363 	"\11" "BMI2"	"\12" "ERMS"	"\13" "INVPCID"	"\14" "RTM"	\
    364 	"\15" "QM"	"\16" "FPUCSDS"	"\17" "MPX"    	"\20" "PQE"	\
    365 	"\21" "AVX512F"	"\22" "AVX512DQ" "\23" "RDSEED"	"\24" "ADX"	\
    366 	"\25" "SMAP"	"\26" "AVX512_IFMA"		"\30" "CLFLUSHOPT" \
    367 	"\31" "CLWB"	"\32" "PT"	"\33" "AVX512PF" "\34" "AVX512ER" \
    368 	"\35" "AVX512CD""\36" "SHA"	"\37" "AVX512BW" "\40" "AVX512VL"
    369 
    370 /* %ecx */
    371 #define CPUID_SEF_PREFETCHWT1	__BIT(0)  /* PREFETCHWT1 instruction */
    372 #define CPUID_SEF_AVX512_VBMI	__BIT(1)  /* AVX-512 Vector Byte Manipulation */
    373 #define CPUID_SEF_UMIP		__BIT(2)  /* User-Mode Instruction prevention */
    374 #define CPUID_SEF_PKU		__BIT(3)  /* Protection Keys for User-mode pages */
    375 #define CPUID_SEF_OSPKE		__BIT(4)  /* OS has set CR4.PKE to ena. protec. keys */
    376 #define CPUID_SEF_AVX512_VBMI2	__BIT(6)  /* AVX-512 Vector Byte Manipulation 2 */
    377 #define CPUID_SEF_GFNI		__BIT(8)
    378 #define CPUID_SEF_VAES		__BIT(9)
    379 #define CPUID_SEF_VPCLMULQDQ	__BIT(10)
    380 #define CPUID_SEF_AVX512_VNNI	__BIT(11) /* Vector neural Network Instruction */
    381 #define CPUID_SEF_AVX512_BITALG	__BIT(12)
    382 #define CPUID_SEF_AVX512_VPOPCNTDQ __BIT(14)
    383 #define CPUID_SEF_RDPID		__BIT(22) /* ReaD Processor ID */
    384 #define CPUID_SEF_SGXLC		__BIT(30) /* SGX Launch Configuration */
    385 
    386 #define CPUID_SEF_FLAGS1	"\20" \
    387 	"\1" "PREFETCHWT1" "\2" "AVX512_VBMI" "\3" "UMIP" "\4" "PKU"	\
    388 	"\5" "OSPKE"			"\7" "AVX512_VBMI2"		\
    389 	"\11" "GFNI"	"\12" "VAES"	"\13" "VPCLMULQDQ" "\14" "AVX512_VNNI"\
    390 	"\15" "AVX512_BITALG"		"\17" "AVX512_VPOPCNTDQ"	\
    391 					"\27" "RDPID"			\
    392 					"\37" "SGXLC"
    393 
    394 /* %edx */
    395 #define CPUID_SEF_AVX512_4VNNIW	__BIT(2)
    396 #define CPUID_SEF_AVX512_4FMAPS	__BIT(3)
    397 #define CPUID_SEF_IBRS		__BIT(26) /* IBRS / IBPB Speculation Control */
    398 #define CPUID_SEF_STIBP		__BIT(27) /* STIBP Speculation Control */
    399 
    400 #define CPUID_SEF_FLAGS2	"\20" \
    401 				"\3" "AVX512_4VNNIW" "\4" "AVX512_4FMAPS" \
    402 					"\33" "IBRS"	"\34" "STIBP"
    403 
    404 /*
    405  * CPUID Processor extended state Enumeration Fn0000000d
    406  *
    407  * %ecx == 0: supported features info:
    408  *	%eax: Valid bits of lower 32bits of XCR0
    409  *	%ebx: Maximum save area size for features enabled in XCR0
    410  *	%ecx: Maximum save area size for all cpu features
    411  *	%edx: Valid bits of upper 32bits of XCR0
    412  *
    413  * %ecx == 1:
    414  *	%eax: Bit 0 => xsaveopt instruction available (sandy bridge onwards)
    415  *	%ebx: Save area size for features enabled by XCR0 | IA32_XSS
    416  *	%ecx: Valid bits of lower 32bits of IA32_XSS
    417  *	%edx: Valid bits of upper 32bits of IA32_XSS
    418  *
    419  * %ecx >= 2: Save area details for XCR0 bit n
    420  *	%eax: size of save area for this feature
    421  *	%ebx: offset of save area for this feature
    422  *	%ecx, %edx: reserved
    423  *	All of %eax, %ebx, %ecx and %edx are zero for unsupported features.
    424  */
    425 
    426 /* %ecx=1 %eax */
    427 #define CPUID_PES1_XSAVEOPT	0x00000001	/* xsaveopt instruction */
    428 #define CPUID_PES1_XSAVEC	0x00000002	/* xsavec & compacted XRSTOR */
    429 #define CPUID_PES1_XGETBV	0x00000004	/* xgetbv with ECX = 1 */
    430 #define CPUID_PES1_XSAVES	0x00000008	/* xsaves/xrstors, IA32_XSS */
    431 
    432 #define CPUID_PES1_FLAGS	"\20" \
    433 	"\1" "XSAVEOPT"	"\2" "XSAVEC"	"\3" "XGETBV"	"\4" "XSAVES"
    434 
    435 /* Intel Fn80000001 extended features - %edx */
    436 #define CPUID_SYSCALL	0x00000800	/* SYSCALL/SYSRET */
    437 #define CPUID_XD	0x00100000	/* Execute Disable (like CPUID_NOX) */
    438 #define CPUID_P1GB	0x04000000	/* 1GB Large Page Support */
    439 #define CPUID_RDTSCP	0x08000000	/* Read TSC Pair Instruction */
    440 #define CPUID_EM64T	0x20000000	/* Intel EM64T */
    441 
    442 #define CPUID_INTEL_EXT_FLAGS	"\20" \
    443 	"\14" "SYSCALL/SYSRET"	"\25" "XD"	"\33" "P1GB" \
    444 	"\34" "RDTSCP"	"\36" "EM64T"
    445 
    446 /* Intel Fn80000001 extended features - %ecx */
    447 #define CPUID_LAHF	0x00000001	/* LAHF/SAHF in IA-32e mode, 64bit sub*/
    448 		/*	0x00000020 */	/* LZCNT. Same as AMD's CPUID_LZCNT */
    449 #define CPUID_PREFETCHW	0x00000100	/* PREFETCHW */
    450 
    451 #define CPUID_INTEL_FLAGS4	"\20"				\
    452 	"\1" "LAHF"	"\02" "B01"	"\03" "B02"		\
    453 			"\06" "LZCNT"				\
    454 	"\11" "PREFETCHW"
    455 
    456 /* AMD/VIA Fn80000001 extended features - %edx */
    457 /*	CPUID_SYSCALL			   SYSCALL/SYSRET */
    458 #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    459 #define CPUID_NOX	0x00100000	/* No Execute Page Protection */
    460 #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    461 #define CPUID_FFXSR	0x02000000	/* FXSAVE/FXSTOR Extensions */
    462 /*	CPUID_P1GB			   1GB Large Page Support */
    463 /*	CPUID_RDTSCP			   Read TSC Pair Instruction */
    464 /*	CPUID_EM64T			   Long mode */
    465 #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    466 #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    467 
    468 #define CPUID_EXT_FLAGS	"\20" \
    469 	"\14" "SYSCALL/SYSRET"		"\24" "MPC"	"\25" "NOX" \
    470 	"\27" "MMXX"	"\32" "FFXSR"	"\33" "P1GB"	"\34" "RDTSCP" \
    471 	"\36" "LONG"	"\37" "3DNOW2"	"\40" "3DNOW"
    472 
    473 /* AMD Fn80000001 extended features - %ecx */
    474 /* 	CPUID_LAHF			   LAHF/SAHF instruction */
    475 #define CPUID_CMPLEGACY	0x00000002	/* Compare Legacy */
    476 #define CPUID_SVM	0x00000004	/* Secure Virtual Machine */
    477 #define CPUID_EAPIC	0x00000008	/* Extended APIC space */
    478 #define CPUID_ALTMOVCR0	0x00000010	/* Lock Mov Cr0 */
    479 #define CPUID_LZCNT	0x00000020	/* LZCNT instruction */
    480 #define CPUID_SSE4A	0x00000040	/* SSE4A instruction set */
    481 #define CPUID_MISALIGNSSE 0x00000080	/* Misaligned SSE */
    482 #define CPUID_3DNOWPF	0x00000100	/* 3DNow Prefetch */
    483 #define CPUID_OSVW	0x00000200	/* OS visible workarounds */
    484 #define CPUID_IBS	0x00000400	/* Instruction Based Sampling */
    485 #define CPUID_XOP	0x00000800	/* XOP instruction set */
    486 #define CPUID_SKINIT	0x00001000	/* SKINIT */
    487 #define CPUID_WDT	0x00002000	/* watchdog timer support */
    488 #define CPUID_LWP	0x00008000	/* Light Weight Profiling */
    489 #define CPUID_FMA4	0x00010000	/* FMA4 instructions */
    490 #define CPUID_TCE	0x00020000	/* Translation cache Extension */
    491 #define CPUID_NODEID	0x00080000	/* NodeID MSR available*/
    492 #define CPUID_TBM	0x00200000	/* TBM instructions */
    493 #define CPUID_TOPOEXT	0x00400000	/* cpuid Topology Extension */
    494 #define CPUID_PCEC	0x00800000	/* Perf Ctr Ext Core */
    495 #define CPUID_PCENB	0x01000000	/* Perf Ctr Ext NB */
    496 #define CPUID_SPM	0x02000000	/* Stream Perf Mon */
    497 #define CPUID_DBE	0x04000000	/* Data Breakpoint Extension */
    498 #define CPUID_PTSC	0x08000000	/* PerfTsc */
    499 #define CPUID_L2IPERFC	0x10000000	/* L2I performance counter Extension */
    500 #define CPUID_MWAITX	0x20000000	/* MWAITX/MONITORX support */
    501 
    502 #define CPUID_AMD_FLAGS4	"\20" \
    503 	"\1" "LAHF"	"\2" "CMPLEGACY" "\3" "SVM"	"\4" "EAPIC" \
    504 	"\5" "ALTMOVCR0" "\6" "LZCNT"	"\7" "SSE4A"	"\10" "MISALIGNSSE" \
    505 	"\11" "3DNOWPREFETCH" \
    506 			"\12" "OSVW"	"\13" "IBS"	"\14" "XOP" \
    507 	"\15" "SKINIT"	"\16" "WDT"	"\17" "B14"	"\20" "LWP" \
    508 	"\21" "FMA4"	"\22" "TCE"	"\23" "B18"	"\24" "NodeID" \
    509 	"\25" "B20"	"\26" "TBM"	"\27" "TopoExt"	"\30" "PCExtC" \
    510 	"\31" "PCExtNB"	"\32" "StrmPM"	"\33" "DBExt"	"\34" "PerfTsc" \
    511 	"\35" "L2IPERFC" "\36" "MWAITX"	"\37" "B30"	"\40" "B31"
    512 
    513 /*
    514  * AMD Advanced Power Management
    515  * CPUID Fn8000_0007 %edx
    516  */
    517 #define CPUID_APM_TS	0x00000001	/* Temperature Sensor */
    518 #define CPUID_APM_FID	0x00000002	/* Frequency ID control */
    519 #define CPUID_APM_VID	0x00000004	/* Voltage ID control */
    520 #define CPUID_APM_TTP	0x00000008	/* THERMTRIP (PCI F3xE4 register) */
    521 #define CPUID_APM_HTC	0x00000010	/* Hardware thermal control (HTC) */
    522 #define CPUID_APM_STC	0x00000020	/* Software thermal control (STC) */
    523 #define CPUID_APM_100	0x00000040	/* 100MHz multiplier control */
    524 #define CPUID_APM_HWP	0x00000080	/* HW P-State control */
    525 #define CPUID_APM_TSC	0x00000100	/* TSC invariant */
    526 #define CPUID_APM_CPB	0x00000200	/* Core performance boost */
    527 #define CPUID_APM_EFF	0x00000400	/* Effective Frequency (read-only) */
    528 
    529 #define CPUID_APM_FLAGS		"\20" \
    530 	"\1" "TS"	"\2" "FID"	"\3" "VID"	"\4" "TTP" \
    531 	"\5" "HTC"	"\6" "STC"	"\7" "100"	"\10" "HWP" \
    532 	"\11" "TSC"	"\12" "CPB"	"\13" "EffFreq"	"\14" "B11" \
    533 	"\15" "B12"
    534 
    535 /* AMD Fn8000000a %edx features (SVM features) */
    536 #define CPUID_AMD_SVM_NP		0x00000001
    537 #define CPUID_AMD_SVM_LbrVirt		0x00000002
    538 #define CPUID_AMD_SVM_SVML		0x00000004
    539 #define CPUID_AMD_SVM_NRIPS		0x00000008
    540 #define CPUID_AMD_SVM_TSCRateCtrl	0x00000010
    541 #define CPUID_AMD_SVM_VMCBCleanBits	0x00000020
    542 #define CPUID_AMD_SVM_FlushByASID	0x00000040
    543 #define CPUID_AMD_SVM_DecodeAssist	0x00000080
    544 #define CPUID_AMD_SVM_PauseFilter	0x00000400
    545 #define CPUID_AMD_SVM_PFThreshold	0x0x001000 /* PAUSE filter threshold */
    546 #define CPUID_AMD_SVM_AVIC		0x00002000 /* AMD Virtual intr. ctrl */
    547 #define CPUID_AMD_SVM_V_VMSAVE_VMLOAD	0x00008000 /* Virtual VM{SAVE/LOAD} */
    548 #define CPUID_AMD_SVM_vGIF		0x00010000 /* Virtualized GIF */
    549 #define CPUID_AMD_SVM_FLAGS	 "\20" \
    550 	"\1" "NP"	"\2" "LbrVirt"	"\3" "SVML"	"\4" "NRIPS"	\
    551 	"\5" "TSCRate"	"\6" "VMCBCleanBits" 				\
    552 			        "\7" "FlushByASID" "\10" "DecodeAssist"	\
    553 	"\11" "B08"	"\12" "B09"	"\13" "PauseFilter" "\14" "B11" \
    554 	"\15" "PFThreshold" "\16" "AVIC" "\17" "B14"			\
    555 						"\20" "V_VMSAVE_VMLOAD"	\
    556 	"\21" "VGIF"
    557 
    558 /*
    559  * Centaur Extended Feature flags
    560  */
    561 #define CPUID_VIA_HAS_RNG	0x00000004	/* Random number generator */
    562 #define CPUID_VIA_DO_RNG	0x00000008
    563 #define CPUID_VIA_HAS_ACE	0x00000040	/* AES Encryption */
    564 #define CPUID_VIA_DO_ACE	0x00000080
    565 #define CPUID_VIA_HAS_ACE2	0x00000100	/* AES+CTR instructions */
    566 #define CPUID_VIA_DO_ACE2	0x00000200
    567 #define CPUID_VIA_HAS_PHE	0x00000400	/* SHA1+SHA256 HMAC */
    568 #define CPUID_VIA_DO_PHE	0x00000800
    569 #define CPUID_VIA_HAS_PMM	0x00001000	/* RSA Instructions */
    570 #define CPUID_VIA_DO_PMM	0x00002000
    571 
    572 #define CPUID_FLAGS_PADLOCK	"\20" \
    573 	"\3" "RNG"	"\7" "AES"	"\11" "AES/CTR"	"\13" "SHA1/SHA256" \
    574 	"\15" "RSA"
    575 
    576 /*
    577  * Model-specific registers for the i386 family
    578  */
    579 #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    580 #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    581 #define MSR_TSC			0x010
    582 #define MSR_CESR		0x011	/* P5 only (trap on P6) */
    583 #define MSR_CTR0		0x012	/* P5 only (trap on P6) */
    584 #define MSR_CTR1		0x013	/* P5 only (trap on P6) */
    585 #define MSR_IA32_PLATFORM_ID	0x017
    586 #define MSR_APICBASE		0x01b
    587 #define 	APICBASE_BSP		0x00000100	/* boot processor */
    588 #define 	APICBASE_EXTD		0x00000400	/* x2APIC mode */
    589 #define 	APICBASE_EN		0x00000800	/* software enable */
    590 /*
    591  * APICBASE_PHYSADDR is actually variable-sized on some CPUs. But we're
    592  * only interested in the initial value, which is guaranteed to fit the
    593  * first 32 bits. So this macro is fine.
    594  */
    595 #define 	APICBASE_PHYSADDR	0xfffff000	/* physical address */
    596 #define MSR_EBL_CR_POWERON	0x02a
    597 #define MSR_EBC_FREQUENCY_ID	0x02c	/* PIV only */
    598 #define MSR_TEST_CTL		0x033
    599 #define MSR_BIOS_UPDT_TRIG	0x079
    600 #define MSR_BBL_CR_D0		0x088	/* PII+ only */
    601 #define MSR_BBL_CR_D1		0x089	/* PII+ only */
    602 #define MSR_BBL_CR_D2		0x08a	/* PII+ only */
    603 #define MSR_BIOS_SIGN		0x08b
    604 #define MSR_PERFCTR0		0x0c1
    605 #define MSR_PERFCTR1		0x0c2
    606 #define MSR_FSB_FREQ		0x0cd	/* Core Duo/Solo only */
    607 #define MSR_MPERF		0x0e7
    608 #define MSR_APERF		0x0e8
    609 #define MSR_IA32_EXT_CONFIG	0x0ee	/* Undocumented. Core Solo/Duo only */
    610 #define MSR_MTRRcap		0x0fe
    611 #define MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    612 #define MSR_BBL_CR_DECC		0x118	/* PII+ only */
    613 #define MSR_BBL_CR_CTL		0x119	/* PII+ only */
    614 #define MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    615 #define MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    616 #define MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    617 #define MSR_SYSENTER_CS		0x174	/* PII+ only */
    618 #define MSR_SYSENTER_ESP	0x175	/* PII+ only */
    619 #define MSR_SYSENTER_EIP	0x176	/* PII+ only */
    620 #define MSR_MCG_CAP		0x179
    621 #define MSR_MCG_STATUS		0x17a
    622 #define MSR_MCG_CTL		0x17b
    623 #define MSR_EVNTSEL0		0x186
    624 #define MSR_EVNTSEL1		0x187
    625 #define MSR_PERF_STATUS		0x198	/* Pentium M */
    626 #define MSR_PERF_CTL		0x199	/* Pentium M */
    627 #define MSR_THERM_CONTROL	0x19a
    628 #define MSR_THERM_INTERRUPT	0x19b
    629 #define MSR_THERM_STATUS	0x19c
    630 #define MSR_THERM2_CTL		0x19d	/* Pentium M */
    631 #define MSR_MISC_ENABLE		0x1a0
    632 #define MSR_TEMPERATURE_TARGET	0x1a2
    633 #define MSR_DEBUGCTLMSR		0x1d9
    634 #define MSR_LASTBRANCHFROMIP	0x1db
    635 #define MSR_LASTBRANCHTOIP	0x1dc
    636 #define MSR_LASTINTFROMIP	0x1dd
    637 #define MSR_LASTINTTOIP		0x1de
    638 #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    639 #define MSR_MTRRphysBase0	0x200
    640 #define MSR_MTRRphysMask0	0x201
    641 #define MSR_MTRRphysBase1	0x202
    642 #define MSR_MTRRphysMask1	0x203
    643 #define MSR_MTRRphysBase2	0x204
    644 #define MSR_MTRRphysMask2	0x205
    645 #define MSR_MTRRphysBase3	0x206
    646 #define MSR_MTRRphysMask3	0x207
    647 #define MSR_MTRRphysBase4	0x208
    648 #define MSR_MTRRphysMask4	0x209
    649 #define MSR_MTRRphysBase5	0x20a
    650 #define MSR_MTRRphysMask5	0x20b
    651 #define MSR_MTRRphysBase6	0x20c
    652 #define MSR_MTRRphysMask6	0x20d
    653 #define MSR_MTRRphysBase7	0x20e
    654 #define MSR_MTRRphysMask7	0x20f
    655 #define MSR_MTRRphysBase8	0x210
    656 #define MSR_MTRRphysMask8	0x211
    657 #define MSR_MTRRphysBase9	0x212
    658 #define MSR_MTRRphysMask9	0x213
    659 #define MSR_MTRRphysBase10	0x214
    660 #define MSR_MTRRphysMask10	0x215
    661 #define MSR_MTRRphysBase11	0x216
    662 #define MSR_MTRRphysMask11	0x217
    663 #define MSR_MTRRphysBase12	0x218
    664 #define MSR_MTRRphysMask12	0x219
    665 #define MSR_MTRRphysBase13	0x21a
    666 #define MSR_MTRRphysMask13	0x21b
    667 #define MSR_MTRRphysBase14	0x21c
    668 #define MSR_MTRRphysMask14	0x21d
    669 #define MSR_MTRRphysBase15	0x21e
    670 #define MSR_MTRRphysMask15	0x21f
    671 #define MSR_MTRRfix64K_00000	0x250
    672 #define MSR_MTRRfix16K_80000	0x258
    673 #define MSR_MTRRfix16K_A0000	0x259
    674 #define MSR_MTRRfix4K_C0000	0x268
    675 #define MSR_MTRRfix4K_C8000	0x269
    676 #define MSR_MTRRfix4K_D0000	0x26a
    677 #define MSR_MTRRfix4K_D8000	0x26b
    678 #define MSR_MTRRfix4K_E0000	0x26c
    679 #define MSR_MTRRfix4K_E8000	0x26d
    680 #define MSR_MTRRfix4K_F0000	0x26e
    681 #define MSR_MTRRfix4K_F8000	0x26f
    682 #define MSR_CR_PAT		0x277
    683 #define MSR_MTRRdefType		0x2ff
    684 #define MSR_MC0_CTL		0x400
    685 #define MSR_MC0_STATUS		0x401
    686 #define MSR_MC0_ADDR		0x402
    687 #define MSR_MC0_MISC		0x403
    688 #define MSR_MC1_CTL		0x404
    689 #define MSR_MC1_STATUS		0x405
    690 #define MSR_MC1_ADDR		0x406
    691 #define MSR_MC1_MISC		0x407
    692 #define MSR_MC2_CTL		0x408
    693 #define MSR_MC2_STATUS		0x409
    694 #define MSR_MC2_ADDR		0x40a
    695 #define MSR_MC2_MISC		0x40b
    696 #define MSR_MC3_CTL		0x40c
    697 #define MSR_MC3_STATUS		0x40d
    698 #define MSR_MC3_ADDR		0x40e
    699 #define MSR_MC3_MISC		0x40f
    700 #define MSR_MC4_CTL		0x410
    701 #define MSR_MC4_STATUS		0x411
    702 #define MSR_MC4_ADDR		0x412
    703 #define MSR_MC4_MISC		0x413
    704 				/* 0x480 - 0x490 VMX */
    705 #define MSR_X2APIC_BASE		0x800	/* 0x800 - 0xBFF */
    706 #define  MSR_X2APIC_ID			0x002	/* x2APIC ID. (RO) */
    707 #define  MSR_X2APIC_VERS		0x003	/* Version. (RO) */
    708 #define  MSR_X2APIC_TPRI		0x008	/* Task Prio. (RW) */
    709 #define  MSR_X2APIC_PPRI		0x00a	/* Processor prio. (RO) */
    710 #define  MSR_X2APIC_EOI			0x00b	/* End Int. (W) */
    711 #define  MSR_X2APIC_LDR			0x00d	/* Logical dest. (RO) */
    712 #define  MSR_X2APIC_SVR			0x00f	/* Spurious intvec (RW) */
    713 #define  MSR_X2APIC_ISR			0x010	/* In-Service Status (RO) */
    714 #define  MSR_X2APIC_TMR			0x018	/* Trigger Mode (RO) */
    715 #define  MSR_X2APIC_IRR			0x020	/* Interrupt Req (RO) */
    716 #define  MSR_X2APIC_ESR			0x028	/* Err status. (RW) */
    717 #define  MSR_X2APIC_LVT_CMCI		0x02f	/* LVT CMCI (RW) */
    718 #define  MSR_X2APIC_ICRLO		0x030	/* Int. cmd. (RW64) */
    719 #define  MSR_X2APIC_LVTT		0x032	/* Loc.vec.(timer) (RW) */
    720 #define  MSR_X2APIC_TMINT		0x033	/* Loc.vec (Thermal) (RW) */
    721 #define  MSR_X2APIC_PCINT		0x034	/* Loc.vec (Perf Mon) (RW) */
    722 #define  MSR_X2APIC_LVINT0		0x035	/* Loc.vec (LINT0) (RW) */
    723 #define  MSR_X2APIC_LVINT1		0x036	/* Loc.vec (LINT1) (RW) */
    724 #define  MSR_X2APIC_LVERR		0x037	/* Loc.vec (ERROR) (RW) */
    725 #define  MSR_X2APIC_ICR_TIMER		0x038	/* Initial count (RW) */
    726 #define  MSR_X2APIC_CCR_TIMER		0x039	/* Current count (RO) */
    727 #define  MSR_X2APIC_DCR_TIMER		0x03e	/* Divisor config (RW) */
    728 #define  MSR_X2APIC_SELF_IPI		0x03f	/* SELF IPI (W) */
    729 
    730 /*
    731  * VIA "Nehemiah" MSRs
    732  */
    733 #define MSR_VIA_RNG		0x0000110b
    734 #define MSR_VIA_RNG_ENABLE	0x00000040
    735 #define MSR_VIA_RNG_NOISE_MASK	0x00000300
    736 #define MSR_VIA_RNG_NOISE_A	0x00000000
    737 #define MSR_VIA_RNG_NOISE_B	0x00000100
    738 #define MSR_VIA_RNG_2NOISE	0x00000300
    739 #define MSR_VIA_ACE		0x00001107
    740 #define MSR_VIA_ACE_ENABLE	0x10000000
    741 
    742 /*
    743  * VIA "Eden" MSRs
    744  */
    745 #define MSR_VIA_FCR		MSR_VIA_ACE
    746 
    747 /*
    748  * AMD K6/K7 MSRs.
    749  */
    750 #define MSR_K6_UWCCR		0xc0000085
    751 #define MSR_K7_EVNTSEL0		0xc0010000
    752 #define MSR_K7_EVNTSEL1		0xc0010001
    753 #define MSR_K7_EVNTSEL2		0xc0010002
    754 #define MSR_K7_EVNTSEL3		0xc0010003
    755 #define MSR_K7_PERFCTR0		0xc0010004
    756 #define MSR_K7_PERFCTR1		0xc0010005
    757 #define MSR_K7_PERFCTR2		0xc0010006
    758 #define MSR_K7_PERFCTR3		0xc0010007
    759 
    760 /*
    761  * AMD K8 (Opteron) MSRs.
    762  */
    763 #define MSR_SYSCFG	0xc0010010
    764 
    765 #define MSR_EFER	0xc0000080		/* Extended feature enable */
    766 #define 	EFER_SCE	0x00000001	/* SYSCALL extension */
    767 #define 	EFER_LME	0x00000100	/* Long Mode Active */
    768 #define 	EFER_LMA	0x00000400	/* Long Mode Enabled */
    769 #define 	EFER_NXE	0x00000800	/* No-Execute Enabled */
    770 #define 	EFER_SVME	0x00001000	/* Secure Virtual Machine En. */
    771 #define 	EFER_LMSLE	0x00002000	/* Long Mode Segment Limit E. */
    772 #define 	EFER_FFXSR	0x00004000	/* Fast FXSAVE/FXRSTOR En. */
    773 #define 	EFER_TCE	0x00008000	/* Translation Cache Ext. */
    774 
    775 #define MSR_STAR	0xc0000081		/* 32 bit syscall gate addr */
    776 #define MSR_LSTAR	0xc0000082		/* 64 bit syscall gate addr */
    777 #define MSR_CSTAR	0xc0000083		/* compat syscall gate addr */
    778 #define MSR_SFMASK	0xc0000084		/* flags to clear on syscall */
    779 
    780 #define MSR_FSBASE	0xc0000100		/* 64bit offset for fs: */
    781 #define MSR_GSBASE	0xc0000101		/* 64bit offset for gs: */
    782 #define MSR_KERNELGSBASE 0xc0000102		/* storage for swapgs ins */
    783 
    784 #define MSR_VMCR	0xc0010114	/* Virtual Machine Control Register */
    785 #define 	VMCR_DPD	0x00000001	/* Debug port disable */
    786 #define 	VMCR_RINIT	0x00000002	/* intercept init */
    787 #define 	VMCR_DISA20	0x00000004	/* Disable A20 masking */
    788 #define 	VMCR_LOCK	0x00000008	/* SVM Lock */
    789 #define 	VMCR_SVMED	0x00000010	/* SVME Disable */
    790 #define MSR_SVMLOCK	0xc0010118	/* SVM Lock key */
    791 
    792 /*
    793  * These require a 'passcode' for access.  See cpufunc.h.
    794  */
    795 #define MSR_HWCR	0xc0010015
    796 #define 	HWCR_TLBCACHEDIS	0x00000008
    797 #define 	HWCR_FFDIS		0x00000040
    798 
    799 #define MSR_NB_CFG	0xc001001f
    800 #define 	NB_CFG_DISIOREQLOCK	0x0000000000000008ULL
    801 #define 	NB_CFG_DISDATMSK	0x0000001000000000ULL
    802 #define 	NB_CFG_INITAPICCPUIDLO	(1ULL << 54)
    803 
    804 #define MSR_LS_CFG	0xc0011020
    805 #define 	LS_CFG_DIS_LS2_SQUISH	0x02000000
    806 
    807 #define MSR_IC_CFG	0xc0011021
    808 #define 	IC_CFG_DIS_SEQ_PREFETCH	0x00000800
    809 
    810 #define MSR_DC_CFG	0xc0011022
    811 #define 	DC_CFG_DIS_CNV_WC_SSO	0x00000008
    812 #define 	DC_CFG_DIS_SMC_CHK_BUF	0x00000400
    813 #define 	DC_CFG_ERRATA_261	0x01000000
    814 
    815 #define MSR_BU_CFG	0xc0011023
    816 #define 	BU_CFG_ERRATA_298	0x0000000000000002ULL
    817 #define 	BU_CFG_ERRATA_254	0x0000000000200000ULL
    818 #define 	BU_CFG_ERRATA_309	0x0000000000800000ULL
    819 #define 	BU_CFG_THRL2IDXCMPDIS	0x0000080000000000ULL
    820 #define 	BU_CFG_WBPFSMCCHKDIS	0x0000200000000000ULL
    821 #define 	BU_CFG_WBENHWSBDIS	0x0001000000000000ULL
    822 
    823 #define MSR_DE_CFG	0xc0011029
    824 #define 	DE_CFG_ERRATA_721	0x00000001
    825 
    826 /* AMD Family10h MSRs */
    827 #define MSR_OSVW_ID_LENGTH		0xc0010140
    828 #define MSR_OSVW_STATUS			0xc0010141
    829 #define MSR_UCODE_AMD_PATCHLEVEL	0x0000008b
    830 #define MSR_UCODE_AMD_PATCHLOADER	0xc0010020
    831 
    832 /* X86 MSRs */
    833 #define MSR_RDTSCP_AUX			0xc0000103
    834 
    835 /*
    836  * Constants related to MTRRs
    837  */
    838 #define MTRR_N64K		8	/* numbers of fixed-size entries */
    839 #define MTRR_N16K		16
    840 #define MTRR_N4K		64
    841 
    842 /*
    843  * the following four 3-byte registers control the non-cacheable regions.
    844  * These registers must be written as three separate bytes.
    845  *
    846  * NCRx+0: A31-A24 of starting address
    847  * NCRx+1: A23-A16 of starting address
    848  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    849  *
    850  * The non-cacheable region's starting address must be aligned to the
    851  * size indicated by the NCR_SIZE_xx field.
    852  */
    853 #define NCR1	0xc4
    854 #define NCR2	0xc7
    855 #define NCR3	0xca
    856 #define NCR4	0xcd
    857 
    858 #define NCR_SIZE_0K	0
    859 #define NCR_SIZE_4K	1
    860 #define NCR_SIZE_8K	2
    861 #define NCR_SIZE_16K	3
    862 #define NCR_SIZE_32K	4
    863 #define NCR_SIZE_64K	5
    864 #define NCR_SIZE_128K	6
    865 #define NCR_SIZE_256K	7
    866 #define NCR_SIZE_512K	8
    867 #define NCR_SIZE_1M	9
    868 #define NCR_SIZE_2M	10
    869 #define NCR_SIZE_4M	11
    870 #define NCR_SIZE_8M	12
    871 #define NCR_SIZE_16M	13
    872 #define NCR_SIZE_32M	14
    873 #define NCR_SIZE_4G	15
    874 
    875 /*
    876  * Performance monitor events.
    877  *
    878  * Note that 586-class and 686-class CPUs have different performance
    879  * monitors available, and they are accessed differently:
    880  *
    881  *	686-class: `rdpmc' instruction
    882  *	586-class: `rdmsr' instruction, CESR MSR
    883  *
    884  * The descriptions of these events are too lengthy to include here.
    885  * See Appendix A of "Intel Architecture Software Developer's
    886  * Manual, Volume 3: System Programming" for more information.
    887  */
    888 
    889 /*
    890  * 586-class CESR MSR format.  Lower 16 bits is CTR0, upper 16 bits
    891  * is CTR1.
    892  */
    893 
    894 #define PMC5_CESR_EVENT			0x003f
    895 #define PMC5_CESR_OS			0x0040
    896 #define PMC5_CESR_USR			0x0080
    897 #define PMC5_CESR_E			0x0100
    898 #define PMC5_CESR_P			0x0200
    899 
    900 #define PMC5_DATA_READ			0x00
    901 #define PMC5_DATA_WRITE			0x01
    902 #define PMC5_DATA_TLB_MISS		0x02
    903 #define PMC5_DATA_READ_MISS		0x03
    904 #define PMC5_DATA_WRITE_MISS		0x04
    905 #define PMC5_WRITE_M_E			0x05
    906 #define PMC5_DATA_LINES_WBACK		0x06
    907 #define PMC5_DATA_CACHE_SNOOP		0x07
    908 #define PMC5_DATA_CACHE_SNOOP_HIT	0x08
    909 #define PMC5_MEM_ACCESS_BOTH_PIPES	0x09
    910 #define PMC5_BANK_CONFLICTS		0x0a
    911 #define PMC5_MISALIGNED_DATA		0x0b
    912 #define PMC5_INST_READ			0x0c
    913 #define PMC5_INST_TLB_MISS		0x0d
    914 #define PMC5_INST_CACHE_MISS		0x0e
    915 #define PMC5_SEGMENT_REG_LOAD		0x0f
    916 #define PMC5_BRANCHES			0x12
    917 #define PMC5_BTB_HITS			0x13
    918 #define PMC5_BRANCH_TAKEN		0x14
    919 #define PMC5_PIPELINE_FLUSH		0x15
    920 #define PMC5_INST_EXECUTED		0x16
    921 #define PMC5_INST_EXECUTED_V_PIPE	0x17
    922 #define PMC5_BUS_UTILIZATION		0x18
    923 #define PMC5_WRITE_BACKUP_STALL		0x19
    924 #define PMC5_DATA_READ_STALL		0x1a
    925 #define PMC5_WRITE_E_M_STALL		0x1b
    926 #define PMC5_LOCKED_BUS			0x1c
    927 #define PMC5_IO_CYCLE			0x1d
    928 #define PMC5_NONCACHE_MEM_READ		0x1e
    929 #define PMC5_AGI_STALL			0x1f
    930 #define PMC5_FLOPS			0x22
    931 #define PMC5_BP0_MATCH			0x23
    932 #define PMC5_BP1_MATCH			0x24
    933 #define PMC5_BP2_MATCH			0x25
    934 #define PMC5_BP3_MATCH			0x26
    935 #define PMC5_HARDWARE_INTR		0x27
    936 #define PMC5_DATA_RW			0x28
    937 #define PMC5_DATA_RW_MISS		0x29
    938 
    939 /*
    940  * 686-class Event Selector MSR format.
    941  */
    942 
    943 #define PMC6_EVTSEL_EVENT		0x000000ff
    944 #define PMC6_EVTSEL_UNIT		0x0000ff00
    945 #define PMC6_EVTSEL_UNIT_SHIFT		8
    946 #define PMC6_EVTSEL_USR			(1 << 16)
    947 #define PMC6_EVTSEL_OS			(1 << 17)
    948 #define PMC6_EVTSEL_E			(1 << 18)
    949 #define PMC6_EVTSEL_PC			(1 << 19)
    950 #define PMC6_EVTSEL_INT			(1 << 20)
    951 #define PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
    952 #define PMC6_EVTSEL_INV			(1 << 23)
    953 #define PMC6_EVTSEL_COUNTER_MASK	0xff000000
    954 #define PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
    955 
    956 /* Data Cache Unit */
    957 #define PMC6_DATA_MEM_REFS		0x43
    958 #define PMC6_DCU_LINES_IN		0x45
    959 #define PMC6_DCU_M_LINES_IN		0x46
    960 #define PMC6_DCU_M_LINES_OUT		0x47
    961 #define PMC6_DCU_MISS_OUTSTANDING	0x48
    962 
    963 /* Instruction Fetch Unit */
    964 #define PMC6_IFU_IFETCH			0x80
    965 #define PMC6_IFU_IFETCH_MISS		0x81
    966 #define PMC6_ITLB_MISS			0x85
    967 #define PMC6_IFU_MEM_STALL		0x86
    968 #define PMC6_ILD_STALL			0x87
    969 
    970 /* L2 Cache */
    971 #define PMC6_L2_IFETCH			0x28
    972 #define PMC6_L2_LD			0x29
    973 #define PMC6_L2_ST			0x2a
    974 #define PMC6_L2_LINES_IN		0x24
    975 #define PMC6_L2_LINES_OUT		0x26
    976 #define PMC6_L2_M_LINES_INM		0x25
    977 #define PMC6_L2_M_LINES_OUTM		0x27
    978 #define PMC6_L2_RQSTS			0x2e
    979 #define PMC6_L2_ADS			0x21
    980 #define PMC6_L2_DBUS_BUSY		0x22
    981 #define PMC6_L2_DBUS_BUSY_RD		0x23
    982 
    983 /* External Bus Logic */
    984 #define PMC6_BUS_DRDY_CLOCKS		0x62
    985 #define PMC6_BUS_LOCK_CLOCKS		0x63
    986 #define PMC6_BUS_REQ_OUTSTANDING	0x60
    987 #define PMC6_BUS_TRAN_BRD		0x65
    988 #define PMC6_BUS_TRAN_RFO		0x66
    989 #define PMC6_BUS_TRANS_WB		0x67
    990 #define PMC6_BUS_TRAN_IFETCH		0x68
    991 #define PMC6_BUS_TRAN_INVAL		0x69
    992 #define PMC6_BUS_TRAN_PWR		0x6a
    993 #define PMC6_BUS_TRANS_P		0x6b
    994 #define PMC6_BUS_TRANS_IO		0x6c
    995 #define PMC6_BUS_TRAN_DEF		0x6d
    996 #define PMC6_BUS_TRAN_BURST		0x6e
    997 #define PMC6_BUS_TRAN_ANY		0x70
    998 #define PMC6_BUS_TRAN_MEM		0x6f
    999 #define PMC6_BUS_DATA_RCV		0x64
   1000 #define PMC6_BUS_BNR_DRV		0x61
   1001 #define PMC6_BUS_HIT_DRV		0x7a
   1002 #define PMC6_BUS_HITM_DRDV		0x7b
   1003 #define PMC6_BUS_SNOOP_STALL		0x7e
   1004 
   1005 /* Floating Point Unit */
   1006 #define PMC6_FLOPS			0xc1
   1007 #define PMC6_FP_COMP_OPS_EXE		0x10
   1008 #define PMC6_FP_ASSIST			0x11
   1009 #define PMC6_MUL			0x12
   1010 #define PMC6_DIV			0x12
   1011 #define PMC6_CYCLES_DIV_BUSY		0x14
   1012 
   1013 /* Memory Ordering */
   1014 #define PMC6_LD_BLOCKS			0x03
   1015 #define PMC6_SB_DRAINS			0x04
   1016 #define PMC6_MISALIGN_MEM_REF		0x05
   1017 #define PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
   1018 #define PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
   1019 
   1020 /* Instruction Decoding and Retirement */
   1021 #define PMC6_INST_RETIRED		0xc0
   1022 #define PMC6_UOPS_RETIRED		0xc2
   1023 #define PMC6_INST_DECODED		0xd0
   1024 #define PMC6_EMON_KNI_INST_RETIRED	0xd8
   1025 #define PMC6_EMON_KNI_COMP_INST_RET	0xd9
   1026 
   1027 /* Interrupts */
   1028 #define PMC6_HW_INT_RX			0xc8
   1029 #define PMC6_CYCLES_INT_MASKED		0xc6
   1030 #define PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
   1031 
   1032 /* Branches */
   1033 #define PMC6_BR_INST_RETIRED		0xc4
   1034 #define PMC6_BR_MISS_PRED_RETIRED	0xc5
   1035 #define PMC6_BR_TAKEN_RETIRED		0xc9
   1036 #define PMC6_BR_MISS_PRED_TAKEN_RET	0xca
   1037 #define PMC6_BR_INST_DECODED		0xe0
   1038 #define PMC6_BTB_MISSES			0xe2
   1039 #define PMC6_BR_BOGUS			0xe4
   1040 #define PMC6_BACLEARS			0xe6
   1041 
   1042 /* Stalls */
   1043 #define PMC6_RESOURCE_STALLS		0xa2
   1044 #define PMC6_PARTIAL_RAT_STALLS		0xd2
   1045 
   1046 /* Segment Register Loads */
   1047 #define PMC6_SEGMENT_REG_LOADS		0x06
   1048 
   1049 /* Clocks */
   1050 #define PMC6_CPU_CLK_UNHALTED		0x79
   1051 
   1052 /* MMX Unit */
   1053 #define PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
   1054 #define PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
   1055 #define PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
   1056 #define PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
   1057 #define PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
   1058 #define PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
   1059 #define PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
   1060 
   1061 /* Segment Register Renaming */
   1062 #define PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
   1063 #define PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
   1064 #define PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
   1065 
   1066 /*
   1067  * AMD K7. [Doc: 22007K.pdf, Feb 2002]
   1068  */
   1069 /* Event Selector MSR format */
   1070 #define K7_EVTSEL_EVENT			0x000000ff
   1071 #define K7_EVTSEL_UNIT			0x0000ff00
   1072 #define K7_EVTSEL_UNIT_SHIFT		8
   1073 #define K7_EVTSEL_USR			__BIT(16)
   1074 #define K7_EVTSEL_OS			__BIT(17)
   1075 #define K7_EVTSEL_E			__BIT(18)
   1076 #define K7_EVTSEL_PC			__BIT(19)
   1077 #define K7_EVTSEL_INT			__BIT(20)
   1078 #define K7_EVTSEL_EN			__BIT(22)
   1079 #define K7_EVTSEL_INV			__BIT(23)
   1080 #define K7_EVTSEL_COUNTER_MASK		0xff000000
   1081 #define K7_EVTSEL_COUNTER_MASK_SHIFT	24
   1082 /* Data Cache Unit */
   1083 #define K7_DATA_CACHE_ACCESS		0x40
   1084 #define K7_DATA_CACHE_MISS		0x41
   1085 #define K7_DATA_CACHE_REFILL		0x42
   1086 #define K7_DATA_CACHE_REFILL_SYSTEM	0x43
   1087 #define K7_DATA_CACHE_WBACK		0x44
   1088 #define K7_L1_DTLB_MISS			0x45
   1089 #define K7_L2_DTLB_MISS			0x46
   1090 #define K7_MISALIGNED_DATA_REF		0x47
   1091 /* Instruction Fetch Unit */
   1092 #define K7_IFU_IFETCH			0x80
   1093 #define K7_IFU_IFETCH_MISS		0x81
   1094 #define K7_IFU_REFILL_FROM_L2		0x82
   1095 #define K7_IFU_REFILL_FROM_SYSTEM	0x83
   1096 #define K7_L1_ITLB_MISS			0x84
   1097 #define K7_L2_ITLB_MISS			0x85
   1098 /* Retired */
   1099 #define K7_RETIRED_INST			0xc0
   1100 #define K7_RETIRED_OPS			0xc1
   1101 #define K7_RETIRED_BRANCH		0xc2
   1102 #define K7_RETIRED_BRANCH_MISPREDICTED	0xc3
   1103 #define K7_RETIRED_TAKEN_BRANCH		0xc4
   1104 #define K7_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xc5
   1105 #define K7_RETIRED_FAR_CONTROL_TRANSFER	0xc6
   1106 #define K7_RETIRED_RESYNC_BRANCH	0xc7
   1107 /* Interrupts */
   1108 #define K7_CYCLES_INT_MASKED		0xcd
   1109 #define K7_CYCLES_INT_PENDING_AND_MASKED	0xce
   1110 #define K7_HW_INTR_RECV			0xcf
   1111 
   1112 /*
   1113  * AMD 10h family PMCs. [Doc: 31116.pdf, Jan 2013]
   1114  */
   1115 /*	Register MSRs			*/
   1116 #define MSR_F10H_EVNTSEL0			0xc0010000
   1117 #define MSR_F10H_EVNTSEL1			0xc0010001
   1118 #define MSR_F10H_EVNTSEL2			0xc0010002
   1119 #define MSR_F10H_EVNTSEL3			0xc0010003
   1120 #define MSR_F10H_PERFCTR0			0xc0010004
   1121 #define MSR_F10H_PERFCTR1			0xc0010005
   1122 #define MSR_F10H_PERFCTR2			0xc0010006
   1123 #define MSR_F10H_PERFCTR3			0xc0010007
   1124 /*	Event Selector MSR format	*/
   1125 #define F10H_EVTSEL_EVENT_MASK			0x000F000000FF
   1126 #define F10H_EVTSEL_EVENT_SHIFT_LOW		0
   1127 #define F10H_EVTSEL_EVENT_SHIFT_HIGH		32
   1128 #define F10H_EVTSEL_UNIT_MASK			0x0000FF00
   1129 #define F10H_EVTSEL_UNIT_SHIFT			8
   1130 #define F10H_EVTSEL_USR				__BIT(16)
   1131 #define F10H_EVTSEL_OS				__BIT(17)
   1132 #define F10H_EVTSEL_EDGE			__BIT(18)
   1133 #define F10H_EVTSEL_RSVD1			__BIT(19)
   1134 #define F10H_EVTSEL_INT				__BIT(20)
   1135 #define F10H_EVTSEL_RSVD2			__BIT(21)
   1136 #define F10H_EVTSEL_EN				__BIT(22)
   1137 #define F10H_EVTSEL_INV				__BIT(23)
   1138 #define F10H_EVTSEL_COUNTER_MASK		0xFF000000
   1139 #define F10H_EVTSEL_COUNTER_MASK_SHIFT		24
   1140 /*	Floating Point Events		*/
   1141 #define F10H_FP_DISPATCHED_FPU_OPS		0x00
   1142 #define F10H_FP_CYCLES_EMPTY_FPU_OPS		0x01
   1143 #define F10H_FP_DISPATCHED_FASTFLAG_OPS		0x02
   1144 #define F10H_FP_RETIRED_SSE_OPS			0x03
   1145 #define F10H_FP_RETIRED_MOVE_OPS		0x04
   1146 #define F10H_FP_RETIRED_SERIALIZING_OPS		0x05
   1147 #define F10H_FP_CYCLES_SERIALIZING_OP_SCHEDULER	0x06
   1148 /*	Load/Store and TLB Events	*/
   1149 #define F10H_SEGMENT_REG_LOADS			0x20
   1150 #define	F10H_PIPELINE_RESTART_SELFMOD_CODE	0x21
   1151 #define F10H_PIPELINE_RESTART_PROBE_HIT		0x22
   1152 #define F10H_LS_BUFFER_2_FILL			0x23
   1153 #define F10H_LOCKED_OPERATIONS			0x24
   1154 #define F10H_RETIRED_CLFLUSH_INSTRUCTIONS	0x26
   1155 #define F10H_RETIRED_CPUID_INSTRUCTIONS		0x27
   1156 #define F10H_CANCELLED_STORE_LOAD_FORWARD_OPS	0x2A
   1157 #define F10H_SMI_RECEIVED			0x2B
   1158 /*	Data Cache Events		*/
   1159 #define F10H_DATA_CACHE_ACCESS			0x40
   1160 #define F10H_DATA_CACHE_MISS			0x41
   1161 #define F10H_DATA_CACHE_REFILL_FROM_L2		0x42
   1162 #define F10H_DATA_CACHE_REFILL_FROM_NORTHBRIDGE	0x43
   1163 #define F10H_CACHE_LINES_EVICTED		0x44
   1164 #define F10H_L1_DTLB_MISS			0x45
   1165 #define F10H_L2_DTLB_MISS			0x46
   1166 #define F10H_MISALIGNED_ACCESS			0x47
   1167 #define F10H_MICROARCH_LATE_CANCEL_OF_ACCESS	0x48
   1168 #define F10H_MICROARCH_EARLY_CANCEL_OF_ACCESS	0x49
   1169 #define F10H_SINGLE_BIT_ECC_ERRORS_RECORDED	0x4A
   1170 #define F10H_PREFETCH_INSTRUCTIONS_DISPATCHED	0x4B
   1171 #define F10H_DCACHE_MISSES_LOCKED_INSTRUCTIONS	0x4C
   1172 #define F10H_L1_DTLB_HIT			0x4D
   1173 #define F10H_INEFFECTIVE_SOFTWARE_PREFETCHS	0x52
   1174 #define F10H_GLOBAL_TLB_FLUSHES			0x54
   1175 #define F10H_MEMORY_REQUESTS_BY_TYPE		0x65
   1176 #define F10H_DATA_PREFETCHER			0x67
   1177 #define F10H_MAB_REQUESTS			0x68
   1178 #define F10H_MAB_WAIT_CYCLES			0x69
   1179 #define F10H_NORTHBRIDGE_READ_RESP_BY_COH_STATE	0x6C
   1180 #define F10H_OCTWORDS_WRITTEN_TO_SYSTEM		0x6D
   1181 #define F10H_CPU_CLOCKS_NOT_HALTED		0x76
   1182 #define F10H_REQUESTS_TO_L2_CACHE		0x7D
   1183 #define F10H_L2_CACHE_MISSES			0x7E
   1184 #define F10H_L2_FILL				0x7F
   1185 /* F10H_PAGE_SIZE_MISMATCHES (0x01C0): reserved on some revisions */
   1186 /*	Instruction Cache Events	*/
   1187 #define F10H_INSTRUCTION_CACHE_FETCH		0x80
   1188 #define F10H_INSTRUCTION_CACHE_MISS		0x81
   1189 #define F10H_INSTRUCTION_CACHE_REFILL_FROM_L2	0x82
   1190 #define F10H_INSTRUCTION_CACHE_REFILL_FROM_SYS	0x83
   1191 #define F10H_L1_ITLB_MISS			0x84
   1192 #define F10H_L2_ITLB_MISS			0x85
   1193 #define F10H_PIPELINE_RESTART_INSTR_STREAM_PROBE	0x86
   1194 #define F10H_INSTRUCTION_FETCH_STALL		0x87
   1195 #define F10H_RETURN_STACK_HITS			0x88
   1196 #define F10H_RETURN_STACK_OVERFLOWS		0x89
   1197 #define F10H_INSTRUCTION_CACHE_VICTIMS		0x8B
   1198 #define F10H_INSTRUCTION_CACHE_LINES_INVALIDATED	0x8C
   1199 #define F10H_ITLD_RELOADS			0x99
   1200 #define F10H_ITLD_RELOADS_ABORTED		0x9A
   1201 /*	Execution Unit Events		*/
   1202 #define F10H_RETIRED_INSTRUCTIONS		0xC0
   1203 #define F10H_RETIRED_UOPS			0xC1
   1204 #define F10H_RETIRED_BRANCH			0xC2
   1205 #define F10H_RETIRED_MISPREDICTED_BRANCH	0xC3
   1206 #define F10H_RETIRED_TAKEN_BRANCH		0xC4
   1207 #define F10H_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xC5
   1208 #define F10H_RETIRED_FAR_CONTROL_TRANSFER	0xC6
   1209 #define F10H_RETIRED_BRANCH_RESYNC		0xC7
   1210 #define F10H_RETIRED_NEAR_RETURNS		0xC8
   1211 #define F10H_RETIRED_NEAR_RETURNS_MISPREDICTED	0xC9
   1212 #define F10H_RETIRED_INDIRECT_BRANCH_MISPREDICTED	0xCA
   1213 #define F10H_RETIRED_MMX_FP_INSTRUCTIONS	0xCB
   1214 #define F10H_RETIRED_FASTPATH_DOUBLE_OP_INSTR	0xCC
   1215 #define F10H_INTERRUPTS_MASKED_CYCLES		0xCD
   1216 #define F10H_INTERRUPTS_MASKED_CYCLES_INTERRUPT_PENDING	0xCE
   1217 #define F10H_INTERRUPTS_TAKEN			0xCF
   1218 #define F10H_DECODER_EMPTY			0xD0
   1219 #define F10H_DISPATCH_STALLS			0xD1
   1220 #define F10H_DISPATCH_STALLS_BRANCH_ABORT_RETIRE	0xD2
   1221 #define F10H_DISPATCH_STALLS_SERIALIZATION	0xD3
   1222 #define F10H_DISPATCH_STALLS_SEGMENT_LOAD	0xD4
   1223 #define F10H_DISPATCH_STALLS_REORDER_BUF_FULL	0xD5
   1224 #define F10H_DISPATCH_STALLS_RSV_STATION_FULL	0xD6
   1225 #define F10H_DISPATCH_STALLS_FPU_FULL		0xD7
   1226 #define F10H_DISPATCH_STALLS_LS_FULL		0xD8
   1227 #define F10H_DISPATCH_STALLS_WAITING_ALL_QUITE	0xD9
   1228 #define F10H_DISPATCH_STALLS_FAR_TRANSFER	0xDA
   1229 #define F10H_FPU_EXCEPTIONS			0xDB
   1230 #define F10H_DR0_BREAKPOINT_MATCHES		0xDC
   1231 #define F10H_DR1_BREAKPOINT_MATCHES		0xDD
   1232 #define F10H_DR2_BREAKPOINT_MATCHES		0xDE
   1233 #define F10H_DR3_BREAKPOINT_MATCHES		0xDF
   1234 /* F10H_RETIRED_X87_FP_OPERATIONS (0x01C0): reserved on some revisions */
   1235 /* F10H_IBS_OPS_TAGGED (0x1CF): reserved on some revisions */
   1236 /* F10H_LFENCE_INSTRUCTIONS_RETIRED (0x01D3): reserved on some revisions */
   1237 /* F10H_SFENCE_INSTRUCTIONS_RETIRED (0x01D4): reserved on some revisions */
   1238 /* F10H_MFENCE_INSTRUCTIONS_RETIRED (0x01D5): reserved on some revisions */
   1239 /*	Memory Controller Events	*/
   1240 #define F10H_DRAM_ACCESSES			0xE0
   1241 #define F10H_DRAM_CONTROLLER_PT_OVERFLOWS	0xE1
   1242 #define F10H_MEM_CONTROLLER_DRAM_COMMAND_SLOTS_MISSED	0xE2
   1243 #define F10H_MEM_CONTROLLER_TURNAROUNDS		0xE3
   1244 #define F10H_MEM_CONTROLLER_BYPASS_COUNTER_SATURATION	0xE4
   1245 #define F10H_THERMAL_STATUS			0xE8
   1246 #define F10H_CPU_IO_REQUESTS_TO_MEMORY_IO	0xE9
   1247 #define F10H_CACHE_BLOCK_COMMANDS		0xEA
   1248 #define F10H_SIZED_COMMANDS			0xEB
   1249 #define F10H_PROBE_RESPONSES_AND_UPSTREAM_REQUESTS	0xEC
   1250 #define F10H_GART_EVENTS			0xEE
   1251 #define F10H_MEMORY_CONTROLLER_REQUESTS		0x01F0
   1252 #define F10H_CPU_TO_DRAM_REQUESTS_TO_TARGET_NODE	0x01E0
   1253 #define F10H_IO_TO_DRAM_REQUESTS_TO_TARGET_NODE	0x01E1
   1254 #define F10H_CPU_READ_CMD_LATENCY_TARGET_NODE_03	0x01E2
   1255 #define F10H_CPU_READ_CMD_REQUESTS_TARGET_NODE_03	0x01E3
   1256 #define F10H_CPU_READ_CMD_LATENCY_TARGET_NODE_47	0x01E4
   1257 #define F10H_CPU_READ_CMD_REQUESTS_TARGET_NODE_47	0x01E5
   1258 #define F10H_CPU_CMD_LATENCY_TO_TARGET_NODE_0347	0x01E6
   1259 #define F10H_CPU_REQUESTS_TO_TARGET_NODE_0347	0x01E7
   1260 /*	Link Events			*/
   1261 #define F10H_HYPERTRANSPORT_LINK0_TRANSMIT_BANDWIDTH	0xF6
   1262 #define F10H_HYPERTRANSPORT_LINK1_TRANSMIT_BANDWIDTH	0xF7
   1263 #define F10H_HYPERTRANSPORT_LINK2_TRANSMIT_BANDWIDTH	0xF8
   1264 #define F10H_HYPERTRANSPORT_LINK3_TRANSMIT_BANDWIDTH	0x01F9
   1265 /*	L3 Cache Events			*/
   1266 /* F10H_READ_READ_REQUEST_TO_L3_CACHE (0x04E0): depends on the revision */
   1267 /* F10H_L3_CACHE_MISSES (0x04E1): depends on the revision */
   1268 /* F10H_L3_FILLS_FROM_L2_EVICTIONS (0x04E2): depends on the revision */
   1269 #define F10H_L3_EVICTIONS			0x04E3
   1270 /* F10H_NONCANCELLED_L3_READ_REQUESTS (0x04ED): depends on the revision */
   1271 
   1272