qcomgpio.c revision 1.1 1 1.1 jmcneill /* $NetBSD: qcomgpio.c,v 1.1 2024/12/08 20:49:14 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2024 The NetBSD Foundation, Inc.
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * This code is derived from software contributed to The NetBSD Foundation
8 1.1 jmcneill * by Jared McNeill <jmcneill (at) invisible.ca>.
9 1.1 jmcneill *
10 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
11 1.1 jmcneill * modification, are permitted provided that the following conditions
12 1.1 jmcneill * are met:
13 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
14 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
15 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
17 1.1 jmcneill * documentation and/or other materials provided with the distribution.
18 1.1 jmcneill *
19 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
30 1.1 jmcneill */
31 1.1 jmcneill
32 1.1 jmcneill #include <sys/cdefs.h>
33 1.1 jmcneill __KERNEL_RCSID(0, "$NetBSD: qcomgpio.c,v 1.1 2024/12/08 20:49:14 jmcneill Exp $");
34 1.1 jmcneill
35 1.1 jmcneill #include <sys/param.h>
36 1.1 jmcneill #include <sys/bus.h>
37 1.1 jmcneill #include <sys/cpu.h>
38 1.1 jmcneill #include <sys/device.h>
39 1.1 jmcneill #include <sys/gpio.h>
40 1.1 jmcneill #include <sys/queue.h>
41 1.1 jmcneill #include <sys/kmem.h>
42 1.1 jmcneill #include <sys/mutex.h>
43 1.1 jmcneill
44 1.1 jmcneill #include <dev/acpi/acpireg.h>
45 1.1 jmcneill #include <dev/acpi/acpivar.h>
46 1.1 jmcneill #include <dev/acpi/acpi_intr.h>
47 1.1 jmcneill #include <dev/acpi/acpi_event.h>
48 1.1 jmcneill #include <dev/acpi/acpi_gpio.h>
49 1.1 jmcneill #include <dev/acpi/qcomgpioreg.h>
50 1.1 jmcneill
51 1.1 jmcneill #include <dev/gpio/gpiovar.h>
52 1.1 jmcneill
53 1.1 jmcneill typedef enum {
54 1.1 jmcneill QCOMGPIO_X1E,
55 1.1 jmcneill } qcomgpio_type;
56 1.1 jmcneill
57 1.1 jmcneill struct qcomgpio_config {
58 1.1 jmcneill u_int num_pins;
59 1.1 jmcneill int (*translate)(ACPI_INTEGER);
60 1.1 jmcneill };
61 1.1 jmcneill
62 1.1 jmcneill struct qcomgpio_intr_handler {
63 1.1 jmcneill int (*ih_func)(void *);
64 1.1 jmcneill void *ih_arg;
65 1.1 jmcneill int ih_pin;
66 1.1 jmcneill LIST_ENTRY(qcomgpio_intr_handler) ih_list;
67 1.1 jmcneill };
68 1.1 jmcneill
69 1.1 jmcneill struct qcomgpio_softc {
70 1.1 jmcneill device_t sc_dev;
71 1.1 jmcneill device_t sc_gpiodev;
72 1.1 jmcneill bus_space_handle_t sc_bsh;
73 1.1 jmcneill bus_space_tag_t sc_bst;
74 1.1 jmcneill const struct qcomgpio_config *sc_config;
75 1.1 jmcneill struct gpio_chipset_tag sc_gc;
76 1.1 jmcneill gpio_pin_t *sc_pins;
77 1.1 jmcneill LIST_HEAD(, qcomgpio_intr_handler) sc_intrs;
78 1.1 jmcneill kmutex_t sc_lock;
79 1.1 jmcneill };
80 1.1 jmcneill
81 1.1 jmcneill #define RD4(sc, reg) \
82 1.1 jmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
83 1.1 jmcneill #define WR4(sc, reg, val) \
84 1.1 jmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
85 1.1 jmcneill
86 1.1 jmcneill static int qcomgpio_match(device_t, cfdata_t, void *);
87 1.1 jmcneill static void qcomgpio_attach(device_t, device_t, void *);
88 1.1 jmcneill
89 1.1 jmcneill static int qcomgpio_pin_read(void *, int);
90 1.1 jmcneill static void qcomgpio_pin_write(void *, int, int);
91 1.1 jmcneill static void qcomgpio_pin_ctl(void *, int, int);
92 1.1 jmcneill static void * qcomgpio_intr_establish(void *, int, int, int,
93 1.1 jmcneill int (*)(void *), void *);
94 1.1 jmcneill static void qcomgpio_intr_disestablish(void *, void *);
95 1.1 jmcneill static bool qcomgpio_intr_str(void *, int, int, char *, size_t);
96 1.1 jmcneill static void qcomgpio_intr_mask(void *, void *);
97 1.1 jmcneill static void qcomgpio_intr_unmask(void *, void *);
98 1.1 jmcneill
99 1.1 jmcneill static int qcomgpio_acpi_translate(void *, ACPI_INTEGER, void **);
100 1.1 jmcneill static void qcomgpio_register_event(void *, struct acpi_event *,
101 1.1 jmcneill ACPI_RESOURCE_GPIO *);
102 1.1 jmcneill static int qcomgpio_intr(void *);
103 1.1 jmcneill
104 1.1 jmcneill CFATTACH_DECL_NEW(qcomgpio, sizeof(struct qcomgpio_softc),
105 1.1 jmcneill qcomgpio_match, qcomgpio_attach, NULL, NULL);
106 1.1 jmcneill
107 1.1 jmcneill static int
108 1.1 jmcneill qcomgpio_x1e_translate(ACPI_INTEGER val)
109 1.1 jmcneill {
110 1.1 jmcneill switch (val) {
111 1.1 jmcneill case 0x33:
112 1.1 jmcneill return 51;
113 1.1 jmcneill case 0x180:
114 1.1 jmcneill return 67;
115 1.1 jmcneill case 0x380:
116 1.1 jmcneill return 3;
117 1.1 jmcneill default:
118 1.1 jmcneill return -1;
119 1.1 jmcneill }
120 1.1 jmcneill }
121 1.1 jmcneill
122 1.1 jmcneill static struct qcomgpio_config qcomgpio_x1e_config = {
123 1.1 jmcneill .num_pins = 239,
124 1.1 jmcneill .translate = qcomgpio_x1e_translate,
125 1.1 jmcneill };
126 1.1 jmcneill
127 1.1 jmcneill static const struct device_compatible_entry compat_data[] = {
128 1.1 jmcneill { .compat = "QCOM0C0C", .data = &qcomgpio_x1e_config },
129 1.1 jmcneill DEVICE_COMPAT_EOL
130 1.1 jmcneill };
131 1.1 jmcneill
132 1.1 jmcneill static int
133 1.1 jmcneill qcomgpio_match(device_t parent, cfdata_t cf, void *aux)
134 1.1 jmcneill {
135 1.1 jmcneill struct acpi_attach_args *aa = aux;
136 1.1 jmcneill
137 1.1 jmcneill return acpi_compatible_match(aa, compat_data);
138 1.1 jmcneill }
139 1.1 jmcneill
140 1.1 jmcneill static void
141 1.1 jmcneill qcomgpio_attach(device_t parent, device_t self, void *aux)
142 1.1 jmcneill {
143 1.1 jmcneill struct qcomgpio_softc * const sc = device_private(self);
144 1.1 jmcneill struct acpi_attach_args *aa = aux;
145 1.1 jmcneill struct gpiobus_attach_args gba;
146 1.1 jmcneill ACPI_HANDLE hdl = aa->aa_node->ad_handle;
147 1.1 jmcneill struct acpi_resources res;
148 1.1 jmcneill struct acpi_mem *mem;
149 1.1 jmcneill struct acpi_irq *irq;
150 1.1 jmcneill ACPI_STATUS rv;
151 1.1 jmcneill int error, pin;
152 1.1 jmcneill void *ih;
153 1.1 jmcneill
154 1.1 jmcneill sc->sc_dev = self;
155 1.1 jmcneill sc->sc_config = acpi_compatible_lookup(aa, compat_data)->data;
156 1.1 jmcneill sc->sc_bst = aa->aa_memt;
157 1.1 jmcneill KASSERT(sc->sc_config != NULL);
158 1.1 jmcneill LIST_INIT(&sc->sc_intrs);
159 1.1 jmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
160 1.1 jmcneill
161 1.1 jmcneill rv = acpi_resource_parse(sc->sc_dev, hdl, "_CRS",
162 1.1 jmcneill &res, &acpi_resource_parse_ops_default);
163 1.1 jmcneill if (ACPI_FAILURE(rv)) {
164 1.1 jmcneill return;
165 1.1 jmcneill }
166 1.1 jmcneill
167 1.1 jmcneill mem = acpi_res_mem(&res, 0);
168 1.1 jmcneill if (mem == NULL) {
169 1.1 jmcneill aprint_error_dev(self, "couldn't find mem resource\n");
170 1.1 jmcneill goto done;
171 1.1 jmcneill }
172 1.1 jmcneill
173 1.1 jmcneill irq = acpi_res_irq(&res, 0);
174 1.1 jmcneill if (irq == NULL) {
175 1.1 jmcneill aprint_error_dev(self, "couldn't find irq resource\n");
176 1.1 jmcneill goto done;
177 1.1 jmcneill }
178 1.1 jmcneill
179 1.1 jmcneill error = bus_space_map(sc->sc_bst, mem->ar_base, mem->ar_length, 0,
180 1.1 jmcneill &sc->sc_bsh);
181 1.1 jmcneill if (error) {
182 1.1 jmcneill aprint_error_dev(self, "couldn't map registers\n");
183 1.1 jmcneill goto done;
184 1.1 jmcneill }
185 1.1 jmcneill
186 1.1 jmcneill sc->sc_pins = kmem_zalloc(sizeof(*sc->sc_pins) *
187 1.1 jmcneill sc->sc_config->num_pins, KM_SLEEP);
188 1.1 jmcneill for (pin = 0; pin < sc->sc_config->num_pins; pin++) {
189 1.1 jmcneill sc->sc_pins[pin].pin_num = pin;
190 1.1 jmcneill sc->sc_pins[pin].pin_caps = GPIO_PIN_INPUT | GPIO_PIN_OUTPUT;
191 1.1 jmcneill sc->sc_pins[pin].pin_intrcaps =
192 1.1 jmcneill GPIO_INTR_POS_EDGE | GPIO_INTR_NEG_EDGE |
193 1.1 jmcneill GPIO_INTR_DOUBLE_EDGE | GPIO_INTR_HIGH_LEVEL |
194 1.1 jmcneill GPIO_INTR_LOW_LEVEL | GPIO_INTR_MPSAFE;
195 1.1 jmcneill /* It's not safe to read all pins, so leave pin state unknown */
196 1.1 jmcneill sc->sc_pins[pin].pin_state = 0;
197 1.1 jmcneill }
198 1.1 jmcneill
199 1.1 jmcneill sc->sc_gc.gp_cookie = sc;
200 1.1 jmcneill sc->sc_gc.gp_pin_read = qcomgpio_pin_read;
201 1.1 jmcneill sc->sc_gc.gp_pin_write = qcomgpio_pin_write;
202 1.1 jmcneill sc->sc_gc.gp_pin_ctl = qcomgpio_pin_ctl;
203 1.1 jmcneill sc->sc_gc.gp_intr_establish = qcomgpio_intr_establish;
204 1.1 jmcneill sc->sc_gc.gp_intr_disestablish = qcomgpio_intr_disestablish;
205 1.1 jmcneill sc->sc_gc.gp_intr_str = qcomgpio_intr_str;
206 1.1 jmcneill sc->sc_gc.gp_intr_mask = qcomgpio_intr_mask;
207 1.1 jmcneill sc->sc_gc.gp_intr_unmask = qcomgpio_intr_unmask;
208 1.1 jmcneill
209 1.1 jmcneill rv = acpi_event_create_gpio(self, hdl, qcomgpio_register_event, sc);
210 1.1 jmcneill if (ACPI_FAILURE(rv)) {
211 1.1 jmcneill if (rv != AE_NOT_FOUND) {
212 1.1 jmcneill aprint_error_dev(self, "failed to create events: %s\n",
213 1.1 jmcneill AcpiFormatException(rv));
214 1.1 jmcneill }
215 1.1 jmcneill goto done;
216 1.1 jmcneill }
217 1.1 jmcneill
218 1.1 jmcneill ih = acpi_intr_establish(self, (uint64_t)(uintptr_t)hdl,
219 1.1 jmcneill IPL_VM, false, qcomgpio_intr, sc, device_xname(self));
220 1.1 jmcneill if (ih == NULL) {
221 1.1 jmcneill aprint_error_dev(self, "couldn't establish interrupt\n");
222 1.1 jmcneill goto done;
223 1.1 jmcneill }
224 1.1 jmcneill
225 1.1 jmcneill memset(&gba, 0, sizeof(gba));
226 1.1 jmcneill gba.gba_gc = &sc->sc_gc;
227 1.1 jmcneill gba.gba_pins = sc->sc_pins;
228 1.1 jmcneill gba.gba_npins = sc->sc_config->num_pins;
229 1.1 jmcneill sc->sc_gpiodev = config_found(self, &gba, gpiobus_print,
230 1.1 jmcneill CFARGS(.iattr = "gpiobus"));
231 1.1 jmcneill if (sc->sc_gpiodev != NULL) {
232 1.1 jmcneill acpi_gpio_register(aa->aa_node, self,
233 1.1 jmcneill qcomgpio_acpi_translate, sc);
234 1.1 jmcneill }
235 1.1 jmcneill
236 1.1 jmcneill done:
237 1.1 jmcneill acpi_resource_cleanup(&res);
238 1.1 jmcneill }
239 1.1 jmcneill
240 1.1 jmcneill static int
241 1.1 jmcneill qcomgpio_acpi_translate(void *priv, ACPI_INTEGER pin, void **gpiop)
242 1.1 jmcneill {
243 1.1 jmcneill struct qcomgpio_softc * const sc = priv;
244 1.1 jmcneill int xpin;
245 1.1 jmcneill
246 1.1 jmcneill xpin = sc->sc_config->translate(pin);
247 1.1 jmcneill
248 1.1 jmcneill aprint_debug_dev(sc->sc_dev, "translate %#lx -> %u\n", pin, xpin);
249 1.1 jmcneill
250 1.1 jmcneill if (gpiop != NULL) {
251 1.1 jmcneill if (sc->sc_gpiodev != NULL) {
252 1.1 jmcneill *gpiop = device_private(sc->sc_gpiodev);
253 1.1 jmcneill } else {
254 1.1 jmcneill device_printf(sc->sc_dev,
255 1.1 jmcneill "no gpiodev for pin %#lx -> %u\n", pin, xpin);
256 1.1 jmcneill xpin = -1;
257 1.1 jmcneill }
258 1.1 jmcneill }
259 1.1 jmcneill
260 1.1 jmcneill return xpin;
261 1.1 jmcneill }
262 1.1 jmcneill
263 1.1 jmcneill static int
264 1.1 jmcneill qcomgpio_acpi_event(void *priv)
265 1.1 jmcneill {
266 1.1 jmcneill struct acpi_event * const ev = priv;
267 1.1 jmcneill
268 1.1 jmcneill acpi_event_notify(ev);
269 1.1 jmcneill
270 1.1 jmcneill return 1;
271 1.1 jmcneill }
272 1.1 jmcneill
273 1.1 jmcneill static void
274 1.1 jmcneill qcomgpio_register_event(void *priv, struct acpi_event *ev,
275 1.1 jmcneill ACPI_RESOURCE_GPIO *gpio)
276 1.1 jmcneill {
277 1.1 jmcneill struct qcomgpio_softc * const sc = priv;
278 1.1 jmcneill int irqmode;
279 1.1 jmcneill void *ih;
280 1.1 jmcneill
281 1.1 jmcneill const int pin = qcomgpio_acpi_translate(sc, gpio->PinTable[0], NULL);
282 1.1 jmcneill
283 1.1 jmcneill if (pin < 0) {
284 1.1 jmcneill aprint_error_dev(sc->sc_dev,
285 1.1 jmcneill "ignoring event for pin %#x (out of range)\n",
286 1.1 jmcneill gpio->PinTable[0]);
287 1.1 jmcneill return;
288 1.1 jmcneill }
289 1.1 jmcneill
290 1.1 jmcneill if (gpio->Triggering == ACPI_LEVEL_SENSITIVE) {
291 1.1 jmcneill irqmode = gpio->Polarity == ACPI_ACTIVE_HIGH ?
292 1.1 jmcneill GPIO_INTR_HIGH_LEVEL : GPIO_INTR_LOW_LEVEL;
293 1.1 jmcneill } else {
294 1.1 jmcneill KASSERT(gpio->Triggering == ACPI_EDGE_SENSITIVE);
295 1.1 jmcneill if (gpio->Polarity == ACPI_ACTIVE_LOW) {
296 1.1 jmcneill irqmode = GPIO_INTR_NEG_EDGE;
297 1.1 jmcneill } else if (gpio->Polarity == ACPI_ACTIVE_HIGH) {
298 1.1 jmcneill irqmode = GPIO_INTR_POS_EDGE;
299 1.1 jmcneill } else {
300 1.1 jmcneill KASSERT(gpio->Polarity == ACPI_ACTIVE_BOTH);
301 1.1 jmcneill irqmode = GPIO_INTR_DOUBLE_EDGE;
302 1.1 jmcneill }
303 1.1 jmcneill }
304 1.1 jmcneill
305 1.1 jmcneill ih = qcomgpio_intr_establish(sc, pin, IPL_VM, irqmode,
306 1.1 jmcneill qcomgpio_acpi_event, ev);
307 1.1 jmcneill if (ih == NULL) {
308 1.1 jmcneill aprint_error_dev(sc->sc_dev,
309 1.1 jmcneill "couldn't register event for pin %#x\n",
310 1.1 jmcneill gpio->PinTable[0]);
311 1.1 jmcneill }
312 1.1 jmcneill }
313 1.1 jmcneill
314 1.1 jmcneill static int
315 1.1 jmcneill qcomgpio_pin_read(void *priv, int pin)
316 1.1 jmcneill {
317 1.1 jmcneill struct qcomgpio_softc * const sc = priv;
318 1.1 jmcneill uint32_t val;
319 1.1 jmcneill
320 1.1 jmcneill if (pin < 0 || pin >= sc->sc_config->num_pins) {
321 1.1 jmcneill return 0;
322 1.1 jmcneill }
323 1.1 jmcneill
324 1.1 jmcneill val = RD4(sc, TLMM_GPIO_IN_OUT(pin));
325 1.1 jmcneill return (val & TLMM_GPIO_IN_OUT_GPIO_IN) != 0;
326 1.1 jmcneill }
327 1.1 jmcneill
328 1.1 jmcneill static void
329 1.1 jmcneill qcomgpio_pin_write(void *priv, int pin, int pinval)
330 1.1 jmcneill {
331 1.1 jmcneill struct qcomgpio_softc * const sc = priv;
332 1.1 jmcneill uint32_t val;
333 1.1 jmcneill
334 1.1 jmcneill if (pin < 0 || pin >= sc->sc_config->num_pins) {
335 1.1 jmcneill return;
336 1.1 jmcneill }
337 1.1 jmcneill
338 1.1 jmcneill val = RD4(sc, TLMM_GPIO_IN_OUT(pin));
339 1.1 jmcneill if (pinval) {
340 1.1 jmcneill val |= TLMM_GPIO_IN_OUT_GPIO_OUT;
341 1.1 jmcneill } else {
342 1.1 jmcneill val &= ~TLMM_GPIO_IN_OUT_GPIO_OUT;
343 1.1 jmcneill }
344 1.1 jmcneill WR4(sc, TLMM_GPIO_IN_OUT(pin), val);
345 1.1 jmcneill }
346 1.1 jmcneill
347 1.1 jmcneill static void
348 1.1 jmcneill qcomgpio_pin_ctl(void *priv, int pin, int flags)
349 1.1 jmcneill {
350 1.1 jmcneill /* Nothing to do here, as firmware has already configured pins. */
351 1.1 jmcneill }
352 1.1 jmcneill
353 1.1 jmcneill static void *
354 1.1 jmcneill qcomgpio_intr_establish(void *priv, int pin, int ipl, int irqmode,
355 1.1 jmcneill int (*func)(void *), void *arg)
356 1.1 jmcneill {
357 1.1 jmcneill struct qcomgpio_softc * const sc = priv;
358 1.1 jmcneill struct qcomgpio_intr_handler *qih, *qihp;
359 1.1 jmcneill uint32_t dect, pol;
360 1.1 jmcneill uint32_t val;
361 1.1 jmcneill
362 1.1 jmcneill if (pin < 0 || pin >= sc->sc_config->num_pins) {
363 1.1 jmcneill return NULL;
364 1.1 jmcneill }
365 1.1 jmcneill if (ipl != IPL_VM) {
366 1.1 jmcneill device_printf(sc->sc_dev, "%s: only IPL_VM supported\n",
367 1.1 jmcneill __func__);
368 1.1 jmcneill return NULL;
369 1.1 jmcneill }
370 1.1 jmcneill
371 1.1 jmcneill qih = kmem_alloc(sizeof(*qih), KM_SLEEP);
372 1.1 jmcneill qih->ih_func = func;
373 1.1 jmcneill qih->ih_arg = arg;
374 1.1 jmcneill qih->ih_pin = pin;
375 1.1 jmcneill
376 1.1 jmcneill mutex_enter(&sc->sc_lock);
377 1.1 jmcneill
378 1.1 jmcneill LIST_FOREACH(qihp, &sc->sc_intrs, ih_list) {
379 1.1 jmcneill if (qihp->ih_pin == qih->ih_pin) {
380 1.1 jmcneill mutex_exit(&sc->sc_lock);
381 1.1 jmcneill kmem_free(qih, sizeof(*qih));
382 1.1 jmcneill device_printf(sc->sc_dev,
383 1.1 jmcneill "%s: pin %d already establish\n", __func__, pin);
384 1.1 jmcneill return NULL;
385 1.1 jmcneill }
386 1.1 jmcneill }
387 1.1 jmcneill
388 1.1 jmcneill LIST_INSERT_HEAD(&sc->sc_intrs, qih, ih_list);
389 1.1 jmcneill
390 1.1 jmcneill if ((irqmode & GPIO_INTR_LEVEL_MASK) != 0) {
391 1.1 jmcneill dect = TLMM_GPIO_INTR_CFG_INTR_DECT_CTL_LEVEL;
392 1.1 jmcneill pol = (irqmode & GPIO_INTR_HIGH_LEVEL) != 0 ?
393 1.1 jmcneill TLMM_GPIO_INTR_CFG_INTR_POL_CTL : 0;
394 1.1 jmcneill } else {
395 1.1 jmcneill KASSERT((irqmode & GPIO_INTR_EDGE_MASK) != 0);
396 1.1 jmcneill if ((irqmode & GPIO_INTR_NEG_EDGE) != 0) {
397 1.1 jmcneill dect = TLMM_GPIO_INTR_CFG_INTR_DECT_CTL_EDGE_NEG;
398 1.1 jmcneill pol = TLMM_GPIO_INTR_CFG_INTR_POL_CTL;
399 1.1 jmcneill } else if ((irqmode & GPIO_INTR_POS_EDGE) != 0) {
400 1.1 jmcneill dect = TLMM_GPIO_INTR_CFG_INTR_DECT_CTL_EDGE_POS;
401 1.1 jmcneill pol = TLMM_GPIO_INTR_CFG_INTR_POL_CTL;
402 1.1 jmcneill } else {
403 1.1 jmcneill KASSERT((irqmode & GPIO_INTR_DOUBLE_EDGE) != 0);
404 1.1 jmcneill dect = TLMM_GPIO_INTR_CFG_INTR_DECT_CTL_EDGE_BOTH;
405 1.1 jmcneill pol = 0;
406 1.1 jmcneill }
407 1.1 jmcneill }
408 1.1 jmcneill
409 1.1 jmcneill val = RD4(sc, TLMM_GPIO_INTR_CFG(pin));
410 1.1 jmcneill val &= ~TLMM_GPIO_INTR_CFG_INTR_DECT_CTL_MASK;
411 1.1 jmcneill val |= __SHIFTIN(dect, TLMM_GPIO_INTR_CFG_INTR_DECT_CTL_MASK);
412 1.1 jmcneill val &= ~TLMM_GPIO_INTR_CFG_INTR_POL_CTL;
413 1.1 jmcneill val |= pol;
414 1.1 jmcneill val &= ~TLMM_GPIO_INTR_CFG_TARGET_PROC_MASK;
415 1.1 jmcneill val |= __SHIFTIN(TLMM_GPIO_INTR_CFG_TARGET_PROC_RPM,
416 1.1 jmcneill TLMM_GPIO_INTR_CFG_TARGET_PROC_MASK);
417 1.1 jmcneill val |= TLMM_GPIO_INTR_CFG_INTR_RAW_STATUS_EN;
418 1.1 jmcneill val |= TLMM_GPIO_INTR_CFG_INTR_ENABLE;
419 1.1 jmcneill WR4(sc, TLMM_GPIO_INTR_CFG(pin), val);
420 1.1 jmcneill
421 1.1 jmcneill mutex_exit(&sc->sc_lock);
422 1.1 jmcneill
423 1.1 jmcneill return qih;
424 1.1 jmcneill }
425 1.1 jmcneill
426 1.1 jmcneill static void
427 1.1 jmcneill qcomgpio_intr_disestablish(void *priv, void *ih)
428 1.1 jmcneill {
429 1.1 jmcneill struct qcomgpio_softc * const sc = priv;
430 1.1 jmcneill struct qcomgpio_intr_handler *qih = ih;
431 1.1 jmcneill uint32_t val;
432 1.1 jmcneill
433 1.1 jmcneill mutex_enter(&sc->sc_lock);
434 1.1 jmcneill
435 1.1 jmcneill LIST_REMOVE(qih, ih_list);
436 1.1 jmcneill
437 1.1 jmcneill val = RD4(sc, TLMM_GPIO_INTR_CFG(qih->ih_pin));
438 1.1 jmcneill val &= ~TLMM_GPIO_INTR_CFG_INTR_ENABLE;
439 1.1 jmcneill WR4(sc, TLMM_GPIO_INTR_CFG(qih->ih_pin), val);
440 1.1 jmcneill
441 1.1 jmcneill mutex_exit(&sc->sc_lock);
442 1.1 jmcneill
443 1.1 jmcneill kmem_free(qih, sizeof(*qih));
444 1.1 jmcneill }
445 1.1 jmcneill
446 1.1 jmcneill static bool
447 1.1 jmcneill qcomgpio_intr_str(void *priv, int pin, int irqmode, char *buf, size_t buflen)
448 1.1 jmcneill {
449 1.1 jmcneill struct qcomgpio_softc * const sc = priv;
450 1.1 jmcneill int rv;
451 1.1 jmcneill
452 1.1 jmcneill rv = snprintf(buf, buflen, "%s pin %d", device_xname(sc->sc_dev), pin);
453 1.1 jmcneill
454 1.1 jmcneill return rv < buflen;
455 1.1 jmcneill }
456 1.1 jmcneill
457 1.1 jmcneill static void
458 1.1 jmcneill qcomgpio_intr_mask(void *priv, void *ih)
459 1.1 jmcneill {
460 1.1 jmcneill struct qcomgpio_softc * const sc = priv;
461 1.1 jmcneill struct qcomgpio_intr_handler *qih = ih;
462 1.1 jmcneill uint32_t val;
463 1.1 jmcneill
464 1.1 jmcneill val = RD4(sc, TLMM_GPIO_INTR_CFG(qih->ih_pin));
465 1.1 jmcneill val &= ~TLMM_GPIO_INTR_CFG_INTR_ENABLE;
466 1.1 jmcneill WR4(sc, TLMM_GPIO_INTR_CFG(qih->ih_pin), val);
467 1.1 jmcneill }
468 1.1 jmcneill
469 1.1 jmcneill static void
470 1.1 jmcneill qcomgpio_intr_unmask(void *priv, void *ih)
471 1.1 jmcneill {
472 1.1 jmcneill struct qcomgpio_softc * const sc = priv;
473 1.1 jmcneill struct qcomgpio_intr_handler *qih = ih;
474 1.1 jmcneill uint32_t val;
475 1.1 jmcneill
476 1.1 jmcneill val = RD4(sc, TLMM_GPIO_INTR_CFG(qih->ih_pin));
477 1.1 jmcneill val |= TLMM_GPIO_INTR_CFG_INTR_ENABLE;
478 1.1 jmcneill WR4(sc, TLMM_GPIO_INTR_CFG(qih->ih_pin), val);
479 1.1 jmcneill }
480 1.1 jmcneill
481 1.1 jmcneill static int
482 1.1 jmcneill qcomgpio_intr(void *priv)
483 1.1 jmcneill {
484 1.1 jmcneill struct qcomgpio_softc * const sc = priv;
485 1.1 jmcneill struct qcomgpio_intr_handler *qih;
486 1.1 jmcneill int rv = 0;
487 1.1 jmcneill
488 1.1 jmcneill mutex_enter(&sc->sc_lock);
489 1.1 jmcneill
490 1.1 jmcneill LIST_FOREACH(qih, &sc->sc_intrs, ih_list) {
491 1.1 jmcneill const int pin = qih->ih_pin;
492 1.1 jmcneill uint32_t val;
493 1.1 jmcneill
494 1.1 jmcneill val = RD4(sc, TLMM_GPIO_INTR_STATUS(pin));
495 1.1 jmcneill if ((val & TLMM_GPIO_INTR_STATUS_INTR_STATUS) != 0) {
496 1.1 jmcneill rv |= qih->ih_func(qih->ih_arg);
497 1.1 jmcneill
498 1.1 jmcneill val &= ~TLMM_GPIO_INTR_STATUS_INTR_STATUS;
499 1.1 jmcneill WR4(sc, TLMM_GPIO_INTR_STATUS(pin), val);
500 1.1 jmcneill }
501 1.1 jmcneill }
502 1.1 jmcneill
503 1.1 jmcneill mutex_exit(&sc->sc_lock);
504 1.1 jmcneill
505 1.1 jmcneill return rv;
506 1.1 jmcneill }
507