if_cemac.c revision 1.1.2.2 1 1.1.2.2 skrll /* $NetBSD: if_cemac.c,v 1.1.2.2 2015/04/06 15:18:08 skrll Exp $ */
2 1.1.2.2 skrll
3 1.1.2.2 skrll /*
4 1.1.2.2 skrll * Copyright (c) 2015 Genetec Corporation. All rights reserved.
5 1.1.2.2 skrll * Written by Hashimoto Kenichi for Genetec Corporation.
6 1.1.2.2 skrll *
7 1.1.2.2 skrll * Based on arch/arm/at91/at91emac.c
8 1.1.2.2 skrll *
9 1.1.2.2 skrll * Copyright (c) 2007 Embedtronics Oy
10 1.1.2.2 skrll * All rights reserved.
11 1.1.2.2 skrll *
12 1.1.2.2 skrll * Copyright (c) 2004 Jesse Off
13 1.1.2.2 skrll * All rights reserved.
14 1.1.2.2 skrll *
15 1.1.2.2 skrll * Redistribution and use in source and binary forms, with or without
16 1.1.2.2 skrll * modification, are permitted provided that the following conditions
17 1.1.2.2 skrll * are met:
18 1.1.2.2 skrll * 1. Redistributions of source code must retain the above copyright
19 1.1.2.2 skrll * notice, this list of conditions and the following disclaimer.
20 1.1.2.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
21 1.1.2.2 skrll * notice, this list of conditions and the following disclaimer in the
22 1.1.2.2 skrll * documentation and/or other materials provided with the distribution.
23 1.1.2.2 skrll *
24 1.1.2.2 skrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25 1.1.2.2 skrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26 1.1.2.2 skrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 1.1.2.2 skrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28 1.1.2.2 skrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 1.1.2.2 skrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 1.1.2.2 skrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 1.1.2.2 skrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 1.1.2.2 skrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 1.1.2.2 skrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.1.2.2 skrll * POSSIBILITY OF SUCH DAMAGE.
35 1.1.2.2 skrll */
36 1.1.2.2 skrll
37 1.1.2.2 skrll /*
38 1.1.2.2 skrll * Cadence EMAC/GEM ethernet controller IP driver
39 1.1.2.2 skrll * used by arm/at91, arm/zynq SoC
40 1.1.2.2 skrll */
41 1.1.2.2 skrll
42 1.1.2.2 skrll #include <sys/cdefs.h>
43 1.1.2.2 skrll __KERNEL_RCSID(0, "$NetBSD: if_cemac.c,v 1.1.2.2 2015/04/06 15:18:08 skrll Exp $");
44 1.1.2.2 skrll
45 1.1.2.2 skrll #include <sys/types.h>
46 1.1.2.2 skrll #include <sys/param.h>
47 1.1.2.2 skrll #include <sys/systm.h>
48 1.1.2.2 skrll #include <sys/ioctl.h>
49 1.1.2.2 skrll #include <sys/kernel.h>
50 1.1.2.2 skrll #include <sys/proc.h>
51 1.1.2.2 skrll #include <sys/malloc.h>
52 1.1.2.2 skrll #include <sys/time.h>
53 1.1.2.2 skrll #include <sys/device.h>
54 1.1.2.2 skrll #include <uvm/uvm_extern.h>
55 1.1.2.2 skrll
56 1.1.2.2 skrll #include <sys/bus.h>
57 1.1.2.2 skrll #include <machine/intr.h>
58 1.1.2.2 skrll
59 1.1.2.2 skrll #include <arm/cpufunc.h>
60 1.1.2.2 skrll
61 1.1.2.2 skrll #include <net/if.h>
62 1.1.2.2 skrll #include <net/if_dl.h>
63 1.1.2.2 skrll #include <net/if_types.h>
64 1.1.2.2 skrll #include <net/if_media.h>
65 1.1.2.2 skrll #include <net/if_ether.h>
66 1.1.2.2 skrll
67 1.1.2.2 skrll #include <dev/mii/mii.h>
68 1.1.2.2 skrll #include <dev/mii/miivar.h>
69 1.1.2.2 skrll
70 1.1.2.2 skrll #ifdef INET
71 1.1.2.2 skrll #include <netinet/in.h>
72 1.1.2.2 skrll #include <netinet/in_systm.h>
73 1.1.2.2 skrll #include <netinet/in_var.h>
74 1.1.2.2 skrll #include <netinet/ip.h>
75 1.1.2.2 skrll #include <netinet/if_inarp.h>
76 1.1.2.2 skrll #endif
77 1.1.2.2 skrll
78 1.1.2.2 skrll #ifdef NS
79 1.1.2.2 skrll #include <netns/ns.h>
80 1.1.2.2 skrll #include <netns/ns_if.h>
81 1.1.2.2 skrll #endif
82 1.1.2.2 skrll
83 1.1.2.2 skrll #include <net/bpf.h>
84 1.1.2.2 skrll #include <net/bpfdesc.h>
85 1.1.2.2 skrll
86 1.1.2.2 skrll #ifdef IPKDB_AT91 // @@@
87 1.1.2.2 skrll #include <ipkdb/ipkdb.h>
88 1.1.2.2 skrll #endif
89 1.1.2.2 skrll
90 1.1.2.2 skrll #include <dev/cadence/cemacreg.h>
91 1.1.2.2 skrll #include <dev/cadence/if_cemacvar.h>
92 1.1.2.2 skrll
93 1.1.2.2 skrll #define DEFAULT_MDCDIV 32
94 1.1.2.2 skrll
95 1.1.2.2 skrll #define CEMAC_READ(x) \
96 1.1.2.2 skrll bus_space_read_4(sc->sc_iot, sc->sc_ioh, (x))
97 1.1.2.2 skrll #define CEMAC_WRITE(x, y) \
98 1.1.2.2 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, (x), (y))
99 1.1.2.2 skrll #define CEMAC_GEM_WRITE(x, y) \
100 1.1.2.2 skrll do { \
101 1.1.2.2 skrll if (ISSET(sc->cemac_flags, CEMAC_FLAG_GEM)) \
102 1.1.2.2 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, (GEM_##x), (y)); \
103 1.1.2.2 skrll else \
104 1.1.2.2 skrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, (ETH_##x), (y)); \
105 1.1.2.2 skrll } while(0)
106 1.1.2.2 skrll
107 1.1.2.2 skrll #define RX_QLEN 64
108 1.1.2.2 skrll #define TX_QLEN 2 /* I'm very sorry but that's where we can get */
109 1.1.2.2 skrll
110 1.1.2.2 skrll struct cemac_qmeta {
111 1.1.2.2 skrll struct mbuf *m;
112 1.1.2.2 skrll bus_dmamap_t m_dmamap;
113 1.1.2.2 skrll };
114 1.1.2.2 skrll
115 1.1.2.2 skrll struct cemac_softc {
116 1.1.2.2 skrll device_t sc_dev;
117 1.1.2.2 skrll bus_space_tag_t sc_iot;
118 1.1.2.2 skrll bus_space_handle_t sc_ioh;
119 1.1.2.2 skrll bus_dma_tag_t sc_dmat;
120 1.1.2.2 skrll uint8_t sc_enaddr[ETHER_ADDR_LEN];
121 1.1.2.2 skrll struct ethercom sc_ethercom;
122 1.1.2.2 skrll mii_data_t sc_mii;
123 1.1.2.2 skrll
124 1.1.2.2 skrll void *rbqpage;
125 1.1.2.2 skrll unsigned rbqlen;
126 1.1.2.2 skrll bus_addr_t rbqpage_dsaddr;
127 1.1.2.2 skrll bus_dmamap_t rbqpage_dmamap;
128 1.1.2.2 skrll void *tbqpage;
129 1.1.2.2 skrll unsigned tbqlen;
130 1.1.2.2 skrll bus_addr_t tbqpage_dsaddr;
131 1.1.2.2 skrll bus_dmamap_t tbqpage_dmamap;
132 1.1.2.2 skrll
133 1.1.2.2 skrll volatile struct eth_dsc *RDSC;
134 1.1.2.2 skrll int rxqi;
135 1.1.2.2 skrll struct cemac_qmeta rxq[RX_QLEN];
136 1.1.2.2 skrll volatile struct eth_dsc *TDSC;
137 1.1.2.2 skrll int txqi, txqc;
138 1.1.2.2 skrll struct cemac_qmeta txq[TX_QLEN];
139 1.1.2.2 skrll callout_t cemac_tick_ch;
140 1.1.2.2 skrll
141 1.1.2.2 skrll int cemac_flags;
142 1.1.2.2 skrll };
143 1.1.2.2 skrll
144 1.1.2.2 skrll static void cemac_init(struct cemac_softc *);
145 1.1.2.2 skrll static int cemac_gctx(struct cemac_softc *);
146 1.1.2.2 skrll static int cemac_mediachange(struct ifnet *);
147 1.1.2.2 skrll static void cemac_mediastatus(struct ifnet *, struct ifmediareq *);
148 1.1.2.2 skrll static int cemac_mii_readreg(device_t, int, int);
149 1.1.2.2 skrll static void cemac_mii_writereg(device_t, int, int, int);
150 1.1.2.2 skrll static void cemac_statchg(struct ifnet *);
151 1.1.2.2 skrll static void cemac_tick(void *);
152 1.1.2.2 skrll static int cemac_ifioctl(struct ifnet *, u_long, void *);
153 1.1.2.2 skrll static void cemac_ifstart(struct ifnet *);
154 1.1.2.2 skrll static void cemac_ifwatchdog(struct ifnet *);
155 1.1.2.2 skrll static int cemac_ifinit(struct ifnet *);
156 1.1.2.2 skrll static void cemac_ifstop(struct ifnet *, int);
157 1.1.2.2 skrll static void cemac_setaddr(struct ifnet *);
158 1.1.2.2 skrll
159 1.1.2.2 skrll #ifdef CEMAC_DEBUG
160 1.1.2.2 skrll int cemac_debug = CEMAC_DEBUG;
161 1.1.2.2 skrll #define DPRINTFN(n,fmt) if (cemac_debug >= (n)) printf fmt
162 1.1.2.2 skrll #else
163 1.1.2.2 skrll #define DPRINTFN(n,fmt)
164 1.1.2.2 skrll #endif
165 1.1.2.2 skrll
166 1.1.2.2 skrll CFATTACH_DECL_NEW(cemac, sizeof(struct cemac_softc),
167 1.1.2.2 skrll cemac_match, cemac_attach, NULL, NULL);
168 1.1.2.2 skrll
169 1.1.2.2 skrll int
170 1.1.2.2 skrll cemac_match_common(device_t parent, cfdata_t match, void *aux)
171 1.1.2.2 skrll {
172 1.1.2.2 skrll if (strcmp(match->cf_name, "cemac") == 0)
173 1.1.2.2 skrll return 1;
174 1.1.2.2 skrll return 0;
175 1.1.2.2 skrll }
176 1.1.2.2 skrll
177 1.1.2.2 skrll void
178 1.1.2.2 skrll cemac_attach_common(device_t self, bus_space_tag_t iot,
179 1.1.2.2 skrll bus_space_handle_t ioh, bus_dma_tag_t dmat, int flags)
180 1.1.2.2 skrll {
181 1.1.2.2 skrll struct cemac_softc *sc = device_private(self);
182 1.1.2.2 skrll prop_data_t enaddr;
183 1.1.2.2 skrll uint32_t u;
184 1.1.2.2 skrll
185 1.1.2.2 skrll
186 1.1.2.2 skrll sc->sc_dev = self;
187 1.1.2.2 skrll sc->sc_ioh = ioh;
188 1.1.2.2 skrll sc->sc_iot = iot;
189 1.1.2.2 skrll sc->sc_dmat = dmat;
190 1.1.2.2 skrll sc->cemac_flags = flags;
191 1.1.2.2 skrll
192 1.1.2.2 skrll aprint_naive("\n");
193 1.1.2.2 skrll if (ISSET(sc->cemac_flags, CEMAC_FLAG_GEM))
194 1.1.2.2 skrll aprint_normal(": Cadence Gigabit Ethernet Controller\n");
195 1.1.2.2 skrll else
196 1.1.2.2 skrll aprint_normal(": Cadence Ethernet Controller\n");
197 1.1.2.2 skrll
198 1.1.2.2 skrll /* configure emac: */
199 1.1.2.2 skrll CEMAC_WRITE(ETH_CTL, 0); // disable everything
200 1.1.2.2 skrll CEMAC_WRITE(ETH_IDR, -1); // disable interrupts
201 1.1.2.2 skrll CEMAC_WRITE(ETH_RBQP, 0); // clear receive
202 1.1.2.2 skrll CEMAC_WRITE(ETH_TBQP, 0); // clear transmit
203 1.1.2.2 skrll if (ISSET(sc->cemac_flags, CEMAC_FLAG_GEM))
204 1.1.2.2 skrll CEMAC_WRITE(ETH_CFG,
205 1.1.2.2 skrll GEM_CFG_CLK_64 | GEM_CFG_GEN | ETH_CFG_SPD | ETH_CFG_FD);
206 1.1.2.2 skrll else
207 1.1.2.2 skrll CEMAC_WRITE(ETH_CFG,
208 1.1.2.2 skrll ETH_CFG_CLK_32 | ETH_CFG_SPD | ETH_CFG_FD | ETH_CFG_BIG);
209 1.1.2.2 skrll //CEMAC_WRITE(ETH_TCR, 0); // send nothing
210 1.1.2.2 skrll //(void)CEMAC_READ(ETH_ISR);
211 1.1.2.2 skrll u = CEMAC_READ(ETH_TSR);
212 1.1.2.2 skrll CEMAC_WRITE(ETH_TSR, (u & (ETH_TSR_UND | ETH_TSR_COMP | ETH_TSR_BNQ
213 1.1.2.2 skrll | ETH_TSR_IDLE | ETH_TSR_RLE
214 1.1.2.2 skrll | ETH_TSR_COL|ETH_TSR_OVR)));
215 1.1.2.2 skrll u = CEMAC_READ(ETH_RSR);
216 1.1.2.2 skrll CEMAC_WRITE(ETH_RSR, (u & (ETH_RSR_OVR|ETH_RSR_REC|ETH_RSR_BNA)));
217 1.1.2.2 skrll
218 1.1.2.2 skrll /* Fetch the Ethernet address from property if set. */
219 1.1.2.2 skrll enaddr = prop_dictionary_get(device_properties(self), "mac-address");
220 1.1.2.2 skrll
221 1.1.2.2 skrll if (enaddr != NULL) {
222 1.1.2.2 skrll KASSERT(prop_object_type(enaddr) == PROP_TYPE_DATA);
223 1.1.2.2 skrll KASSERT(prop_data_size(enaddr) == ETHER_ADDR_LEN);
224 1.1.2.2 skrll memcpy(sc->sc_enaddr, prop_data_data_nocopy(enaddr),
225 1.1.2.2 skrll ETHER_ADDR_LEN);
226 1.1.2.2 skrll } else {
227 1.1.2.2 skrll static const uint8_t hardcoded[ETHER_ADDR_LEN] = {
228 1.1.2.2 skrll 0x00, 0x0d, 0x10, 0x81, 0x0c, 0x94
229 1.1.2.2 skrll };
230 1.1.2.2 skrll memcpy(sc->sc_enaddr, hardcoded, ETHER_ADDR_LEN);
231 1.1.2.2 skrll }
232 1.1.2.2 skrll
233 1.1.2.2 skrll cemac_init(sc);
234 1.1.2.2 skrll }
235 1.1.2.2 skrll
236 1.1.2.2 skrll static int
237 1.1.2.2 skrll cemac_gctx(struct cemac_softc *sc)
238 1.1.2.2 skrll {
239 1.1.2.2 skrll struct ifnet * ifp = &sc->sc_ethercom.ec_if;
240 1.1.2.2 skrll uint32_t tsr;
241 1.1.2.2 skrll
242 1.1.2.2 skrll tsr = CEMAC_READ(ETH_TSR);
243 1.1.2.2 skrll if (!ISSET(sc->cemac_flags, CEMAC_FLAG_GEM)) {
244 1.1.2.2 skrll // no space left
245 1.1.2.2 skrll if (!(tsr & ETH_TSR_BNQ))
246 1.1.2.2 skrll return 0;
247 1.1.2.2 skrll } else {
248 1.1.2.2 skrll if (tsr & GEM_TSR_TXGO)
249 1.1.2.2 skrll return 0;
250 1.1.2.2 skrll }
251 1.1.2.2 skrll CEMAC_WRITE(ETH_TSR, tsr);
252 1.1.2.2 skrll
253 1.1.2.2 skrll // free sent frames
254 1.1.2.2 skrll while (sc->txqc > (ISSET(sc->cemac_flags, CEMAC_FLAG_GEM) ? 0 :
255 1.1.2.2 skrll (tsr & ETH_TSR_IDLE ? 0 : 1))) {
256 1.1.2.2 skrll int bi = sc->txqi % TX_QLEN;
257 1.1.2.2 skrll
258 1.1.2.2 skrll DPRINTFN(3,("%s: TDSC[%i].Addr 0x%08x\n",
259 1.1.2.2 skrll __FUNCTION__, bi, sc->TDSC[bi].Addr));
260 1.1.2.2 skrll DPRINTFN(3,("%s: TDSC[%i].Info 0x%08x\n",
261 1.1.2.2 skrll __FUNCTION__, bi, sc->TDSC[bi].Info));
262 1.1.2.2 skrll
263 1.1.2.2 skrll bus_dmamap_sync(sc->sc_dmat, sc->txq[bi].m_dmamap, 0,
264 1.1.2.2 skrll sc->txq[bi].m->m_pkthdr.len, BUS_DMASYNC_POSTWRITE);
265 1.1.2.2 skrll bus_dmamap_unload(sc->sc_dmat, sc->txq[bi].m_dmamap);
266 1.1.2.2 skrll m_freem(sc->txq[bi].m);
267 1.1.2.2 skrll DPRINTFN(2,("%s: freed idx #%i mbuf %p (txqc=%i)\n",
268 1.1.2.2 skrll __FUNCTION__, bi, sc->txq[bi].m, sc->txqc));
269 1.1.2.2 skrll sc->txq[bi].m = NULL;
270 1.1.2.2 skrll sc->txqi = (bi + 1) % TX_QLEN;
271 1.1.2.2 skrll sc->txqc--;
272 1.1.2.2 skrll }
273 1.1.2.2 skrll
274 1.1.2.2 skrll // mark we're free
275 1.1.2.2 skrll if (ifp->if_flags & IFF_OACTIVE) {
276 1.1.2.2 skrll ifp->if_flags &= ~IFF_OACTIVE;
277 1.1.2.2 skrll /* Disable transmit-buffer-free interrupt */
278 1.1.2.2 skrll /*CEMAC_WRITE(ETH_IDR, ETH_ISR_TBRE);*/
279 1.1.2.2 skrll }
280 1.1.2.2 skrll
281 1.1.2.2 skrll return 1;
282 1.1.2.2 skrll }
283 1.1.2.2 skrll
284 1.1.2.2 skrll int
285 1.1.2.2 skrll cemac_intr(void *arg)
286 1.1.2.2 skrll {
287 1.1.2.2 skrll struct cemac_softc *sc = (struct cemac_softc *)arg;
288 1.1.2.2 skrll struct ifnet * ifp = &sc->sc_ethercom.ec_if;
289 1.1.2.2 skrll uint32_t imr, isr, ctl;
290 1.1.2.2 skrll #ifdef CEMAC_DEBUG
291 1.1.2.2 skrll uint32_t rsr;
292 1.1.2.2 skrll #endif
293 1.1.2.2 skrll int bi;
294 1.1.2.2 skrll
295 1.1.2.2 skrll imr = ~CEMAC_READ(ETH_IMR);
296 1.1.2.2 skrll if (!(imr & (ETH_ISR_RCOM|ETH_ISR_TBRE|ETH_ISR_TIDLE|ETH_ISR_RBNA|ETH_ISR_ROVR|ETH_ISR_TCOM))) {
297 1.1.2.2 skrll // interrupt not enabled, can't be us
298 1.1.2.2 skrll return 0;
299 1.1.2.2 skrll }
300 1.1.2.2 skrll
301 1.1.2.2 skrll isr = CEMAC_READ(ETH_ISR);
302 1.1.2.2 skrll CEMAC_WRITE(ETH_ISR, isr);
303 1.1.2.2 skrll isr &= imr;
304 1.1.2.2 skrll #ifdef CEMAC_DEBUG
305 1.1.2.2 skrll rsr = CEMAC_READ(ETH_RSR); // get receive status register
306 1.1.2.2 skrll #endif
307 1.1.2.2 skrll DPRINTFN(2, ("%s: isr=0x%08X rsr=0x%08X imr=0x%08X\n", __FUNCTION__, isr, rsr, imr));
308 1.1.2.2 skrll
309 1.1.2.2 skrll if (isr & ETH_ISR_RBNA) { // out of receive buffers
310 1.1.2.2 skrll CEMAC_WRITE(ETH_RSR, ETH_RSR_BNA); // clear interrupt
311 1.1.2.2 skrll ctl = CEMAC_READ(ETH_CTL); // get current control register value
312 1.1.2.2 skrll CEMAC_WRITE(ETH_CTL, ctl & ~ETH_CTL_RE); // disable receiver
313 1.1.2.2 skrll CEMAC_WRITE(ETH_RSR, ETH_RSR_BNA); // clear BNA bit
314 1.1.2.2 skrll CEMAC_WRITE(ETH_CTL, ctl | ETH_CTL_RE); // re-enable receiver
315 1.1.2.2 skrll ifp->if_ierrors++;
316 1.1.2.2 skrll ifp->if_ipackets++;
317 1.1.2.2 skrll DPRINTFN(1,("%s: out of receive buffers\n", __FUNCTION__));
318 1.1.2.2 skrll }
319 1.1.2.2 skrll if (isr & ETH_ISR_ROVR) {
320 1.1.2.2 skrll CEMAC_WRITE(ETH_RSR, ETH_RSR_OVR); // clear interrupt
321 1.1.2.2 skrll ifp->if_ierrors++;
322 1.1.2.2 skrll ifp->if_ipackets++;
323 1.1.2.2 skrll DPRINTFN(1,("%s: receive overrun\n", __FUNCTION__));
324 1.1.2.2 skrll }
325 1.1.2.2 skrll
326 1.1.2.2 skrll if (isr & ETH_ISR_RCOM) { // packet has been received!
327 1.1.2.2 skrll uint32_t nfo;
328 1.1.2.2 skrll DPRINTFN(2,("#2 RDSC[%i].INFO=0x%08X\n", sc->rxqi % RX_QLEN, sc->RDSC[sc->rxqi % RX_QLEN].Info));
329 1.1.2.2 skrll while (sc->RDSC[(bi = sc->rxqi % RX_QLEN)].Addr & ETH_RDSC_F_USED) {
330 1.1.2.2 skrll int fl;
331 1.1.2.2 skrll struct mbuf *m;
332 1.1.2.2 skrll
333 1.1.2.2 skrll nfo = sc->RDSC[bi].Info;
334 1.1.2.2 skrll fl = (nfo & ETH_RDSC_I_LEN) - 4;
335 1.1.2.2 skrll DPRINTFN(2,("## nfo=0x%08X\n", nfo));
336 1.1.2.2 skrll
337 1.1.2.2 skrll MGETHDR(m, M_DONTWAIT, MT_DATA);
338 1.1.2.2 skrll if (m != NULL) MCLGET(m, M_DONTWAIT);
339 1.1.2.2 skrll if (m != NULL && (m->m_flags & M_EXT)) {
340 1.1.2.2 skrll bus_dmamap_sync(sc->sc_dmat, sc->rxq[bi].m_dmamap, 0,
341 1.1.2.2 skrll MCLBYTES, BUS_DMASYNC_POSTREAD);
342 1.1.2.2 skrll bus_dmamap_unload(sc->sc_dmat,
343 1.1.2.2 skrll sc->rxq[bi].m_dmamap);
344 1.1.2.2 skrll sc->rxq[bi].m->m_pkthdr.rcvif = ifp;
345 1.1.2.2 skrll sc->rxq[bi].m->m_pkthdr.len =
346 1.1.2.2 skrll sc->rxq[bi].m->m_len = fl;
347 1.1.2.2 skrll bpf_mtap(ifp, sc->rxq[bi].m);
348 1.1.2.2 skrll DPRINTFN(2,("received %u bytes packet\n", fl));
349 1.1.2.2 skrll (*ifp->if_input)(ifp, sc->rxq[bi].m);
350 1.1.2.2 skrll if (mtod(m, intptr_t) & 3)
351 1.1.2.2 skrll m_adj(m, mtod(m, intptr_t) & 3);
352 1.1.2.2 skrll sc->rxq[bi].m = m;
353 1.1.2.2 skrll bus_dmamap_load(sc->sc_dmat,
354 1.1.2.2 skrll sc->rxq[bi].m_dmamap,
355 1.1.2.2 skrll m->m_ext.ext_buf, MCLBYTES,
356 1.1.2.2 skrll NULL, BUS_DMA_NOWAIT);
357 1.1.2.2 skrll bus_dmamap_sync(sc->sc_dmat, sc->rxq[bi].m_dmamap, 0,
358 1.1.2.2 skrll MCLBYTES, BUS_DMASYNC_PREREAD);
359 1.1.2.2 skrll sc->RDSC[bi].Info = 0;
360 1.1.2.2 skrll sc->RDSC[bi].Addr =
361 1.1.2.2 skrll sc->rxq[bi].m_dmamap->dm_segs[0].ds_addr
362 1.1.2.2 skrll | (bi == (RX_QLEN-1) ? ETH_RDSC_F_WRAP : 0);
363 1.1.2.2 skrll } else {
364 1.1.2.2 skrll /* Drop packets until we can get replacement
365 1.1.2.2 skrll * empty mbufs for the RXDQ.
366 1.1.2.2 skrll */
367 1.1.2.2 skrll if (m != NULL)
368 1.1.2.2 skrll m_freem(m);
369 1.1.2.2 skrll ifp->if_ierrors++;
370 1.1.2.2 skrll }
371 1.1.2.2 skrll sc->rxqi++;
372 1.1.2.2 skrll }
373 1.1.2.2 skrll }
374 1.1.2.2 skrll
375 1.1.2.2 skrll if (cemac_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0)
376 1.1.2.2 skrll cemac_ifstart(ifp);
377 1.1.2.2 skrll #if 0 // reloop
378 1.1.2.2 skrll irq = CEMAC_READ(IntStsC);
379 1.1.2.2 skrll if ((irq & (IntSts_RxSQ|IntSts_ECI)) != 0)
380 1.1.2.2 skrll goto begin;
381 1.1.2.2 skrll #endif
382 1.1.2.2 skrll
383 1.1.2.2 skrll return (1);
384 1.1.2.2 skrll }
385 1.1.2.2 skrll
386 1.1.2.2 skrll
387 1.1.2.2 skrll static void
388 1.1.2.2 skrll cemac_init(struct cemac_softc *sc)
389 1.1.2.2 skrll {
390 1.1.2.2 skrll bus_dma_segment_t segs;
391 1.1.2.2 skrll int rsegs, err, i;
392 1.1.2.2 skrll struct ifnet * ifp = &sc->sc_ethercom.ec_if;
393 1.1.2.2 skrll uint32_t u;
394 1.1.2.2 skrll #if 0
395 1.1.2.2 skrll int mdcdiv = DEFAULT_MDCDIV;
396 1.1.2.2 skrll #endif
397 1.1.2.2 skrll
398 1.1.2.2 skrll callout_init(&sc->cemac_tick_ch, 0);
399 1.1.2.2 skrll
400 1.1.2.2 skrll // ok...
401 1.1.2.2 skrll CEMAC_WRITE(ETH_CTL, ETH_CTL_MPE); // disable everything
402 1.1.2.2 skrll CEMAC_WRITE(ETH_IDR, -1); // disable interrupts
403 1.1.2.2 skrll CEMAC_WRITE(ETH_RBQP, 0); // clear receive
404 1.1.2.2 skrll CEMAC_WRITE(ETH_TBQP, 0); // clear transmit
405 1.1.2.2 skrll if (ISSET(sc->cemac_flags, CEMAC_FLAG_GEM))
406 1.1.2.2 skrll CEMAC_WRITE(ETH_CFG,
407 1.1.2.2 skrll GEM_CFG_CLK_64 | ETH_CFG_SPD | ETH_CFG_FD | ETH_CFG_BIG);
408 1.1.2.2 skrll else
409 1.1.2.2 skrll CEMAC_WRITE(ETH_CFG,
410 1.1.2.2 skrll ETH_CFG_CLK_32 | ETH_CFG_SPD | ETH_CFG_FD | ETH_CFG_BIG);
411 1.1.2.2 skrll if (ISSET(sc->cemac_flags, CEMAC_FLAG_GEM)) {
412 1.1.2.2 skrll CEMAC_WRITE(GEM_DMA_CFG,
413 1.1.2.2 skrll __SHIFTIN((MCLBYTES + 63) / 64, GEM_DMA_CFG_RX_BUF_SIZE) |
414 1.1.2.2 skrll __SHIFTIN(3, GEM_DMA_CFG_RX_PKTBUF_MEMSZ_SEL) |
415 1.1.2.2 skrll GEM_DMA_CFG_TX_PKTBUF_MEMSZ_SEL |
416 1.1.2.2 skrll __SHIFTIN(16, GEM_DMA_CFG_AHB_FIXED_BURST_LEN) |
417 1.1.2.2 skrll GEM_DMA_CFG_DISC_WHEN_NO_AHB);
418 1.1.2.2 skrll }
419 1.1.2.2 skrll // CEMAC_WRITE(ETH_TCR, 0); // send nothing
420 1.1.2.2 skrll // (void)CEMAC_READ(ETH_ISR);
421 1.1.2.2 skrll u = CEMAC_READ(ETH_TSR);
422 1.1.2.2 skrll CEMAC_WRITE(ETH_TSR, (u & (ETH_TSR_UND | ETH_TSR_COMP | ETH_TSR_BNQ
423 1.1.2.2 skrll | ETH_TSR_IDLE | ETH_TSR_RLE
424 1.1.2.2 skrll | ETH_TSR_COL|ETH_TSR_OVR)));
425 1.1.2.2 skrll u = CEMAC_READ(ETH_RSR);
426 1.1.2.2 skrll CEMAC_WRITE(ETH_RSR, (u & (ETH_RSR_OVR|ETH_RSR_REC|ETH_RSR_BNA)));
427 1.1.2.2 skrll
428 1.1.2.2 skrll #if 0
429 1.1.2.2 skrll if (device_cfdata(sc->sc_dev)->cf_flags)
430 1.1.2.2 skrll mdcdiv = device_cfdata(sc->sc_dev)->cf_flags;
431 1.1.2.2 skrll #endif
432 1.1.2.2 skrll /* set ethernet address */
433 1.1.2.2 skrll CEMAC_GEM_WRITE(SA1L, (sc->sc_enaddr[3] << 24)
434 1.1.2.2 skrll | (sc->sc_enaddr[2] << 16) | (sc->sc_enaddr[1] << 8)
435 1.1.2.2 skrll | (sc->sc_enaddr[0]));
436 1.1.2.2 skrll CEMAC_GEM_WRITE(SA1H, (sc->sc_enaddr[5] << 8)
437 1.1.2.2 skrll | (sc->sc_enaddr[4]));
438 1.1.2.2 skrll CEMAC_GEM_WRITE(SA2L, 0);
439 1.1.2.2 skrll CEMAC_GEM_WRITE(SA2H, 0);
440 1.1.2.2 skrll CEMAC_GEM_WRITE(SA3L, 0);
441 1.1.2.2 skrll CEMAC_GEM_WRITE(SA3H, 0);
442 1.1.2.2 skrll CEMAC_GEM_WRITE(SA4L, 0);
443 1.1.2.2 skrll CEMAC_GEM_WRITE(SA4H, 0);
444 1.1.2.2 skrll
445 1.1.2.2 skrll /* Allocate a page of memory for receive queue descriptors */
446 1.1.2.2 skrll sc->rbqlen = (ETH_DSC_SIZE * (RX_QLEN + 1) * 2 + PAGE_SIZE - 1) / PAGE_SIZE;
447 1.1.2.2 skrll sc->rbqlen *= PAGE_SIZE;
448 1.1.2.2 skrll DPRINTFN(1,("%s: rbqlen=%i\n", __FUNCTION__, sc->rbqlen));
449 1.1.2.2 skrll
450 1.1.2.2 skrll err = bus_dmamem_alloc(sc->sc_dmat, sc->rbqlen, 0,
451 1.1.2.2 skrll MAX(16384, PAGE_SIZE), // see EMAC errata why forced to 16384 byte boundary
452 1.1.2.2 skrll &segs, 1, &rsegs, BUS_DMA_WAITOK);
453 1.1.2.2 skrll if (err == 0) {
454 1.1.2.2 skrll DPRINTFN(1,("%s: -> bus_dmamem_map\n", __FUNCTION__));
455 1.1.2.2 skrll err = bus_dmamem_map(sc->sc_dmat, &segs, 1, sc->rbqlen,
456 1.1.2.2 skrll &sc->rbqpage, (BUS_DMA_WAITOK|BUS_DMA_COHERENT));
457 1.1.2.2 skrll }
458 1.1.2.2 skrll if (err == 0) {
459 1.1.2.2 skrll DPRINTFN(1,("%s: -> bus_dmamap_create\n", __FUNCTION__));
460 1.1.2.2 skrll err = bus_dmamap_create(sc->sc_dmat, sc->rbqlen, 1,
461 1.1.2.2 skrll sc->rbqlen, MAX(16384, PAGE_SIZE), BUS_DMA_WAITOK,
462 1.1.2.2 skrll &sc->rbqpage_dmamap);
463 1.1.2.2 skrll }
464 1.1.2.2 skrll if (err == 0) {
465 1.1.2.2 skrll DPRINTFN(1,("%s: -> bus_dmamap_load\n", __FUNCTION__));
466 1.1.2.2 skrll err = bus_dmamap_load(sc->sc_dmat, sc->rbqpage_dmamap,
467 1.1.2.2 skrll sc->rbqpage, sc->rbqlen, NULL, BUS_DMA_WAITOK);
468 1.1.2.2 skrll }
469 1.1.2.2 skrll if (err != 0)
470 1.1.2.2 skrll panic("%s: Cannot get DMA memory", device_xname(sc->sc_dev));
471 1.1.2.2 skrll
472 1.1.2.2 skrll sc->rbqpage_dsaddr = sc->rbqpage_dmamap->dm_segs[0].ds_addr;
473 1.1.2.2 skrll memset(sc->rbqpage, 0, sc->rbqlen);
474 1.1.2.2 skrll
475 1.1.2.2 skrll /* Allocate a page of memory for transmit queue descriptors */
476 1.1.2.2 skrll sc->tbqlen = (ETH_DSC_SIZE * (TX_QLEN + 1) * 2 + PAGE_SIZE - 1) / PAGE_SIZE;
477 1.1.2.2 skrll sc->tbqlen *= PAGE_SIZE;
478 1.1.2.2 skrll DPRINTFN(1,("%s: tbqlen=%i\n", __FUNCTION__, sc->tbqlen));
479 1.1.2.2 skrll
480 1.1.2.2 skrll err = bus_dmamem_alloc(sc->sc_dmat, sc->tbqlen, 0,
481 1.1.2.2 skrll MAX(16384, PAGE_SIZE), // see EMAC errata why forced to 16384 byte boundary
482 1.1.2.2 skrll &segs, 1, &rsegs, BUS_DMA_WAITOK);
483 1.1.2.2 skrll if (err == 0) {
484 1.1.2.2 skrll DPRINTFN(1,("%s: -> bus_dmamem_map\n", __FUNCTION__));
485 1.1.2.2 skrll err = bus_dmamem_map(sc->sc_dmat, &segs, 1, sc->tbqlen,
486 1.1.2.2 skrll &sc->tbqpage, (BUS_DMA_WAITOK|BUS_DMA_COHERENT));
487 1.1.2.2 skrll }
488 1.1.2.2 skrll if (err == 0) {
489 1.1.2.2 skrll DPRINTFN(1,("%s: -> bus_dmamap_create\n", __FUNCTION__));
490 1.1.2.2 skrll err = bus_dmamap_create(sc->sc_dmat, sc->tbqlen, 1,
491 1.1.2.2 skrll sc->tbqlen, MAX(16384, PAGE_SIZE), BUS_DMA_WAITOK,
492 1.1.2.2 skrll &sc->tbqpage_dmamap);
493 1.1.2.2 skrll }
494 1.1.2.2 skrll if (err == 0) {
495 1.1.2.2 skrll DPRINTFN(1,("%s: -> bus_dmamap_load\n", __FUNCTION__));
496 1.1.2.2 skrll err = bus_dmamap_load(sc->sc_dmat, sc->tbqpage_dmamap,
497 1.1.2.2 skrll sc->tbqpage, sc->tbqlen, NULL, BUS_DMA_WAITOK);
498 1.1.2.2 skrll }
499 1.1.2.2 skrll if (err != 0)
500 1.1.2.2 skrll panic("%s: Cannot get DMA memory", device_xname(sc->sc_dev));
501 1.1.2.2 skrll
502 1.1.2.2 skrll sc->tbqpage_dsaddr = sc->tbqpage_dmamap->dm_segs[0].ds_addr;
503 1.1.2.2 skrll memset(sc->tbqpage, 0, sc->tbqlen);
504 1.1.2.2 skrll
505 1.1.2.2 skrll /* Set up pointers to start of each queue in kernel addr space.
506 1.1.2.2 skrll * Each descriptor queue or status queue entry uses 2 words
507 1.1.2.2 skrll */
508 1.1.2.2 skrll sc->RDSC = (void *)sc->rbqpage;
509 1.1.2.2 skrll sc->TDSC = (void *)sc->tbqpage;
510 1.1.2.2 skrll
511 1.1.2.2 skrll /* init TX queue */
512 1.1.2.2 skrll for (i = 0; i < TX_QLEN; i++) {
513 1.1.2.2 skrll sc->TDSC[i].Addr = 0;
514 1.1.2.2 skrll sc->TDSC[i].Info = ETH_TDSC_I_USED |
515 1.1.2.2 skrll (i == (TX_QLEN - 1) ? ETH_TDSC_I_WRAP : 0);
516 1.1.2.2 skrll }
517 1.1.2.2 skrll
518 1.1.2.2 skrll /* Populate the RXQ with mbufs */
519 1.1.2.2 skrll sc->rxqi = 0;
520 1.1.2.2 skrll for(i = 0; i < RX_QLEN; i++) {
521 1.1.2.2 skrll struct mbuf *m;
522 1.1.2.2 skrll
523 1.1.2.2 skrll err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, PAGE_SIZE,
524 1.1.2.2 skrll BUS_DMA_WAITOK, &sc->rxq[i].m_dmamap);
525 1.1.2.2 skrll if (err) {
526 1.1.2.2 skrll panic("%s: dmamap_create failed: %i\n", __FUNCTION__, err);
527 1.1.2.2 skrll }
528 1.1.2.2 skrll MGETHDR(m, M_WAIT, MT_DATA);
529 1.1.2.2 skrll MCLGET(m, M_WAIT);
530 1.1.2.2 skrll sc->rxq[i].m = m;
531 1.1.2.2 skrll if (mtod(m, intptr_t) & 3) {
532 1.1.2.2 skrll m_adj(m, mtod(m, intptr_t) & 3);
533 1.1.2.2 skrll }
534 1.1.2.2 skrll err = bus_dmamap_load(sc->sc_dmat, sc->rxq[i].m_dmamap,
535 1.1.2.2 skrll m->m_ext.ext_buf, MCLBYTES, NULL,
536 1.1.2.2 skrll BUS_DMA_WAITOK);
537 1.1.2.2 skrll if (err) {
538 1.1.2.2 skrll panic("%s: dmamap_load failed: %i\n", __FUNCTION__, err);
539 1.1.2.2 skrll }
540 1.1.2.2 skrll sc->RDSC[i].Addr = sc->rxq[i].m_dmamap->dm_segs[0].ds_addr
541 1.1.2.2 skrll | (i == (RX_QLEN-1) ? ETH_RDSC_F_WRAP : 0);
542 1.1.2.2 skrll sc->RDSC[i].Info = 0;
543 1.1.2.2 skrll bus_dmamap_sync(sc->sc_dmat, sc->rxq[i].m_dmamap, 0,
544 1.1.2.2 skrll MCLBYTES, BUS_DMASYNC_PREREAD);
545 1.1.2.2 skrll }
546 1.1.2.2 skrll
547 1.1.2.2 skrll /* prepare transmit queue */
548 1.1.2.2 skrll for (i = 0; i < TX_QLEN; i++) {
549 1.1.2.2 skrll err = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1, MCLBYTES, 0,
550 1.1.2.2 skrll (BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW),
551 1.1.2.2 skrll &sc->txq[i].m_dmamap);
552 1.1.2.2 skrll if (err)
553 1.1.2.2 skrll panic("ARGH #1");
554 1.1.2.2 skrll sc->txq[i].m = NULL;
555 1.1.2.2 skrll }
556 1.1.2.2 skrll
557 1.1.2.2 skrll /* Program each queue's start addr, cur addr, and len registers
558 1.1.2.2 skrll * with the physical addresses.
559 1.1.2.2 skrll */
560 1.1.2.2 skrll CEMAC_WRITE(ETH_RBQP, (uint32_t)sc->rbqpage_dsaddr);
561 1.1.2.2 skrll CEMAC_WRITE(ETH_TBQP, (uint32_t)sc->tbqpage_dsaddr);
562 1.1.2.2 skrll
563 1.1.2.2 skrll /* Divide HCLK by 32 for MDC clock */
564 1.1.2.2 skrll sc->sc_ethercom.ec_mii = &sc->sc_mii;
565 1.1.2.2 skrll sc->sc_mii.mii_ifp = ifp;
566 1.1.2.2 skrll sc->sc_mii.mii_readreg = cemac_mii_readreg;
567 1.1.2.2 skrll sc->sc_mii.mii_writereg = cemac_mii_writereg;
568 1.1.2.2 skrll sc->sc_mii.mii_statchg = cemac_statchg;
569 1.1.2.2 skrll ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, cemac_mediachange,
570 1.1.2.2 skrll cemac_mediastatus);
571 1.1.2.2 skrll mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
572 1.1.2.2 skrll MII_OFFSET_ANY, 0);
573 1.1.2.2 skrll ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
574 1.1.2.2 skrll
575 1.1.2.2 skrll #if 0
576 1.1.2.2 skrll // enable / disable interrupts
577 1.1.2.2 skrll CEMAC_WRITE(ETH_IDR, -1);
578 1.1.2.2 skrll CEMAC_WRITE(ETH_IER, ETH_ISR_RCOM | ETH_ISR_TBRE | ETH_ISR_TIDLE
579 1.1.2.2 skrll | ETH_ISR_RBNA | ETH_ISR_ROVR | ETH_ISR_TCOM);
580 1.1.2.2 skrll // (void)CEMAC_READ(ETH_ISR); // why
581 1.1.2.2 skrll
582 1.1.2.2 skrll // enable transmitter / receiver
583 1.1.2.2 skrll CEMAC_WRITE(ETH_CTL, ETH_CTL_TE | ETH_CTL_RE | ETH_CTL_ISR
584 1.1.2.2 skrll | ETH_CTL_CSR | ETH_CTL_MPE);
585 1.1.2.2 skrll #endif
586 1.1.2.2 skrll /*
587 1.1.2.2 skrll * We can support 802.1Q VLAN-sized frames.
588 1.1.2.2 skrll */
589 1.1.2.2 skrll sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
590 1.1.2.2 skrll
591 1.1.2.2 skrll strcpy(ifp->if_xname, device_xname(sc->sc_dev));
592 1.1.2.2 skrll ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
593 1.1.2.2 skrll ifp->if_ioctl = cemac_ifioctl;
594 1.1.2.2 skrll ifp->if_start = cemac_ifstart;
595 1.1.2.2 skrll ifp->if_watchdog = cemac_ifwatchdog;
596 1.1.2.2 skrll ifp->if_init = cemac_ifinit;
597 1.1.2.2 skrll ifp->if_stop = cemac_ifstop;
598 1.1.2.2 skrll ifp->if_timer = 0;
599 1.1.2.2 skrll ifp->if_softc = sc;
600 1.1.2.2 skrll IFQ_SET_READY(&ifp->if_snd);
601 1.1.2.2 skrll if_attach(ifp);
602 1.1.2.2 skrll ether_ifattach(ifp, (sc)->sc_enaddr);
603 1.1.2.2 skrll }
604 1.1.2.2 skrll
605 1.1.2.2 skrll static int
606 1.1.2.2 skrll cemac_mediachange(struct ifnet *ifp)
607 1.1.2.2 skrll {
608 1.1.2.2 skrll if (ifp->if_flags & IFF_UP)
609 1.1.2.2 skrll cemac_ifinit(ifp);
610 1.1.2.2 skrll return (0);
611 1.1.2.2 skrll }
612 1.1.2.2 skrll
613 1.1.2.2 skrll static void
614 1.1.2.2 skrll cemac_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
615 1.1.2.2 skrll {
616 1.1.2.2 skrll struct cemac_softc *sc = ifp->if_softc;
617 1.1.2.2 skrll
618 1.1.2.2 skrll mii_pollstat(&sc->sc_mii);
619 1.1.2.2 skrll ifmr->ifm_active = sc->sc_mii.mii_media_active;
620 1.1.2.2 skrll ifmr->ifm_status = sc->sc_mii.mii_media_status;
621 1.1.2.2 skrll }
622 1.1.2.2 skrll
623 1.1.2.2 skrll
624 1.1.2.2 skrll static int
625 1.1.2.2 skrll cemac_mii_readreg(device_t self, int phy, int reg)
626 1.1.2.2 skrll {
627 1.1.2.2 skrll struct cemac_softc *sc;
628 1.1.2.2 skrll
629 1.1.2.2 skrll sc = device_private(self);
630 1.1.2.2 skrll
631 1.1.2.2 skrll CEMAC_WRITE(ETH_MAN, (ETH_MAN_HIGH | ETH_MAN_RW_RD
632 1.1.2.2 skrll | ((phy << ETH_MAN_PHYA_SHIFT) & ETH_MAN_PHYA)
633 1.1.2.2 skrll | ((reg << ETH_MAN_REGA_SHIFT) & ETH_MAN_REGA)
634 1.1.2.2 skrll | ETH_MAN_CODE_IEEE802_3));
635 1.1.2.2 skrll while (!(CEMAC_READ(ETH_SR) & ETH_SR_IDLE));
636 1.1.2.2 skrll
637 1.1.2.2 skrll return (CEMAC_READ(ETH_MAN) & ETH_MAN_DATA);
638 1.1.2.2 skrll }
639 1.1.2.2 skrll
640 1.1.2.2 skrll static void
641 1.1.2.2 skrll cemac_mii_writereg(device_t self, int phy, int reg, int val)
642 1.1.2.2 skrll {
643 1.1.2.2 skrll struct cemac_softc *sc;
644 1.1.2.2 skrll
645 1.1.2.2 skrll sc = device_private(self);
646 1.1.2.2 skrll
647 1.1.2.2 skrll CEMAC_WRITE(ETH_MAN, (ETH_MAN_HIGH | ETH_MAN_RW_WR
648 1.1.2.2 skrll | ((phy << ETH_MAN_PHYA_SHIFT) & ETH_MAN_PHYA)
649 1.1.2.2 skrll | ((reg << ETH_MAN_REGA_SHIFT) & ETH_MAN_REGA)
650 1.1.2.2 skrll | ETH_MAN_CODE_IEEE802_3
651 1.1.2.2 skrll | (val & ETH_MAN_DATA)));
652 1.1.2.2 skrll while (!(CEMAC_READ(ETH_SR) & ETH_SR_IDLE)) ;
653 1.1.2.2 skrll }
654 1.1.2.2 skrll
655 1.1.2.2 skrll
656 1.1.2.2 skrll static void
657 1.1.2.2 skrll cemac_statchg(struct ifnet *ifp)
658 1.1.2.2 skrll {
659 1.1.2.2 skrll struct cemac_softc *sc = ifp->if_softc;
660 1.1.2.2 skrll struct mii_data *mii = &sc->sc_mii;
661 1.1.2.2 skrll uint32_t reg;
662 1.1.2.2 skrll
663 1.1.2.2 skrll /*
664 1.1.2.2 skrll * We must keep the MAC and the PHY in sync as
665 1.1.2.2 skrll * to the status of full-duplex!
666 1.1.2.2 skrll */
667 1.1.2.2 skrll reg = CEMAC_READ(ETH_CFG);
668 1.1.2.2 skrll reg &= ~ETH_CFG_FD;
669 1.1.2.2 skrll if (sc->sc_mii.mii_media_active & IFM_FDX)
670 1.1.2.2 skrll reg |= ETH_CFG_FD;
671 1.1.2.2 skrll
672 1.1.2.2 skrll reg &= ~ETH_CFG_SPD;
673 1.1.2.2 skrll if (ISSET(sc->cemac_flags, CEMAC_FLAG_GEM))
674 1.1.2.2 skrll reg &= ~GEM_CFG_GEN;
675 1.1.2.2 skrll switch (IFM_SUBTYPE(mii->mii_media_active)) {
676 1.1.2.2 skrll case IFM_10_T:
677 1.1.2.2 skrll break;
678 1.1.2.2 skrll case IFM_100_TX:
679 1.1.2.2 skrll reg |= ETH_CFG_SPD;
680 1.1.2.2 skrll break;
681 1.1.2.2 skrll case IFM_1000_T:
682 1.1.2.2 skrll reg |= ETH_CFG_SPD | GEM_CFG_GEN;
683 1.1.2.2 skrll break;
684 1.1.2.2 skrll default:
685 1.1.2.2 skrll break;
686 1.1.2.2 skrll }
687 1.1.2.2 skrll CEMAC_WRITE(ETH_CFG, reg);
688 1.1.2.2 skrll }
689 1.1.2.2 skrll
690 1.1.2.2 skrll static void
691 1.1.2.2 skrll cemac_tick(void *arg)
692 1.1.2.2 skrll {
693 1.1.2.2 skrll struct cemac_softc* sc = (struct cemac_softc *)arg;
694 1.1.2.2 skrll struct ifnet * ifp = &sc->sc_ethercom.ec_if;
695 1.1.2.2 skrll int s;
696 1.1.2.2 skrll
697 1.1.2.2 skrll ifp->if_collisions += CEMAC_READ(ETH_SCOL) + CEMAC_READ(ETH_MCOL);
698 1.1.2.2 skrll /* These misses are ok, they will happen if the RAM/CPU can't keep up */
699 1.1.2.2 skrll if (!ISSET(sc->cemac_flags, CEMAC_FLAG_GEM)) {
700 1.1.2.2 skrll uint32_t misses = CEMAC_READ(ETH_DRFC);
701 1.1.2.2 skrll if (misses > 0)
702 1.1.2.2 skrll printf("%s: %d rx misses\n", device_xname(sc->sc_dev), misses);
703 1.1.2.2 skrll }
704 1.1.2.2 skrll
705 1.1.2.2 skrll s = splnet();
706 1.1.2.2 skrll if (cemac_gctx(sc) > 0 && IFQ_IS_EMPTY(&ifp->if_snd) == 0)
707 1.1.2.2 skrll cemac_ifstart(ifp);
708 1.1.2.2 skrll splx(s);
709 1.1.2.2 skrll
710 1.1.2.2 skrll mii_tick(&sc->sc_mii);
711 1.1.2.2 skrll callout_reset(&sc->cemac_tick_ch, hz, cemac_tick, sc);
712 1.1.2.2 skrll }
713 1.1.2.2 skrll
714 1.1.2.2 skrll
715 1.1.2.2 skrll static int
716 1.1.2.2 skrll cemac_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
717 1.1.2.2 skrll {
718 1.1.2.2 skrll struct cemac_softc *sc = ifp->if_softc;
719 1.1.2.2 skrll struct ifreq *ifr = (struct ifreq *)data;
720 1.1.2.2 skrll int s, error;
721 1.1.2.2 skrll
722 1.1.2.2 skrll s = splnet();
723 1.1.2.2 skrll switch(cmd) {
724 1.1.2.2 skrll case SIOCSIFMEDIA:
725 1.1.2.2 skrll case SIOCGIFMEDIA:
726 1.1.2.2 skrll error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
727 1.1.2.2 skrll break;
728 1.1.2.2 skrll default:
729 1.1.2.2 skrll error = ether_ioctl(ifp, cmd, data);
730 1.1.2.2 skrll if (error == ENETRESET) {
731 1.1.2.2 skrll if (ifp->if_flags & IFF_RUNNING)
732 1.1.2.2 skrll cemac_setaddr(ifp);
733 1.1.2.2 skrll error = 0;
734 1.1.2.2 skrll }
735 1.1.2.2 skrll }
736 1.1.2.2 skrll splx(s);
737 1.1.2.2 skrll return error;
738 1.1.2.2 skrll }
739 1.1.2.2 skrll
740 1.1.2.2 skrll static void
741 1.1.2.2 skrll cemac_ifstart(struct ifnet *ifp)
742 1.1.2.2 skrll {
743 1.1.2.2 skrll struct cemac_softc *sc = (struct cemac_softc *)ifp->if_softc;
744 1.1.2.2 skrll struct mbuf *m;
745 1.1.2.2 skrll bus_dma_segment_t *segs;
746 1.1.2.2 skrll int s, bi, err, nsegs;
747 1.1.2.2 skrll
748 1.1.2.2 skrll s = splnet();
749 1.1.2.2 skrll start:
750 1.1.2.2 skrll if (cemac_gctx(sc) == 0) {
751 1.1.2.2 skrll /* Enable transmit-buffer-free interrupt */
752 1.1.2.2 skrll CEMAC_WRITE(ETH_IER, ETH_ISR_TBRE);
753 1.1.2.2 skrll ifp->if_flags |= IFF_OACTIVE;
754 1.1.2.2 skrll ifp->if_timer = 10;
755 1.1.2.2 skrll splx(s);
756 1.1.2.2 skrll return;
757 1.1.2.2 skrll }
758 1.1.2.2 skrll
759 1.1.2.2 skrll ifp->if_timer = 0;
760 1.1.2.2 skrll
761 1.1.2.2 skrll IFQ_POLL(&ifp->if_snd, m);
762 1.1.2.2 skrll if (m == NULL) {
763 1.1.2.2 skrll splx(s);
764 1.1.2.2 skrll return;
765 1.1.2.2 skrll }
766 1.1.2.2 skrll
767 1.1.2.2 skrll bi = (sc->txqi + sc->txqc) % TX_QLEN;
768 1.1.2.2 skrll if ((err = bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
769 1.1.2.2 skrll BUS_DMA_NOWAIT)) ||
770 1.1.2.2 skrll sc->txq[bi].m_dmamap->dm_segs[0].ds_addr & 0x3 ||
771 1.1.2.2 skrll sc->txq[bi].m_dmamap->dm_nsegs > 1) {
772 1.1.2.2 skrll /* Copy entire mbuf chain to new single */
773 1.1.2.2 skrll struct mbuf *mn;
774 1.1.2.2 skrll
775 1.1.2.2 skrll if (err == 0)
776 1.1.2.2 skrll bus_dmamap_unload(sc->sc_dmat, sc->txq[bi].m_dmamap);
777 1.1.2.2 skrll
778 1.1.2.2 skrll MGETHDR(mn, M_DONTWAIT, MT_DATA);
779 1.1.2.2 skrll if (mn == NULL) goto stop;
780 1.1.2.2 skrll if (m->m_pkthdr.len > MHLEN) {
781 1.1.2.2 skrll MCLGET(mn, M_DONTWAIT);
782 1.1.2.2 skrll if ((mn->m_flags & M_EXT) == 0) {
783 1.1.2.2 skrll m_freem(mn);
784 1.1.2.2 skrll goto stop;
785 1.1.2.2 skrll }
786 1.1.2.2 skrll }
787 1.1.2.2 skrll m_copydata(m, 0, m->m_pkthdr.len, mtod(mn, void *));
788 1.1.2.2 skrll mn->m_pkthdr.len = mn->m_len = m->m_pkthdr.len;
789 1.1.2.2 skrll IFQ_DEQUEUE(&ifp->if_snd, m);
790 1.1.2.2 skrll m_freem(m);
791 1.1.2.2 skrll m = mn;
792 1.1.2.2 skrll bus_dmamap_load_mbuf(sc->sc_dmat, sc->txq[bi].m_dmamap, m,
793 1.1.2.2 skrll BUS_DMA_NOWAIT);
794 1.1.2.2 skrll } else {
795 1.1.2.2 skrll IFQ_DEQUEUE(&ifp->if_snd, m);
796 1.1.2.2 skrll }
797 1.1.2.2 skrll
798 1.1.2.2 skrll bpf_mtap(ifp, m);
799 1.1.2.2 skrll
800 1.1.2.2 skrll nsegs = sc->txq[bi].m_dmamap->dm_nsegs;
801 1.1.2.2 skrll segs = sc->txq[bi].m_dmamap->dm_segs;
802 1.1.2.2 skrll if (nsegs > 1)
803 1.1.2.2 skrll panic("#### ARGH #2");
804 1.1.2.2 skrll
805 1.1.2.2 skrll sc->txq[bi].m = m;
806 1.1.2.2 skrll sc->txqc++;
807 1.1.2.2 skrll
808 1.1.2.2 skrll DPRINTFN(2,("%s: start sending idx #%i mbuf %p (txqc=%i, phys %p), len=%u\n",
809 1.1.2.2 skrll __FUNCTION__, bi, sc->txq[bi].m, sc->txqc, (void*)segs->ds_addr,
810 1.1.2.2 skrll (unsigned)m->m_pkthdr.len));
811 1.1.2.2 skrll #ifdef DIAGNOSTIC
812 1.1.2.2 skrll if (sc->txqc > TX_QLEN)
813 1.1.2.2 skrll panic("%s: txqc %i > %i", __FUNCTION__, sc->txqc, TX_QLEN);
814 1.1.2.2 skrll #endif
815 1.1.2.2 skrll
816 1.1.2.2 skrll bus_dmamap_sync(sc->sc_dmat, sc->txq[bi].m_dmamap, 0,
817 1.1.2.2 skrll sc->txq[bi].m_dmamap->dm_mapsize,
818 1.1.2.2 skrll BUS_DMASYNC_PREWRITE);
819 1.1.2.2 skrll
820 1.1.2.2 skrll if (ISSET(sc->cemac_flags, CEMAC_FLAG_GEM)) {
821 1.1.2.2 skrll sc->TDSC[bi].Addr = segs->ds_addr;
822 1.1.2.2 skrll sc->TDSC[bi].Info = __SHIFTIN(m->m_pkthdr.len, ETH_TDSC_I_LEN) |
823 1.1.2.2 skrll ETH_TDSC_I_LAST_BUF | (bi == (TX_QLEN - 1) ? ETH_TDSC_I_WRAP : 0);
824 1.1.2.2 skrll
825 1.1.2.2 skrll DPRINTFN(3,("%s: TDSC[%i].Addr 0x%08x\n",
826 1.1.2.2 skrll __FUNCTION__, bi, sc->TDSC[bi].Addr));
827 1.1.2.2 skrll DPRINTFN(3,("%s: TDSC[%i].Info 0x%08x\n",
828 1.1.2.2 skrll __FUNCTION__, bi, sc->TDSC[bi].Info));
829 1.1.2.2 skrll
830 1.1.2.2 skrll uint32_t ctl = CEMAC_READ(ETH_CTL) | GEM_CTL_STARTTX;
831 1.1.2.2 skrll CEMAC_WRITE(ETH_CTL, ctl);
832 1.1.2.2 skrll DPRINTFN(3,("%s: ETH_CTL 0x%08x\n", __FUNCTION__, CEMAC_READ(ETH_CTL)));
833 1.1.2.2 skrll } else {
834 1.1.2.2 skrll CEMAC_WRITE(ETH_TAR, segs->ds_addr);
835 1.1.2.2 skrll CEMAC_WRITE(ETH_TCR, m->m_pkthdr.len);
836 1.1.2.2 skrll }
837 1.1.2.2 skrll if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
838 1.1.2.2 skrll goto start;
839 1.1.2.2 skrll stop:
840 1.1.2.2 skrll
841 1.1.2.2 skrll splx(s);
842 1.1.2.2 skrll return;
843 1.1.2.2 skrll }
844 1.1.2.2 skrll
845 1.1.2.2 skrll static void
846 1.1.2.2 skrll cemac_ifwatchdog(struct ifnet *ifp)
847 1.1.2.2 skrll {
848 1.1.2.2 skrll struct cemac_softc *sc = (struct cemac_softc *)ifp->if_softc;
849 1.1.2.2 skrll
850 1.1.2.2 skrll if ((ifp->if_flags & IFF_RUNNING) == 0)
851 1.1.2.2 skrll return;
852 1.1.2.2 skrll printf("%s: device timeout, CTL = 0x%08x, CFG = 0x%08x\n",
853 1.1.2.2 skrll device_xname(sc->sc_dev), CEMAC_READ(ETH_CTL), CEMAC_READ(ETH_CFG));
854 1.1.2.2 skrll }
855 1.1.2.2 skrll
856 1.1.2.2 skrll static int
857 1.1.2.2 skrll cemac_ifinit(struct ifnet *ifp)
858 1.1.2.2 skrll {
859 1.1.2.2 skrll struct cemac_softc *sc = ifp->if_softc;
860 1.1.2.2 skrll int s = splnet();
861 1.1.2.2 skrll
862 1.1.2.2 skrll callout_stop(&sc->cemac_tick_ch);
863 1.1.2.2 skrll
864 1.1.2.2 skrll // enable interrupts
865 1.1.2.2 skrll CEMAC_WRITE(ETH_IDR, -1);
866 1.1.2.2 skrll CEMAC_WRITE(ETH_IER, ETH_ISR_RCOM | ETH_ISR_TBRE | ETH_ISR_TIDLE
867 1.1.2.2 skrll | ETH_ISR_RBNA | ETH_ISR_ROVR | ETH_ISR_TCOM);
868 1.1.2.2 skrll
869 1.1.2.2 skrll // enable transmitter / receiver
870 1.1.2.2 skrll CEMAC_WRITE(ETH_CTL, ETH_CTL_TE | ETH_CTL_RE | ETH_CTL_ISR
871 1.1.2.2 skrll | ETH_CTL_CSR | ETH_CTL_MPE);
872 1.1.2.2 skrll
873 1.1.2.2 skrll mii_mediachg(&sc->sc_mii);
874 1.1.2.2 skrll callout_reset(&sc->cemac_tick_ch, hz, cemac_tick, sc);
875 1.1.2.2 skrll ifp->if_flags |= IFF_RUNNING;
876 1.1.2.2 skrll splx(s);
877 1.1.2.2 skrll return 0;
878 1.1.2.2 skrll }
879 1.1.2.2 skrll
880 1.1.2.2 skrll static void
881 1.1.2.2 skrll cemac_ifstop(struct ifnet *ifp, int disable)
882 1.1.2.2 skrll {
883 1.1.2.2 skrll // uint32_t u;
884 1.1.2.2 skrll struct cemac_softc *sc = ifp->if_softc;
885 1.1.2.2 skrll
886 1.1.2.2 skrll #if 0
887 1.1.2.2 skrll CEMAC_WRITE(ETH_CTL, ETH_CTL_MPE); // disable everything
888 1.1.2.2 skrll CEMAC_WRITE(ETH_IDR, -1); // disable interrupts
889 1.1.2.2 skrll // CEMAC_WRITE(ETH_RBQP, 0); // clear receive
890 1.1.2.2 skrll if (ISSET(sc->cemac_flags, CEMAC_FLAG_GEM))
891 1.1.2.2 skrll CEMAC_WRITE(ETH_CFG,
892 1.1.2.2 skrll GEM_CFG_CLK_64 | ETH_CFG_SPD | ETH_CFG_FD | ETH_CFG_BIG);
893 1.1.2.2 skrll else
894 1.1.2.2 skrll CEMAC_WRITE(ETH_CFG,
895 1.1.2.2 skrll ETH_CFG_CLK_32 | ETH_CFG_SPD | ETH_CFG_FD | ETH_CFG_BIG);
896 1.1.2.2 skrll // CEMAC_WRITE(ETH_TCR, 0); // send nothing
897 1.1.2.2 skrll // (void)CEMAC_READ(ETH_ISR);
898 1.1.2.2 skrll u = CEMAC_READ(ETH_TSR);
899 1.1.2.2 skrll CEMAC_WRITE(ETH_TSR, (u & (ETH_TSR_UND | ETH_TSR_COMP | ETH_TSR_BNQ
900 1.1.2.2 skrll | ETH_TSR_IDLE | ETH_TSR_RLE
901 1.1.2.2 skrll | ETH_TSR_COL|ETH_TSR_OVR)));
902 1.1.2.2 skrll u = CEMAC_READ(ETH_RSR);
903 1.1.2.2 skrll CEMAC_WRITE(ETH_RSR, (u & (ETH_RSR_OVR|ETH_RSR_REC|ETH_RSR_BNA)));
904 1.1.2.2 skrll #endif
905 1.1.2.2 skrll callout_stop(&sc->cemac_tick_ch);
906 1.1.2.2 skrll
907 1.1.2.2 skrll /* Down the MII. */
908 1.1.2.2 skrll mii_down(&sc->sc_mii);
909 1.1.2.2 skrll
910 1.1.2.2 skrll ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
911 1.1.2.2 skrll ifp->if_timer = 0;
912 1.1.2.2 skrll sc->sc_mii.mii_media_status &= ~IFM_ACTIVE;
913 1.1.2.2 skrll }
914 1.1.2.2 skrll
915 1.1.2.2 skrll static void
916 1.1.2.2 skrll cemac_setaddr(struct ifnet *ifp)
917 1.1.2.2 skrll {
918 1.1.2.2 skrll struct cemac_softc *sc = ifp->if_softc;
919 1.1.2.2 skrll struct ethercom *ac = &sc->sc_ethercom;
920 1.1.2.2 skrll struct ether_multi *enm;
921 1.1.2.2 skrll struct ether_multistep step;
922 1.1.2.2 skrll uint8_t ias[3][ETHER_ADDR_LEN];
923 1.1.2.2 skrll uint32_t h, nma = 0, hashes[2] = { 0, 0 };
924 1.1.2.2 skrll uint32_t ctl = CEMAC_READ(ETH_CTL);
925 1.1.2.2 skrll uint32_t cfg = CEMAC_READ(ETH_CFG);
926 1.1.2.2 skrll
927 1.1.2.2 skrll /* disable receiver temporarily */
928 1.1.2.2 skrll CEMAC_WRITE(ETH_CTL, ctl & ~ETH_CTL_RE);
929 1.1.2.2 skrll
930 1.1.2.2 skrll cfg &= ~(ETH_CFG_MTI | ETH_CFG_UNI | ETH_CFG_CAF | ETH_CFG_UNI);
931 1.1.2.2 skrll
932 1.1.2.2 skrll if (ifp->if_flags & IFF_PROMISC) {
933 1.1.2.2 skrll cfg |= ETH_CFG_CAF;
934 1.1.2.2 skrll } else {
935 1.1.2.2 skrll cfg &= ~ETH_CFG_CAF;
936 1.1.2.2 skrll }
937 1.1.2.2 skrll
938 1.1.2.2 skrll // ETH_CFG_BIG?
939 1.1.2.2 skrll
940 1.1.2.2 skrll ifp->if_flags &= ~IFF_ALLMULTI;
941 1.1.2.2 skrll
942 1.1.2.2 skrll ETHER_FIRST_MULTI(step, ac, enm);
943 1.1.2.2 skrll while (enm != NULL) {
944 1.1.2.2 skrll if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
945 1.1.2.2 skrll /*
946 1.1.2.2 skrll * We must listen to a range of multicast addresses.
947 1.1.2.2 skrll * For now, just accept all multicasts, rather than
948 1.1.2.2 skrll * trying to set only those filter bits needed to match
949 1.1.2.2 skrll * the range. (At this time, the only use of address
950 1.1.2.2 skrll * ranges is for IP multicast routing, for which the
951 1.1.2.2 skrll * range is big enough to require all bits set.)
952 1.1.2.2 skrll */
953 1.1.2.2 skrll cfg |= ETH_CFG_CAF;
954 1.1.2.2 skrll hashes[0] = 0xffffffffUL;
955 1.1.2.2 skrll hashes[1] = 0xffffffffUL;
956 1.1.2.2 skrll ifp->if_flags |= IFF_ALLMULTI;
957 1.1.2.2 skrll nma = 0;
958 1.1.2.2 skrll break;
959 1.1.2.2 skrll }
960 1.1.2.2 skrll
961 1.1.2.2 skrll if (nma < 3) {
962 1.1.2.2 skrll /* We can program 3 perfect address filters for mcast */
963 1.1.2.2 skrll memcpy(ias[nma], enm->enm_addrlo, ETHER_ADDR_LEN);
964 1.1.2.2 skrll } else {
965 1.1.2.2 skrll /*
966 1.1.2.2 skrll * XXX: Datasheet is not very clear here, I'm not sure
967 1.1.2.2 skrll * if I'm doing this right. --joff
968 1.1.2.2 skrll */
969 1.1.2.2 skrll h = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
970 1.1.2.2 skrll
971 1.1.2.2 skrll /* Just want the 6 most-significant bits. */
972 1.1.2.2 skrll h = h >> 26;
973 1.1.2.2 skrll
974 1.1.2.2 skrll hashes[h / 32] |= (1 << (h % 32));
975 1.1.2.2 skrll cfg |= ETH_CFG_MTI;
976 1.1.2.2 skrll }
977 1.1.2.2 skrll ETHER_NEXT_MULTI(step, enm);
978 1.1.2.2 skrll nma++;
979 1.1.2.2 skrll }
980 1.1.2.2 skrll
981 1.1.2.2 skrll // program...
982 1.1.2.2 skrll DPRINTFN(1,("%s: en0 %02x:%02x:%02x:%02x:%02x:%02x\n", __FUNCTION__,
983 1.1.2.2 skrll sc->sc_enaddr[0], sc->sc_enaddr[1], sc->sc_enaddr[2],
984 1.1.2.2 skrll sc->sc_enaddr[3], sc->sc_enaddr[4], sc->sc_enaddr[5]));
985 1.1.2.2 skrll CEMAC_GEM_WRITE(SA1L, (sc->sc_enaddr[3] << 24)
986 1.1.2.2 skrll | (sc->sc_enaddr[2] << 16) | (sc->sc_enaddr[1] << 8)
987 1.1.2.2 skrll | (sc->sc_enaddr[0]));
988 1.1.2.2 skrll CEMAC_GEM_WRITE(SA1H, (sc->sc_enaddr[5] << 8)
989 1.1.2.2 skrll | (sc->sc_enaddr[4]));
990 1.1.2.2 skrll if (nma > 1) {
991 1.1.2.2 skrll DPRINTFN(1,("%s: en1 %02x:%02x:%02x:%02x:%02x:%02x\n", __FUNCTION__,
992 1.1.2.2 skrll ias[0][0], ias[0][1], ias[0][2],
993 1.1.2.2 skrll ias[0][3], ias[0][4], ias[0][5]));
994 1.1.2.2 skrll CEMAC_WRITE(ETH_SA2L, (ias[0][3] << 24)
995 1.1.2.2 skrll | (ias[0][2] << 16) | (ias[0][1] << 8)
996 1.1.2.2 skrll | (ias[0][0]));
997 1.1.2.2 skrll CEMAC_WRITE(ETH_SA2H, (ias[0][4] << 8)
998 1.1.2.2 skrll | (ias[0][5]));
999 1.1.2.2 skrll }
1000 1.1.2.2 skrll if (nma > 2) {
1001 1.1.2.2 skrll DPRINTFN(1,("%s: en2 %02x:%02x:%02x:%02x:%02x:%02x\n", __FUNCTION__,
1002 1.1.2.2 skrll ias[1][0], ias[1][1], ias[1][2],
1003 1.1.2.2 skrll ias[1][3], ias[1][4], ias[1][5]));
1004 1.1.2.2 skrll CEMAC_WRITE(ETH_SA3L, (ias[1][3] << 24)
1005 1.1.2.2 skrll | (ias[1][2] << 16) | (ias[1][1] << 8)
1006 1.1.2.2 skrll | (ias[1][0]));
1007 1.1.2.2 skrll CEMAC_WRITE(ETH_SA3H, (ias[1][4] << 8)
1008 1.1.2.2 skrll | (ias[1][5]));
1009 1.1.2.2 skrll }
1010 1.1.2.2 skrll if (nma > 3) {
1011 1.1.2.2 skrll DPRINTFN(1,("%s: en3 %02x:%02x:%02x:%02x:%02x:%02x\n", __FUNCTION__,
1012 1.1.2.2 skrll ias[2][0], ias[2][1], ias[2][2],
1013 1.1.2.2 skrll ias[2][3], ias[2][4], ias[2][5]));
1014 1.1.2.2 skrll CEMAC_WRITE(ETH_SA3L, (ias[2][3] << 24)
1015 1.1.2.2 skrll | (ias[2][2] << 16) | (ias[2][1] << 8)
1016 1.1.2.2 skrll | (ias[2][0]));
1017 1.1.2.2 skrll CEMAC_WRITE(ETH_SA3H, (ias[2][4] << 8)
1018 1.1.2.2 skrll | (ias[2][5]));
1019 1.1.2.2 skrll }
1020 1.1.2.2 skrll CEMAC_GEM_WRITE(HSH, hashes[0]);
1021 1.1.2.2 skrll CEMAC_GEM_WRITE(HSL, hashes[1]);
1022 1.1.2.2 skrll CEMAC_WRITE(ETH_CFG, cfg);
1023 1.1.2.2 skrll CEMAC_WRITE(ETH_CTL, ctl | ETH_CTL_RE);
1024 1.1.2.2 skrll }
1025