Home | History | Annotate | Line # | Download | only in fdt
dwc3_fdt.c revision 1.4
      1  1.4  jmcneill /* $NetBSD: dwc3_fdt.c,v 1.4 2018/07/03 08:52:36 jmcneill Exp $ */
      2  1.1  jmcneill 
      3  1.1  jmcneill /*-
      4  1.1  jmcneill  * Copyright (c) 2018 Jared McNeill <jmcneill (at) invisible.ca>
      5  1.1  jmcneill  * All rights reserved.
      6  1.1  jmcneill  *
      7  1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8  1.1  jmcneill  * modification, are permitted provided that the following conditions
      9  1.1  jmcneill  * are met:
     10  1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15  1.1  jmcneill  *
     16  1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21  1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22  1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23  1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24  1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25  1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26  1.1  jmcneill  * SUCH DAMAGE.
     27  1.1  jmcneill  */
     28  1.1  jmcneill 
     29  1.1  jmcneill #include <sys/cdefs.h>
     30  1.4  jmcneill __KERNEL_RCSID(0, "$NetBSD: dwc3_fdt.c,v 1.4 2018/07/03 08:52:36 jmcneill Exp $");
     31  1.1  jmcneill 
     32  1.1  jmcneill #include <sys/param.h>
     33  1.1  jmcneill #include <sys/bus.h>
     34  1.1  jmcneill #include <sys/device.h>
     35  1.1  jmcneill #include <sys/intr.h>
     36  1.1  jmcneill #include <sys/systm.h>
     37  1.1  jmcneill #include <sys/kernel.h>
     38  1.1  jmcneill 
     39  1.1  jmcneill #include <dev/usb/usb.h>
     40  1.1  jmcneill #include <dev/usb/usbdi.h>
     41  1.1  jmcneill #include <dev/usb/usbdivar.h>
     42  1.1  jmcneill #include <dev/usb/usb_mem.h>
     43  1.1  jmcneill #include <dev/usb/xhcireg.h>
     44  1.1  jmcneill #include <dev/usb/xhcivar.h>
     45  1.1  jmcneill 
     46  1.1  jmcneill #include <dev/fdt/fdtvar.h>
     47  1.1  jmcneill 
     48  1.1  jmcneill #define	DWC3_GCTL			0xc110
     49  1.1  jmcneill #define	 GCTL_PRTCAP			__BITS(13,12)
     50  1.1  jmcneill #define	  GCTL_PRTCAP_HOST		1
     51  1.1  jmcneill #define	  GCTL_PRTCAP_DEVICE		2
     52  1.1  jmcneill #define	  GCTL_PRTCAP_OTG		3
     53  1.1  jmcneill #define	 GCTL_CORESOFTRESET		__BIT(11)
     54  1.1  jmcneill 
     55  1.1  jmcneill #define	DWC3_GUSB2PHYCFG(n)		(0xc200 + ((n) * 4))
     56  1.1  jmcneill #define	 GUSB2PHYCFG_PHYSOFTRST		__BIT(31)
     57  1.2  jmcneill #define	 GUSB2PHYCFG_U2_FREECLK_EXISTS	__BIT(30)
     58  1.2  jmcneill #define	 GUSB2PHYCFG_USBTRDTIM		__BITS(13,10)
     59  1.2  jmcneill #define	 GUSB2PHYCFG_SUSPHY		__BIT(6)
     60  1.2  jmcneill #define	 GUSB2PHYCFG_PHYIF		__BIT(3)
     61  1.2  jmcneill #define	 GUSB2PHYCFG_ENBLSLPM		__BIT(0)
     62  1.1  jmcneill 
     63  1.1  jmcneill #define	DWC3_GUSB3PIPECTL(n)		(0xc2c0 + ((n) * 4))
     64  1.1  jmcneill #define	 GUSB3PIPECTL_PHYSOFTRST	__BIT(31)
     65  1.1  jmcneill 
     66  1.2  jmcneill #define	DWC3_DCFG			0xc700
     67  1.2  jmcneill #define	 DCFG_SPEED			__BITS(2,0)
     68  1.2  jmcneill #define	  DCFG_SPEED_HS			0
     69  1.2  jmcneill #define	  DCFG_SPEED_FS			1
     70  1.2  jmcneill #define	  DCFG_SPEED_LS			2
     71  1.2  jmcneill #define	  DCFG_SPEED_SS			4
     72  1.2  jmcneill #define	  DCFG_SPEED_SS_PLUS		5
     73  1.2  jmcneill 
     74  1.1  jmcneill static int	dwc3_fdt_match(device_t, cfdata_t, void *);
     75  1.1  jmcneill static void	dwc3_fdt_attach(device_t, device_t, void *);
     76  1.1  jmcneill 
     77  1.1  jmcneill CFATTACH_DECL2_NEW(dwc3_fdt, sizeof(struct xhci_softc),
     78  1.1  jmcneill 	dwc3_fdt_match, dwc3_fdt_attach, NULL,
     79  1.1  jmcneill 	xhci_activate, NULL, xhci_childdet);
     80  1.1  jmcneill 
     81  1.1  jmcneill #define	RD4(sc, reg)				\
     82  1.1  jmcneill 	bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg))
     83  1.1  jmcneill #define	WR4(sc, reg, val)			\
     84  1.1  jmcneill 	bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
     85  1.1  jmcneill #define	SET4(sc, reg, mask)			\
     86  1.1  jmcneill 	WR4((sc), (reg), RD4((sc), (reg)) | (mask))
     87  1.1  jmcneill #define	CLR4(sc, reg, mask)			\
     88  1.1  jmcneill 	WR4((sc), (reg), RD4((sc), (reg)) & ~(mask))
     89  1.1  jmcneill 
     90  1.1  jmcneill static void
     91  1.1  jmcneill dwc3_fdt_soft_reset(struct xhci_softc *sc)
     92  1.1  jmcneill {
     93  1.1  jmcneill 	/* Put core in reset */
     94  1.1  jmcneill 	SET4(sc, DWC3_GCTL, GCTL_CORESOFTRESET);
     95  1.1  jmcneill 
     96  1.1  jmcneill 	/* Assert USB3 PHY reset */
     97  1.1  jmcneill 	SET4(sc, DWC3_GUSB3PIPECTL(0), GUSB3PIPECTL_PHYSOFTRST);
     98  1.1  jmcneill 
     99  1.1  jmcneill 	/* Assert USB2 PHY reset */
    100  1.1  jmcneill 	SET4(sc, DWC3_GUSB2PHYCFG(0), GUSB2PHYCFG_PHYSOFTRST);
    101  1.1  jmcneill 
    102  1.1  jmcneill 	delay(100000);
    103  1.1  jmcneill 
    104  1.1  jmcneill 	/* Clear USB3 PHY reset */
    105  1.1  jmcneill 	CLR4(sc, DWC3_GUSB3PIPECTL(0), GUSB3PIPECTL_PHYSOFTRST);
    106  1.1  jmcneill 
    107  1.1  jmcneill 	/* Clear USB2 PHY reset */
    108  1.1  jmcneill 	CLR4(sc, DWC3_GUSB2PHYCFG(0), GUSB2PHYCFG_PHYSOFTRST);
    109  1.1  jmcneill 
    110  1.1  jmcneill 	delay(100000);
    111  1.1  jmcneill 
    112  1.1  jmcneill 	/* Take core out of reset */
    113  1.1  jmcneill 	CLR4(sc, DWC3_GCTL, GCTL_CORESOFTRESET);
    114  1.1  jmcneill }
    115  1.1  jmcneill 
    116  1.1  jmcneill static void
    117  1.2  jmcneill dwc3_fdt_enable_phy(struct xhci_softc *sc, const int phandle)
    118  1.2  jmcneill {
    119  1.2  jmcneill 	const char *max_speed;
    120  1.2  jmcneill 	u_int phyif_utmi_bits;
    121  1.2  jmcneill 	uint32_t val;
    122  1.2  jmcneill 
    123  1.2  jmcneill 	val = RD4(sc, DWC3_GUSB2PHYCFG(0));
    124  1.2  jmcneill 	if (of_getprop_uint32(phandle, "snps,phyif-utmi-bits", &phyif_utmi_bits) == 0) {
    125  1.2  jmcneill 		if (phyif_utmi_bits == 16) {
    126  1.2  jmcneill 			val |= GUSB2PHYCFG_PHYIF;
    127  1.2  jmcneill 			val &= ~GUSB2PHYCFG_USBTRDTIM;
    128  1.2  jmcneill 			val |= __SHIFTIN(5, GUSB2PHYCFG_USBTRDTIM);
    129  1.2  jmcneill 		} else if (phyif_utmi_bits == 8) {
    130  1.2  jmcneill 			val &= ~GUSB2PHYCFG_PHYIF;
    131  1.2  jmcneill 			val &= ~GUSB2PHYCFG_USBTRDTIM;
    132  1.2  jmcneill 			val |= __SHIFTIN(9, GUSB2PHYCFG_USBTRDTIM);
    133  1.2  jmcneill 		}
    134  1.2  jmcneill 	}
    135  1.2  jmcneill 	if (of_hasprop(phandle, "snps,dis-enblslpm-quirk"))
    136  1.2  jmcneill 		val &= ~GUSB2PHYCFG_ENBLSLPM;
    137  1.2  jmcneill 	if (of_hasprop(phandle, "snps,dis-u2-freeclk-exists-quirk"))
    138  1.2  jmcneill 		val &= ~GUSB2PHYCFG_U2_FREECLK_EXISTS;
    139  1.4  jmcneill 	if (of_hasprop(phandle, "snps,dis_u2_susphy_quirk"))
    140  1.2  jmcneill 		val &= ~GUSB2PHYCFG_SUSPHY;
    141  1.2  jmcneill 	WR4(sc, DWC3_GUSB2PHYCFG(0), val);
    142  1.2  jmcneill 
    143  1.2  jmcneill 	max_speed = fdtbus_get_string(phandle, "maximum-speed");
    144  1.2  jmcneill 	if (max_speed == NULL)
    145  1.2  jmcneill 		max_speed = "super-speed";
    146  1.2  jmcneill 
    147  1.2  jmcneill 	val = RD4(sc, DWC3_DCFG);
    148  1.2  jmcneill 	val &= ~DCFG_SPEED;
    149  1.2  jmcneill 	if (strcmp(max_speed, "low-speed") == 0)
    150  1.2  jmcneill 		val |= __SHIFTIN(DCFG_SPEED_LS, DCFG_SPEED);
    151  1.2  jmcneill 	else if (strcmp(max_speed, "full-speed") == 0)
    152  1.2  jmcneill 		val |= __SHIFTIN(DCFG_SPEED_FS, DCFG_SPEED);
    153  1.2  jmcneill 	else if (strcmp(max_speed, "high-speed") == 0)
    154  1.2  jmcneill 		val |= __SHIFTIN(DCFG_SPEED_HS, DCFG_SPEED);
    155  1.2  jmcneill 	else if (strcmp(max_speed, "super-speed") == 0)
    156  1.2  jmcneill 		val |= __SHIFTIN(DCFG_SPEED_SS, DCFG_SPEED);
    157  1.2  jmcneill 	else
    158  1.2  jmcneill 		val |= __SHIFTIN(DCFG_SPEED_SS, DCFG_SPEED);	/* default to super speed */
    159  1.2  jmcneill 	WR4(sc, DWC3_DCFG, val);
    160  1.2  jmcneill }
    161  1.2  jmcneill 
    162  1.2  jmcneill static void
    163  1.1  jmcneill dwc3_fdt_set_mode(struct xhci_softc *sc, u_int mode)
    164  1.1  jmcneill {
    165  1.1  jmcneill 	uint32_t val;
    166  1.1  jmcneill 
    167  1.1  jmcneill 	val = RD4(sc, DWC3_GCTL);
    168  1.1  jmcneill 	val &= ~GCTL_PRTCAP;
    169  1.1  jmcneill 	val |= __SHIFTIN(mode, GCTL_PRTCAP);
    170  1.1  jmcneill 	WR4(sc, DWC3_GCTL, val);
    171  1.1  jmcneill }
    172  1.1  jmcneill 
    173  1.1  jmcneill static int
    174  1.1  jmcneill dwc3_fdt_match(device_t parent, cfdata_t cf, void *aux)
    175  1.1  jmcneill {
    176  1.1  jmcneill 	const char * const compatible[] = {
    177  1.1  jmcneill 		"allwinner,sun50i-h6-dwc3",
    178  1.2  jmcneill 		"rockchip,rk3328-dwc3",
    179  1.1  jmcneill 		NULL
    180  1.1  jmcneill 	};
    181  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    182  1.1  jmcneill 
    183  1.1  jmcneill 	return of_match_compatible(faa->faa_phandle, compatible);
    184  1.1  jmcneill }
    185  1.1  jmcneill 
    186  1.1  jmcneill static void
    187  1.1  jmcneill dwc3_fdt_attach(device_t parent, device_t self, void *aux)
    188  1.1  jmcneill {
    189  1.1  jmcneill 	struct xhci_softc * const sc = device_private(self);
    190  1.1  jmcneill 	struct fdt_attach_args * const faa = aux;
    191  1.1  jmcneill 	const int phandle = faa->faa_phandle;
    192  1.1  jmcneill 	struct fdtbus_reset *rst;
    193  1.1  jmcneill 	struct fdtbus_phy *phy;
    194  1.1  jmcneill 	struct clk *clk;
    195  1.1  jmcneill 	char intrstr[128];
    196  1.1  jmcneill 	bus_addr_t addr;
    197  1.1  jmcneill 	bus_size_t size;
    198  1.1  jmcneill 	int error;
    199  1.1  jmcneill 	void *ih;
    200  1.1  jmcneill 	u_int n;
    201  1.1  jmcneill 
    202  1.1  jmcneill 	/* Find dwc3 sub-node */
    203  1.1  jmcneill 	const int dwc3_phandle = of_find_firstchild_byname(phandle, "dwc3");
    204  1.1  jmcneill 	if (dwc3_phandle <= 0) {
    205  1.1  jmcneill 		aprint_error(": couldn't find dwc3 child node\n");
    206  1.1  jmcneill 		return;
    207  1.1  jmcneill 	}
    208  1.1  jmcneill 
    209  1.1  jmcneill 	/* Only host mode is supported */
    210  1.1  jmcneill 	const char *dr_mode = fdtbus_get_string(dwc3_phandle, "dr_mode");
    211  1.1  jmcneill 	if (dr_mode == NULL || strcmp(dr_mode, "host") != 0) {
    212  1.1  jmcneill 		aprint_error(": '%s' not supported\n", dr_mode);
    213  1.1  jmcneill 		return;
    214  1.1  jmcneill 	}
    215  1.1  jmcneill 
    216  1.1  jmcneill 	/* Enable clocks */
    217  1.1  jmcneill 	for (n = 0; (clk = fdtbus_clock_get_index(phandle, n)) != NULL; n++)
    218  1.1  jmcneill 		if (clk_enable(clk) != 0) {
    219  1.1  jmcneill 			aprint_error(": couldn't enable clock #%d\n", n);
    220  1.1  jmcneill 			return;
    221  1.1  jmcneill 		}
    222  1.1  jmcneill 	/* De-assert resets */
    223  1.1  jmcneill 	for (n = 0; (rst = fdtbus_reset_get_index(phandle, n)) != NULL; n++)
    224  1.1  jmcneill 		if (fdtbus_reset_deassert(rst) != 0) {
    225  1.1  jmcneill 			aprint_error(": couldn't de-assert reset #%d\n", n);
    226  1.1  jmcneill 			return;
    227  1.1  jmcneill 		}
    228  1.1  jmcneill 
    229  1.1  jmcneill 	/* Get resources */
    230  1.1  jmcneill 	if (fdtbus_get_reg(dwc3_phandle, 0, &addr, &size) != 0) {
    231  1.1  jmcneill 		aprint_error(": couldn't get registers\n");
    232  1.1  jmcneill 		return;
    233  1.1  jmcneill 	}
    234  1.1  jmcneill 
    235  1.1  jmcneill 	sc->sc_dev = self;
    236  1.1  jmcneill 	sc->sc_bus.ub_hcpriv = sc;
    237  1.1  jmcneill 	sc->sc_bus.ub_dmatag = faa->faa_dmat;
    238  1.1  jmcneill 	sc->sc_iot = faa->faa_bst;
    239  1.1  jmcneill 	if (bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh) != 0) {
    240  1.1  jmcneill 		aprint_error(": couldn't map registers\n");
    241  1.1  jmcneill 		return;
    242  1.1  jmcneill 	}
    243  1.1  jmcneill 
    244  1.1  jmcneill 	aprint_naive("\n");
    245  1.1  jmcneill 	aprint_normal(": DesignWare USB3 XHCI\n");
    246  1.1  jmcneill 
    247  1.2  jmcneill 	/* Enable phy */
    248  1.2  jmcneill 	phy = fdtbus_phy_get(dwc3_phandle, "usb3-phy");
    249  1.2  jmcneill 	if (!phy || fdtbus_phy_enable(phy, true) != 0) {
    250  1.2  jmcneill 		aprint_error_dev(self, "couldn't enable usb3-phy\n");
    251  1.2  jmcneill 	}
    252  1.2  jmcneill 
    253  1.1  jmcneill 	dwc3_fdt_soft_reset(sc);
    254  1.2  jmcneill 	dwc3_fdt_enable_phy(sc, phandle);
    255  1.1  jmcneill 	dwc3_fdt_set_mode(sc, GCTL_PRTCAP_HOST);
    256  1.1  jmcneill 
    257  1.1  jmcneill 	if (!fdtbus_intr_str(dwc3_phandle, 0, intrstr, sizeof(intrstr))) {
    258  1.1  jmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
    259  1.1  jmcneill 		return;
    260  1.1  jmcneill 	}
    261  1.1  jmcneill 
    262  1.1  jmcneill 	ih = fdtbus_intr_establish(dwc3_phandle, 0, IPL_USB, FDT_INTR_MPSAFE,
    263  1.1  jmcneill 	    xhci_intr, sc);
    264  1.1  jmcneill 	if (ih == NULL) {
    265  1.1  jmcneill 		aprint_error_dev(self, "couldn't establish interrupt on %s\n",
    266  1.1  jmcneill 		    intrstr);
    267  1.1  jmcneill 		return;
    268  1.1  jmcneill 	}
    269  1.1  jmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
    270  1.1  jmcneill 
    271  1.3   msaitoh 	sc->sc_bus.ub_revision = USBREV_3_0;
    272  1.1  jmcneill 	error = xhci_init(sc);
    273  1.1  jmcneill 	if (error) {
    274  1.1  jmcneill 		aprint_error_dev(self, "init failed, error = %d\n", error);
    275  1.1  jmcneill 		return;
    276  1.1  jmcneill 	}
    277  1.1  jmcneill 
    278  1.1  jmcneill 	sc->sc_child = config_found(self, &sc->sc_bus, usbctlprint);
    279  1.1  jmcneill 	sc->sc_child2 = config_found(self, &sc->sc_bus2, usbctlprint);
    280  1.1  jmcneill }
    281