Home | History | Annotate | Line # | Download | only in i2c
x1226.c revision 1.13
      1  1.13   tsutsui /*	$NetBSD: x1226.c,v 1.13 2008/06/08 03:49:26 tsutsui Exp $	*/
      2   1.1     shige 
      3   1.1     shige /*
      4   1.1     shige  * Copyright (c) 2003 Shigeyuki Fukushima.
      5   1.1     shige  * All rights reserved.
      6   1.1     shige  *
      7   1.1     shige  * Written by Shigeyuki Fukushima for the NetBSD Project.
      8   1.1     shige  *
      9   1.1     shige  * Redistribution and use in source and binary forms, with or without
     10   1.1     shige  * modification, are permitted provided that the following conditions
     11   1.1     shige  * are met:
     12   1.1     shige  * 1. Redistributions of source code must retain the above copyright
     13   1.1     shige  *    notice, this list of conditions and the following disclaimer.
     14   1.1     shige  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1     shige  *    notice, this list of conditions and the following disclaimer in the
     16   1.1     shige  *    documentation and/or other materials provided with the distribution.
     17   1.1     shige  * 3. All advertising materials mentioning features or use of this software
     18   1.1     shige  *    must display the following acknowledgement:
     19   1.1     shige  *      This product includes software developed for the NetBSD Project by
     20   1.1     shige  *      Shigeyuki Fukushima.
     21   1.1     shige  * 4. The name of Shigeyuki Fukushima may not be used to endorse
     22   1.1     shige  *    or promote products derived from this software without specific prior
     23   1.1     shige  *    written permission.
     24   1.1     shige  *
     25   1.1     shige  * THIS SOFTWARE IS PROVIDED BY SHIGEYUKI FUKUSHIMA ``AS IS'' AND
     26   1.1     shige  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27   1.1     shige  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28   1.1     shige  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL SHIGEYUKI FUKUSHIMA
     29   1.1     shige  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30   1.1     shige  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31   1.1     shige  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32   1.1     shige  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33   1.1     shige  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34   1.1     shige  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35   1.1     shige  * POSSIBILITY OF SUCH DAMAGE.
     36   1.1     shige  */
     37   1.1     shige 
     38   1.1     shige #include <sys/cdefs.h>
     39  1.13   tsutsui __KERNEL_RCSID(0, "$NetBSD: x1226.c,v 1.13 2008/06/08 03:49:26 tsutsui Exp $");
     40   1.1     shige 
     41   1.1     shige #include <sys/param.h>
     42   1.1     shige #include <sys/systm.h>
     43   1.1     shige #include <sys/device.h>
     44   1.1     shige #include <sys/kernel.h>
     45   1.1     shige #include <sys/fcntl.h>
     46   1.1     shige #include <sys/uio.h>
     47   1.1     shige #include <sys/conf.h>
     48   1.1     shige #include <sys/event.h>
     49   1.1     shige 
     50   1.1     shige #include <dev/clock_subr.h>
     51   1.1     shige 
     52   1.1     shige #include <dev/i2c/i2cvar.h>
     53   1.1     shige #include <dev/i2c/x1226reg.h>
     54   1.1     shige 
     55   1.1     shige struct xrtc_softc {
     56  1.12   xtraeme 	device_t		sc_dev;
     57   1.1     shige 	i2c_tag_t		sc_tag;
     58   1.1     shige 	int			sc_address;
     59   1.1     shige 	int			sc_open;
     60   1.1     shige 	struct todr_chip_handle	sc_todr;
     61   1.1     shige };
     62   1.1     shige 
     63  1.12   xtraeme static void	xrtc_attach(device_t, device_t, void *);
     64  1.12   xtraeme static int	xrtc_match(device_t, cfdata_t, void *);
     65   1.1     shige 
     66  1.12   xtraeme CFATTACH_DECL_NEW(xrtc, sizeof(struct xrtc_softc),
     67   1.1     shige     xrtc_match, xrtc_attach, NULL, NULL);
     68   1.1     shige extern struct cfdriver xrtc_cd;
     69   1.1     shige 
     70   1.1     shige dev_type_open(xrtc_open);
     71   1.1     shige dev_type_close(xrtc_close);
     72   1.1     shige dev_type_read(xrtc_read);
     73   1.1     shige dev_type_write(xrtc_write);
     74   1.1     shige 
     75   1.1     shige const struct cdevsw xrtc_cdevsw = {
     76   1.1     shige 	xrtc_open, xrtc_close, xrtc_read, xrtc_write,
     77  1.10      cube 	noioctl, nostop, notty, nopoll, nommap, nokqfilter, D_OTHER
     78   1.1     shige };
     79   1.1     shige 
     80   1.1     shige static int xrtc_clock_read(struct xrtc_softc *, struct clock_ymdhms *);
     81   1.1     shige static int xrtc_clock_write(struct xrtc_softc *, struct clock_ymdhms *);
     82   1.6        he static int xrtc_gettime(struct todr_chip_handle *, volatile struct timeval *);
     83   1.6        he static int xrtc_settime(struct todr_chip_handle *, volatile struct timeval *);
     84   1.1     shige 
     85   1.1     shige /*
     86   1.1     shige  * xrtc_match()
     87   1.1     shige  */
     88   1.1     shige static int
     89  1.12   xtraeme xrtc_match(device_t parent, cfdata_t cf, void *arg)
     90   1.1     shige {
     91   1.1     shige 	struct i2c_attach_args *ia = arg;
     92   1.1     shige 
     93   1.1     shige 	/* match only this RTC devices */
     94   1.1     shige 	if (ia->ia_addr == X1226_ADDR)
     95   1.1     shige 		return (1);
     96   1.1     shige 
     97   1.1     shige 	return (0);
     98   1.1     shige }
     99   1.1     shige 
    100   1.1     shige /*
    101   1.1     shige  * xrtc_attach()
    102   1.1     shige  */
    103   1.1     shige static void
    104  1.12   xtraeme xrtc_attach(device_t parent, device_t self, void *arg)
    105   1.1     shige {
    106   1.8   thorpej 	struct xrtc_softc *sc = device_private(self);
    107   1.1     shige 	struct i2c_attach_args *ia = arg;
    108   1.1     shige 
    109   1.1     shige 	aprint_naive(": Real-time Clock/NVRAM\n");
    110   1.1     shige 	aprint_normal(": Xicor X1226 Real-time Clock/NVRAM\n");
    111   1.1     shige 
    112   1.1     shige 	sc->sc_tag = ia->ia_tag;
    113   1.1     shige 	sc->sc_address = ia->ia_addr;
    114  1.12   xtraeme 	sc->sc_dev = self;
    115   1.1     shige 	sc->sc_open = 0;
    116   1.1     shige 	sc->sc_todr.cookie = sc;
    117   1.1     shige 	sc->sc_todr.todr_gettime = xrtc_gettime;
    118   1.1     shige 	sc->sc_todr.todr_settime = xrtc_settime;
    119   1.1     shige 	sc->sc_todr.todr_setwen = NULL;
    120   1.1     shige 
    121   1.1     shige 	todr_attach(&sc->sc_todr);
    122   1.1     shige }
    123   1.1     shige 
    124   1.1     shige 
    125   1.1     shige /*ARGSUSED*/
    126   1.1     shige int
    127   1.7  christos xrtc_open(dev_t dev, int flag, int fmt, struct lwp *l)
    128   1.1     shige {
    129   1.1     shige 	struct xrtc_softc *sc;
    130   1.1     shige 
    131  1.13   tsutsui 	if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
    132   1.1     shige 		return (ENXIO);
    133   1.1     shige 
    134   1.1     shige 	/* XXX: Locking */
    135   1.1     shige 
    136   1.1     shige 	if (sc->sc_open)
    137   1.1     shige 		return (EBUSY);
    138   1.1     shige 
    139   1.1     shige 	sc->sc_open = 1;
    140   1.1     shige 	return (0);
    141   1.1     shige }
    142   1.1     shige 
    143   1.1     shige /*ARGSUSED*/
    144   1.1     shige int
    145   1.7  christos xrtc_close(dev_t dev, int flag, int fmt, struct lwp *l)
    146   1.1     shige {
    147   1.1     shige 	struct xrtc_softc *sc;
    148   1.1     shige 
    149  1.13   tsutsui 	if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
    150   1.1     shige 		return (ENXIO);
    151   1.1     shige 
    152   1.1     shige 	sc->sc_open = 0;
    153   1.1     shige 	return (0);
    154   1.1     shige }
    155   1.1     shige 
    156   1.1     shige /*ARGSUSED*/
    157   1.1     shige int
    158   1.1     shige xrtc_read(dev_t dev, struct uio *uio, int flags)
    159   1.1     shige {
    160   1.1     shige 	struct xrtc_softc *sc;
    161   1.1     shige 	u_int8_t ch, cmdbuf[2];
    162   1.1     shige 	int addr, error;
    163   1.1     shige 
    164  1.13   tsutsui 	if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
    165   1.1     shige 		return (ENXIO);
    166   1.1     shige 
    167   1.1     shige 	if (uio->uio_offset >= X1226_NVRAM_SIZE)
    168   1.1     shige 		return (EINVAL);
    169   1.1     shige 
    170   1.1     shige 	if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
    171   1.1     shige 		return (error);
    172   1.1     shige 
    173   1.1     shige 	while (uio->uio_resid && uio->uio_offset < X1226_NVRAM_SIZE) {
    174   1.1     shige 		addr = (int)uio->uio_offset + X1226_NVRAM_START;
    175   1.2     shige 		cmdbuf[0] = (addr >> 8) && 0xff;
    176   1.2     shige 		cmdbuf[1] = addr && 0xff;
    177   1.1     shige 		if ((error = iic_exec(sc->sc_tag,
    178   1.1     shige 			I2C_OP_READ_WITH_STOP,
    179   1.1     shige 			sc->sc_address, cmdbuf, 2, &ch, 1, 0)) != 0) {
    180   1.1     shige 			iic_release_bus(sc->sc_tag, 0);
    181  1.12   xtraeme 			aprint_error_dev(sc->sc_dev,
    182  1.12   xtraeme 			    "xrtc_read: read failed at 0x%x\n",
    183  1.11    cegger 				(int)uio->uio_offset);
    184   1.1     shige 			return (error);
    185   1.1     shige 		}
    186   1.1     shige 		if ((error = uiomove(&ch, 1, uio)) != 0) {
    187   1.1     shige 			iic_release_bus(sc->sc_tag, 0);
    188   1.1     shige 			return (error);
    189   1.1     shige 		}
    190   1.1     shige 	}
    191   1.1     shige 
    192   1.1     shige 	iic_release_bus(sc->sc_tag, 0);
    193   1.1     shige 
    194   1.1     shige 	return (0);
    195   1.1     shige }
    196   1.1     shige 
    197   1.1     shige /*ARGSUSED*/
    198   1.1     shige int
    199   1.1     shige xrtc_write(dev_t dev, struct uio *uio, int flags)
    200   1.1     shige {
    201   1.1     shige 	struct xrtc_softc *sc;
    202   1.1     shige 	u_int8_t cmdbuf[3];
    203   1.1     shige 	int addr, error;
    204   1.1     shige 
    205  1.13   tsutsui 	if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
    206   1.1     shige 		return (ENXIO);
    207   1.1     shige 
    208   1.1     shige 	if (uio->uio_offset >= X1226_NVRAM_SIZE)
    209   1.1     shige 		return (EINVAL);
    210   1.1     shige 
    211   1.1     shige 	if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
    212   1.1     shige 		return (error);
    213   1.1     shige 
    214   1.1     shige 	while (uio->uio_resid && uio->uio_offset < X1226_NVRAM_SIZE) {
    215   1.1     shige 		addr = (int)uio->uio_offset + X1226_NVRAM_START;
    216   1.2     shige 		cmdbuf[0] = (addr >> 8) && 0xff;
    217   1.2     shige 		cmdbuf[1] = addr && 0xff;
    218   1.1     shige 		if ((error = uiomove(&cmdbuf[2], 1, uio)) != 0) {
    219   1.1     shige 			break;
    220   1.1     shige 		}
    221   1.1     shige 		if ((error = iic_exec(sc->sc_tag,
    222   1.1     shige 			uio->uio_resid ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
    223   1.1     shige 			sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0)) != 0) {
    224   1.1     shige 			iic_release_bus(sc->sc_tag, 0);
    225  1.12   xtraeme 			aprint_error_dev(sc->sc_dev,
    226  1.12   xtraeme 			    "xrtc_write: write failed at 0x%x\n",
    227  1.11    cegger 				(int)uio->uio_offset);
    228   1.1     shige 			return (error);
    229   1.1     shige 		}
    230   1.1     shige 	}
    231   1.1     shige 
    232   1.1     shige 	iic_release_bus(sc->sc_tag, 0);
    233   1.1     shige 
    234   1.1     shige 	return (0);
    235   1.1     shige }
    236   1.1     shige 
    237   1.1     shige 
    238   1.1     shige static int
    239   1.6        he xrtc_gettime(struct todr_chip_handle *ch, volatile struct timeval *tv)
    240   1.1     shige {
    241   1.1     shige 	struct xrtc_softc *sc = ch->cookie;
    242   1.1     shige 	struct clock_ymdhms dt, check;
    243   1.1     shige 	int retries;
    244   1.1     shige 
    245   1.1     shige 	memset(&dt, 0, sizeof(dt));
    246   1.1     shige 	memset(&check, 0, sizeof(check));
    247   1.1     shige 
    248   1.1     shige 	retries = 5;
    249   1.1     shige 	do {
    250   1.1     shige 		xrtc_clock_read(sc, &dt);
    251   1.1     shige 		xrtc_clock_read(sc, &check);
    252   1.1     shige 	} while (memcmp(&dt, &check, sizeof(check)) != 0 && --retries);
    253   1.1     shige 
    254   1.1     shige 	tv->tv_sec = clock_ymdhms_to_secs(&dt);
    255   1.1     shige 	tv->tv_usec = 0;
    256   1.1     shige 
    257   1.1     shige 	return (0);
    258   1.1     shige }
    259   1.1     shige 
    260   1.1     shige static int
    261   1.6        he xrtc_settime(struct todr_chip_handle *ch, volatile struct timeval *tv)
    262   1.1     shige {
    263   1.1     shige 	struct xrtc_softc *sc = ch->cookie;
    264   1.1     shige 	struct clock_ymdhms dt;
    265   1.1     shige 
    266   1.1     shige 	clock_secs_to_ymdhms(tv->tv_sec, &dt);
    267   1.1     shige 
    268   1.1     shige 	if (xrtc_clock_write(sc, &dt) == 0)
    269   1.1     shige 		return (-1);
    270   1.1     shige 
    271   1.1     shige 	return (0);
    272   1.1     shige }
    273   1.1     shige 
    274   1.1     shige static int
    275   1.1     shige xrtc_clock_read(struct xrtc_softc *sc, struct clock_ymdhms *dt)
    276   1.1     shige {
    277   1.1     shige 	int i = 0;
    278   1.1     shige 	u_int8_t bcd[X1226_REG_RTC_SIZE], cmdbuf[2];
    279   1.1     shige 
    280   1.1     shige 	if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
    281  1.12   xtraeme 		aprint_error_dev(sc->sc_dev,
    282  1.12   xtraeme 		    "xrtc_clock_read: failed to acquire I2C bus\n");
    283   1.1     shige 		return (0);
    284   1.1     shige 	}
    285   1.1     shige 
    286   1.1     shige 	/* Read each RTC register in order */
    287   1.1     shige 	for (i = 0 ; i < X1226_REG_RTC_SIZE ; i++) {
    288   1.1     shige 		int addr = i + X1226_REG_RTC_BASE;
    289   1.2     shige 		cmdbuf[0] = (addr >> 8) & 0xff;
    290   1.2     shige 		cmdbuf[1] = addr & 0xff;
    291   1.1     shige 
    292   1.1     shige 		if (iic_exec(sc->sc_tag,
    293   1.1     shige 			I2C_OP_READ_WITH_STOP,
    294   1.1     shige 			sc->sc_address, cmdbuf, 2,
    295   1.1     shige 			&bcd[i], 1, I2C_F_POLL)) {
    296   1.1     shige 			iic_release_bus(sc->sc_tag, I2C_F_POLL);
    297  1.12   xtraeme 			aprint_error_dev(sc->sc_dev,
    298  1.12   xtraeme 			    "xrtc_clock_read: failed to read rtc "
    299  1.11    cegger 				"at 0x%x\n", i);
    300   1.1     shige 			return (0);
    301   1.1     shige 		}
    302   1.1     shige 	}
    303   1.1     shige 
    304   1.1     shige 	/* Done with I2C */
    305   1.1     shige 	iic_release_bus(sc->sc_tag, I2C_F_POLL);
    306   1.1     shige 
    307   1.1     shige 	/*
    308   1.1     shige 	 * Convert the X1226's register bcd values
    309   1.1     shige 	 */
    310   1.1     shige 	dt->dt_sec = FROMBCD(bcd[X1226_REG_SC - X1226_REG_RTC_BASE]
    311   1.1     shige 			& X1226_REG_SC_MASK);
    312   1.1     shige 	dt->dt_min = FROMBCD(bcd[X1226_REG_MN - X1226_REG_RTC_BASE]
    313   1.1     shige 			& X1226_REG_MN_MASK);
    314   1.3     shige 	if (!(bcd[X1226_REG_HR - X1226_REG_RTC_BASE] & X1226_FLAG_HR_24H)) {
    315   1.1     shige 		dt->dt_hour = FROMBCD(bcd[X1226_REG_HR - X1226_REG_RTC_BASE]
    316   1.1     shige 				& X1226_REG_HR12_MASK);
    317   1.1     shige 		if (bcd[X1226_REG_HR - X1226_REG_RTC_BASE] & X1226_FLAG_HR_12HPM) {
    318   1.1     shige 			dt->dt_hour += 12;
    319   1.1     shige 		}
    320   1.1     shige 	} else {
    321   1.1     shige 		dt->dt_hour = FROMBCD(bcd[X1226_REG_HR - X1226_REG_RTC_BASE]
    322   1.1     shige 			& X1226_REG_HR24_MASK);
    323   1.1     shige 	}
    324   1.2     shige 	dt->dt_wday = FROMBCD(bcd[X1226_REG_DW - X1226_REG_RTC_BASE]
    325   1.2     shige 			& X1226_REG_DT_MASK);
    326   1.1     shige 	dt->dt_day = FROMBCD(bcd[X1226_REG_DT - X1226_REG_RTC_BASE]
    327   1.1     shige 			& X1226_REG_DT_MASK);
    328   1.1     shige 	dt->dt_mon = FROMBCD(bcd[X1226_REG_MO - X1226_REG_RTC_BASE]
    329   1.1     shige 			& X1226_REG_MO_MASK);
    330   1.1     shige 	dt->dt_year = FROMBCD(bcd[X1226_REG_YR - X1226_REG_RTC_BASE]
    331   1.1     shige 			& X1226_REG_YR_MASK);
    332   1.1     shige 	dt->dt_year += FROMBCD(bcd[X1226_REG_Y2K - X1226_REG_RTC_BASE]
    333   1.1     shige 			& X1226_REG_Y2K_MASK) * 100;
    334   1.1     shige 
    335   1.1     shige 	return (1);
    336   1.1     shige }
    337   1.1     shige 
    338   1.1     shige static int
    339   1.1     shige xrtc_clock_write(struct xrtc_softc *sc, struct clock_ymdhms *dt)
    340   1.1     shige {
    341   1.1     shige 	int i = 0, addr;
    342   1.1     shige 	u_int8_t bcd[X1226_REG_RTC_SIZE], cmdbuf[3];
    343   1.1     shige 
    344   1.1     shige 	/*
    345   1.1     shige 	 * Convert our time to bcd values
    346   1.1     shige 	 */
    347   1.1     shige 	bcd[X1226_REG_SC - X1226_REG_RTC_BASE] = TOBCD(dt->dt_sec);
    348   1.1     shige 	bcd[X1226_REG_MN - X1226_REG_RTC_BASE] = TOBCD(dt->dt_min);
    349   1.1     shige 	bcd[X1226_REG_HR - X1226_REG_RTC_BASE] = TOBCD(dt->dt_hour)
    350   1.1     shige 						| X1226_FLAG_HR_24H;
    351   1.1     shige 	bcd[X1226_REG_DW - X1226_REG_RTC_BASE] = TOBCD(dt->dt_wday);
    352   1.1     shige 	bcd[X1226_REG_DT - X1226_REG_RTC_BASE] = TOBCD(dt->dt_day);
    353   1.1     shige 	bcd[X1226_REG_MO - X1226_REG_RTC_BASE] = TOBCD(dt->dt_mon);
    354   1.1     shige 	bcd[X1226_REG_YR - X1226_REG_RTC_BASE] = TOBCD(dt->dt_year % 100);
    355   1.1     shige 	bcd[X1226_REG_Y2K - X1226_REG_RTC_BASE] = TOBCD(dt->dt_year / 100);
    356   1.1     shige 
    357   1.1     shige 	if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
    358  1.12   xtraeme 		aprint_error_dev(sc->sc_dev,
    359  1.12   xtraeme 		    "xrtc_clock_write: failed to acquire I2C bus\n");
    360   1.1     shige 		return (0);
    361   1.1     shige 	}
    362   1.1     shige 
    363   1.1     shige 	/* Unlock register: Write Enable Latch */
    364   1.1     shige 	addr = X1226_REG_SR;
    365   1.2     shige 	cmdbuf[0] = ((addr >> 8) & 0xff);
    366   1.2     shige 	cmdbuf[1] = (addr & 0xff);
    367   1.1     shige 	cmdbuf[2] = X1226_FLAG_SR_WEL;
    368   1.1     shige 	if (iic_exec(sc->sc_tag,
    369   1.1     shige 		I2C_OP_WRITE_WITH_STOP,
    370   1.1     shige 		sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0) != 0) {
    371   1.1     shige 		iic_release_bus(sc->sc_tag, I2C_F_POLL);
    372  1.12   xtraeme 		aprint_error_dev(sc->sc_dev, "xrtc_clock_write: "
    373  1.11    cegger 			"failed to write-unlock status register(WEL=1)\n");
    374   1.1     shige 		return (0);
    375   1.1     shige 	}
    376   1.1     shige 
    377   1.1     shige 	/* Unlock register: Register Write Enable Latch */
    378   1.1     shige 	addr = X1226_REG_SR;
    379   1.2     shige 	cmdbuf[0] = ((addr >> 8) & 0xff);
    380   1.2     shige 	cmdbuf[1] = (addr & 0xff);
    381   1.4     shige 	cmdbuf[2] = X1226_FLAG_SR_WEL | X1226_FLAG_SR_RWEL;
    382   1.1     shige 	if (iic_exec(sc->sc_tag,
    383   1.1     shige 		I2C_OP_WRITE_WITH_STOP,
    384   1.1     shige 		sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0) != 0) {
    385   1.1     shige 		iic_release_bus(sc->sc_tag, I2C_F_POLL);
    386  1.12   xtraeme 		aprint_error_dev(sc->sc_dev, "xrtc_clock_write: "
    387  1.11    cegger 			"failed to write-unlock status register(RWEL=1)\n");
    388   1.1     shige 		return (0);
    389   1.1     shige 	}
    390   1.1     shige 
    391   1.1     shige 	/* Write each RTC register in reverse order */
    392   1.1     shige 	for (i = (X1226_REG_RTC_SIZE - 1) ; i >= 0; i--) {
    393   1.5       scw 		addr = i + X1226_REG_RTC_BASE;
    394   1.2     shige 		cmdbuf[0] = ((addr >> 8) & 0xff);
    395   1.2     shige 		cmdbuf[1] = (addr & 0xff);
    396   1.1     shige 		if (iic_exec(sc->sc_tag,
    397   1.1     shige 			I2C_OP_WRITE_WITH_STOP,
    398   1.1     shige 			sc->sc_address, cmdbuf, 2,
    399   1.1     shige 			&bcd[i], 1, I2C_F_POLL)) {
    400   1.1     shige 
    401   1.1     shige 			/* Lock register: WEL/RWEL off */
    402   1.1     shige 			addr = X1226_REG_SR;
    403   1.2     shige 			cmdbuf[0] = ((addr >> 8) & 0xff);
    404   1.2     shige 			cmdbuf[1] = (addr & 0xff);
    405   1.1     shige 			cmdbuf[2] = 0;
    406   1.1     shige 			iic_exec(sc->sc_tag,
    407   1.1     shige 				I2C_OP_WRITE_WITH_STOP,
    408   1.1     shige 				sc->sc_address, cmdbuf, 2,
    409   1.1     shige 				&cmdbuf[2], 1, 0);
    410   1.1     shige 
    411   1.1     shige 			iic_release_bus(sc->sc_tag, I2C_F_POLL);
    412  1.12   xtraeme 			aprint_error_dev(sc->sc_dev, "xrtc_clock_write: failed to write rtc "
    413  1.11    cegger 				"at 0x%x\n", i);
    414   1.1     shige 			return (0);
    415   1.1     shige 		}
    416   1.1     shige 	}
    417   1.1     shige 
    418   1.1     shige 	/* Lock register: WEL/RWEL off */
    419   1.1     shige 	addr = X1226_REG_SR;
    420   1.2     shige 	cmdbuf[0] = ((addr >> 8) & 0xff);
    421   1.2     shige 	cmdbuf[1] = (addr & 0xff);
    422   1.2     shige 	cmdbuf[2] = 0;
    423   1.1     shige 	if (iic_exec(sc->sc_tag,
    424   1.1     shige 		I2C_OP_WRITE_WITH_STOP,
    425   1.1     shige 		sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0) != 0) {
    426   1.1     shige 		iic_release_bus(sc->sc_tag, I2C_F_POLL);
    427  1.12   xtraeme 		aprint_error_dev(sc->sc_dev, "xrtc_clock_write: "
    428  1.11    cegger 			"failed to write-lock status register\n");
    429   1.1     shige 		return (0);
    430   1.1     shige 	}
    431   1.1     shige 
    432   1.1     shige 	iic_release_bus(sc->sc_tag, I2C_F_POLL);
    433   1.1     shige 	return (1);
    434   1.1     shige }
    435