x1226.c revision 1.17 1 1.17 dholland /* $NetBSD: x1226.c,v 1.17 2014/07/25 08:10:37 dholland Exp $ */
2 1.1 shige
3 1.1 shige /*
4 1.1 shige * Copyright (c) 2003 Shigeyuki Fukushima.
5 1.1 shige * All rights reserved.
6 1.1 shige *
7 1.1 shige * Written by Shigeyuki Fukushima for the NetBSD Project.
8 1.1 shige *
9 1.1 shige * Redistribution and use in source and binary forms, with or without
10 1.1 shige * modification, are permitted provided that the following conditions
11 1.1 shige * are met:
12 1.1 shige * 1. Redistributions of source code must retain the above copyright
13 1.1 shige * notice, this list of conditions and the following disclaimer.
14 1.1 shige * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 shige * notice, this list of conditions and the following disclaimer in the
16 1.1 shige * documentation and/or other materials provided with the distribution.
17 1.1 shige * 3. All advertising materials mentioning features or use of this software
18 1.1 shige * must display the following acknowledgement:
19 1.1 shige * This product includes software developed for the NetBSD Project by
20 1.1 shige * Shigeyuki Fukushima.
21 1.1 shige * 4. The name of Shigeyuki Fukushima may not be used to endorse
22 1.1 shige * or promote products derived from this software without specific prior
23 1.1 shige * written permission.
24 1.1 shige *
25 1.1 shige * THIS SOFTWARE IS PROVIDED BY SHIGEYUKI FUKUSHIMA ``AS IS'' AND
26 1.1 shige * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 shige * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 shige * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL SHIGEYUKI FUKUSHIMA
29 1.1 shige * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 shige * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 shige * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 shige * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 shige * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 shige * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 shige * POSSIBILITY OF SUCH DAMAGE.
36 1.1 shige */
37 1.1 shige
38 1.1 shige #include <sys/cdefs.h>
39 1.17 dholland __KERNEL_RCSID(0, "$NetBSD: x1226.c,v 1.17 2014/07/25 08:10:37 dholland Exp $");
40 1.1 shige
41 1.1 shige #include <sys/param.h>
42 1.1 shige #include <sys/systm.h>
43 1.1 shige #include <sys/device.h>
44 1.1 shige #include <sys/kernel.h>
45 1.1 shige #include <sys/fcntl.h>
46 1.1 shige #include <sys/uio.h>
47 1.1 shige #include <sys/conf.h>
48 1.1 shige #include <sys/event.h>
49 1.1 shige
50 1.1 shige #include <dev/clock_subr.h>
51 1.1 shige
52 1.1 shige #include <dev/i2c/i2cvar.h>
53 1.1 shige #include <dev/i2c/x1226reg.h>
54 1.1 shige
55 1.1 shige struct xrtc_softc {
56 1.12 xtraeme device_t sc_dev;
57 1.1 shige i2c_tag_t sc_tag;
58 1.1 shige int sc_address;
59 1.1 shige int sc_open;
60 1.1 shige struct todr_chip_handle sc_todr;
61 1.1 shige };
62 1.1 shige
63 1.12 xtraeme static void xrtc_attach(device_t, device_t, void *);
64 1.12 xtraeme static int xrtc_match(device_t, cfdata_t, void *);
65 1.1 shige
66 1.12 xtraeme CFATTACH_DECL_NEW(xrtc, sizeof(struct xrtc_softc),
67 1.1 shige xrtc_match, xrtc_attach, NULL, NULL);
68 1.1 shige extern struct cfdriver xrtc_cd;
69 1.1 shige
70 1.1 shige dev_type_open(xrtc_open);
71 1.1 shige dev_type_close(xrtc_close);
72 1.1 shige dev_type_read(xrtc_read);
73 1.1 shige dev_type_write(xrtc_write);
74 1.1 shige
75 1.1 shige const struct cdevsw xrtc_cdevsw = {
76 1.15 dholland .d_open = xrtc_open,
77 1.15 dholland .d_close = xrtc_close,
78 1.15 dholland .d_read = xrtc_read,
79 1.15 dholland .d_write = xrtc_write,
80 1.16 skrll .d_ioctl = noioctl,
81 1.16 skrll .d_stop = nostop,
82 1.16 skrll .d_tty = notty,
83 1.16 skrll .d_poll = nopoll,
84 1.16 skrll .d_mmap = nommap,
85 1.16 skrll .d_kqfilter = nokqfilter,
86 1.17 dholland .d_discard = nodiscard,
87 1.16 skrll .d_flag = D_OTHER
88 1.1 shige };
89 1.1 shige
90 1.1 shige static int xrtc_clock_read(struct xrtc_softc *, struct clock_ymdhms *);
91 1.1 shige static int xrtc_clock_write(struct xrtc_softc *, struct clock_ymdhms *);
92 1.14 tsutsui static int xrtc_gettime(struct todr_chip_handle *, struct timeval *);
93 1.14 tsutsui static int xrtc_settime(struct todr_chip_handle *, struct timeval *);
94 1.1 shige
95 1.1 shige /*
96 1.1 shige * xrtc_match()
97 1.1 shige */
98 1.1 shige static int
99 1.12 xtraeme xrtc_match(device_t parent, cfdata_t cf, void *arg)
100 1.1 shige {
101 1.1 shige struct i2c_attach_args *ia = arg;
102 1.1 shige
103 1.1 shige /* match only this RTC devices */
104 1.1 shige if (ia->ia_addr == X1226_ADDR)
105 1.1 shige return (1);
106 1.1 shige
107 1.1 shige return (0);
108 1.1 shige }
109 1.1 shige
110 1.1 shige /*
111 1.1 shige * xrtc_attach()
112 1.1 shige */
113 1.1 shige static void
114 1.12 xtraeme xrtc_attach(device_t parent, device_t self, void *arg)
115 1.1 shige {
116 1.8 thorpej struct xrtc_softc *sc = device_private(self);
117 1.1 shige struct i2c_attach_args *ia = arg;
118 1.1 shige
119 1.1 shige aprint_naive(": Real-time Clock/NVRAM\n");
120 1.1 shige aprint_normal(": Xicor X1226 Real-time Clock/NVRAM\n");
121 1.1 shige
122 1.1 shige sc->sc_tag = ia->ia_tag;
123 1.1 shige sc->sc_address = ia->ia_addr;
124 1.12 xtraeme sc->sc_dev = self;
125 1.1 shige sc->sc_open = 0;
126 1.1 shige sc->sc_todr.cookie = sc;
127 1.1 shige sc->sc_todr.todr_gettime = xrtc_gettime;
128 1.1 shige sc->sc_todr.todr_settime = xrtc_settime;
129 1.1 shige sc->sc_todr.todr_setwen = NULL;
130 1.1 shige
131 1.1 shige todr_attach(&sc->sc_todr);
132 1.1 shige }
133 1.1 shige
134 1.1 shige
135 1.1 shige /*ARGSUSED*/
136 1.1 shige int
137 1.7 christos xrtc_open(dev_t dev, int flag, int fmt, struct lwp *l)
138 1.1 shige {
139 1.1 shige struct xrtc_softc *sc;
140 1.1 shige
141 1.13 tsutsui if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
142 1.1 shige return (ENXIO);
143 1.1 shige
144 1.1 shige /* XXX: Locking */
145 1.1 shige
146 1.1 shige if (sc->sc_open)
147 1.1 shige return (EBUSY);
148 1.1 shige
149 1.1 shige sc->sc_open = 1;
150 1.1 shige return (0);
151 1.1 shige }
152 1.1 shige
153 1.1 shige /*ARGSUSED*/
154 1.1 shige int
155 1.7 christos xrtc_close(dev_t dev, int flag, int fmt, struct lwp *l)
156 1.1 shige {
157 1.1 shige struct xrtc_softc *sc;
158 1.1 shige
159 1.13 tsutsui if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
160 1.1 shige return (ENXIO);
161 1.1 shige
162 1.1 shige sc->sc_open = 0;
163 1.1 shige return (0);
164 1.1 shige }
165 1.1 shige
166 1.1 shige /*ARGSUSED*/
167 1.1 shige int
168 1.1 shige xrtc_read(dev_t dev, struct uio *uio, int flags)
169 1.1 shige {
170 1.1 shige struct xrtc_softc *sc;
171 1.1 shige u_int8_t ch, cmdbuf[2];
172 1.1 shige int addr, error;
173 1.1 shige
174 1.13 tsutsui if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
175 1.1 shige return (ENXIO);
176 1.1 shige
177 1.1 shige if (uio->uio_offset >= X1226_NVRAM_SIZE)
178 1.1 shige return (EINVAL);
179 1.1 shige
180 1.1 shige if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
181 1.1 shige return (error);
182 1.1 shige
183 1.1 shige while (uio->uio_resid && uio->uio_offset < X1226_NVRAM_SIZE) {
184 1.1 shige addr = (int)uio->uio_offset + X1226_NVRAM_START;
185 1.2 shige cmdbuf[0] = (addr >> 8) && 0xff;
186 1.2 shige cmdbuf[1] = addr && 0xff;
187 1.1 shige if ((error = iic_exec(sc->sc_tag,
188 1.1 shige I2C_OP_READ_WITH_STOP,
189 1.1 shige sc->sc_address, cmdbuf, 2, &ch, 1, 0)) != 0) {
190 1.1 shige iic_release_bus(sc->sc_tag, 0);
191 1.12 xtraeme aprint_error_dev(sc->sc_dev,
192 1.12 xtraeme "xrtc_read: read failed at 0x%x\n",
193 1.11 cegger (int)uio->uio_offset);
194 1.1 shige return (error);
195 1.1 shige }
196 1.1 shige if ((error = uiomove(&ch, 1, uio)) != 0) {
197 1.1 shige iic_release_bus(sc->sc_tag, 0);
198 1.1 shige return (error);
199 1.1 shige }
200 1.1 shige }
201 1.1 shige
202 1.1 shige iic_release_bus(sc->sc_tag, 0);
203 1.1 shige
204 1.1 shige return (0);
205 1.1 shige }
206 1.1 shige
207 1.1 shige /*ARGSUSED*/
208 1.1 shige int
209 1.1 shige xrtc_write(dev_t dev, struct uio *uio, int flags)
210 1.1 shige {
211 1.1 shige struct xrtc_softc *sc;
212 1.1 shige u_int8_t cmdbuf[3];
213 1.1 shige int addr, error;
214 1.1 shige
215 1.13 tsutsui if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
216 1.1 shige return (ENXIO);
217 1.1 shige
218 1.1 shige if (uio->uio_offset >= X1226_NVRAM_SIZE)
219 1.1 shige return (EINVAL);
220 1.1 shige
221 1.1 shige if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
222 1.1 shige return (error);
223 1.1 shige
224 1.1 shige while (uio->uio_resid && uio->uio_offset < X1226_NVRAM_SIZE) {
225 1.1 shige addr = (int)uio->uio_offset + X1226_NVRAM_START;
226 1.2 shige cmdbuf[0] = (addr >> 8) && 0xff;
227 1.2 shige cmdbuf[1] = addr && 0xff;
228 1.1 shige if ((error = uiomove(&cmdbuf[2], 1, uio)) != 0) {
229 1.1 shige break;
230 1.1 shige }
231 1.1 shige if ((error = iic_exec(sc->sc_tag,
232 1.1 shige uio->uio_resid ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
233 1.1 shige sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0)) != 0) {
234 1.1 shige iic_release_bus(sc->sc_tag, 0);
235 1.12 xtraeme aprint_error_dev(sc->sc_dev,
236 1.12 xtraeme "xrtc_write: write failed at 0x%x\n",
237 1.11 cegger (int)uio->uio_offset);
238 1.1 shige return (error);
239 1.1 shige }
240 1.1 shige }
241 1.1 shige
242 1.1 shige iic_release_bus(sc->sc_tag, 0);
243 1.1 shige
244 1.1 shige return (0);
245 1.1 shige }
246 1.1 shige
247 1.1 shige
248 1.1 shige static int
249 1.14 tsutsui xrtc_gettime(struct todr_chip_handle *ch, struct timeval *tv)
250 1.1 shige {
251 1.1 shige struct xrtc_softc *sc = ch->cookie;
252 1.1 shige struct clock_ymdhms dt, check;
253 1.1 shige int retries;
254 1.1 shige
255 1.1 shige memset(&dt, 0, sizeof(dt));
256 1.1 shige memset(&check, 0, sizeof(check));
257 1.1 shige
258 1.1 shige retries = 5;
259 1.1 shige do {
260 1.1 shige xrtc_clock_read(sc, &dt);
261 1.1 shige xrtc_clock_read(sc, &check);
262 1.1 shige } while (memcmp(&dt, &check, sizeof(check)) != 0 && --retries);
263 1.1 shige
264 1.1 shige tv->tv_sec = clock_ymdhms_to_secs(&dt);
265 1.1 shige tv->tv_usec = 0;
266 1.1 shige
267 1.1 shige return (0);
268 1.1 shige }
269 1.1 shige
270 1.1 shige static int
271 1.14 tsutsui xrtc_settime(struct todr_chip_handle *ch, struct timeval *tv)
272 1.1 shige {
273 1.1 shige struct xrtc_softc *sc = ch->cookie;
274 1.1 shige struct clock_ymdhms dt;
275 1.1 shige
276 1.1 shige clock_secs_to_ymdhms(tv->tv_sec, &dt);
277 1.1 shige
278 1.1 shige if (xrtc_clock_write(sc, &dt) == 0)
279 1.1 shige return (-1);
280 1.1 shige
281 1.1 shige return (0);
282 1.1 shige }
283 1.1 shige
284 1.1 shige static int
285 1.1 shige xrtc_clock_read(struct xrtc_softc *sc, struct clock_ymdhms *dt)
286 1.1 shige {
287 1.1 shige int i = 0;
288 1.1 shige u_int8_t bcd[X1226_REG_RTC_SIZE], cmdbuf[2];
289 1.1 shige
290 1.1 shige if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
291 1.12 xtraeme aprint_error_dev(sc->sc_dev,
292 1.12 xtraeme "xrtc_clock_read: failed to acquire I2C bus\n");
293 1.1 shige return (0);
294 1.1 shige }
295 1.1 shige
296 1.1 shige /* Read each RTC register in order */
297 1.1 shige for (i = 0 ; i < X1226_REG_RTC_SIZE ; i++) {
298 1.1 shige int addr = i + X1226_REG_RTC_BASE;
299 1.2 shige cmdbuf[0] = (addr >> 8) & 0xff;
300 1.2 shige cmdbuf[1] = addr & 0xff;
301 1.1 shige
302 1.1 shige if (iic_exec(sc->sc_tag,
303 1.1 shige I2C_OP_READ_WITH_STOP,
304 1.1 shige sc->sc_address, cmdbuf, 2,
305 1.1 shige &bcd[i], 1, I2C_F_POLL)) {
306 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
307 1.12 xtraeme aprint_error_dev(sc->sc_dev,
308 1.12 xtraeme "xrtc_clock_read: failed to read rtc "
309 1.11 cegger "at 0x%x\n", i);
310 1.1 shige return (0);
311 1.1 shige }
312 1.1 shige }
313 1.1 shige
314 1.1 shige /* Done with I2C */
315 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
316 1.1 shige
317 1.1 shige /*
318 1.1 shige * Convert the X1226's register bcd values
319 1.1 shige */
320 1.1 shige dt->dt_sec = FROMBCD(bcd[X1226_REG_SC - X1226_REG_RTC_BASE]
321 1.1 shige & X1226_REG_SC_MASK);
322 1.1 shige dt->dt_min = FROMBCD(bcd[X1226_REG_MN - X1226_REG_RTC_BASE]
323 1.1 shige & X1226_REG_MN_MASK);
324 1.3 shige if (!(bcd[X1226_REG_HR - X1226_REG_RTC_BASE] & X1226_FLAG_HR_24H)) {
325 1.1 shige dt->dt_hour = FROMBCD(bcd[X1226_REG_HR - X1226_REG_RTC_BASE]
326 1.1 shige & X1226_REG_HR12_MASK);
327 1.1 shige if (bcd[X1226_REG_HR - X1226_REG_RTC_BASE] & X1226_FLAG_HR_12HPM) {
328 1.1 shige dt->dt_hour += 12;
329 1.1 shige }
330 1.1 shige } else {
331 1.1 shige dt->dt_hour = FROMBCD(bcd[X1226_REG_HR - X1226_REG_RTC_BASE]
332 1.1 shige & X1226_REG_HR24_MASK);
333 1.1 shige }
334 1.2 shige dt->dt_wday = FROMBCD(bcd[X1226_REG_DW - X1226_REG_RTC_BASE]
335 1.2 shige & X1226_REG_DT_MASK);
336 1.1 shige dt->dt_day = FROMBCD(bcd[X1226_REG_DT - X1226_REG_RTC_BASE]
337 1.1 shige & X1226_REG_DT_MASK);
338 1.1 shige dt->dt_mon = FROMBCD(bcd[X1226_REG_MO - X1226_REG_RTC_BASE]
339 1.1 shige & X1226_REG_MO_MASK);
340 1.1 shige dt->dt_year = FROMBCD(bcd[X1226_REG_YR - X1226_REG_RTC_BASE]
341 1.1 shige & X1226_REG_YR_MASK);
342 1.1 shige dt->dt_year += FROMBCD(bcd[X1226_REG_Y2K - X1226_REG_RTC_BASE]
343 1.1 shige & X1226_REG_Y2K_MASK) * 100;
344 1.1 shige
345 1.1 shige return (1);
346 1.1 shige }
347 1.1 shige
348 1.1 shige static int
349 1.1 shige xrtc_clock_write(struct xrtc_softc *sc, struct clock_ymdhms *dt)
350 1.1 shige {
351 1.1 shige int i = 0, addr;
352 1.1 shige u_int8_t bcd[X1226_REG_RTC_SIZE], cmdbuf[3];
353 1.1 shige
354 1.1 shige /*
355 1.1 shige * Convert our time to bcd values
356 1.1 shige */
357 1.1 shige bcd[X1226_REG_SC - X1226_REG_RTC_BASE] = TOBCD(dt->dt_sec);
358 1.1 shige bcd[X1226_REG_MN - X1226_REG_RTC_BASE] = TOBCD(dt->dt_min);
359 1.1 shige bcd[X1226_REG_HR - X1226_REG_RTC_BASE] = TOBCD(dt->dt_hour)
360 1.1 shige | X1226_FLAG_HR_24H;
361 1.1 shige bcd[X1226_REG_DW - X1226_REG_RTC_BASE] = TOBCD(dt->dt_wday);
362 1.1 shige bcd[X1226_REG_DT - X1226_REG_RTC_BASE] = TOBCD(dt->dt_day);
363 1.1 shige bcd[X1226_REG_MO - X1226_REG_RTC_BASE] = TOBCD(dt->dt_mon);
364 1.1 shige bcd[X1226_REG_YR - X1226_REG_RTC_BASE] = TOBCD(dt->dt_year % 100);
365 1.1 shige bcd[X1226_REG_Y2K - X1226_REG_RTC_BASE] = TOBCD(dt->dt_year / 100);
366 1.1 shige
367 1.1 shige if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
368 1.12 xtraeme aprint_error_dev(sc->sc_dev,
369 1.12 xtraeme "xrtc_clock_write: failed to acquire I2C bus\n");
370 1.1 shige return (0);
371 1.1 shige }
372 1.1 shige
373 1.1 shige /* Unlock register: Write Enable Latch */
374 1.1 shige addr = X1226_REG_SR;
375 1.2 shige cmdbuf[0] = ((addr >> 8) & 0xff);
376 1.2 shige cmdbuf[1] = (addr & 0xff);
377 1.1 shige cmdbuf[2] = X1226_FLAG_SR_WEL;
378 1.1 shige if (iic_exec(sc->sc_tag,
379 1.1 shige I2C_OP_WRITE_WITH_STOP,
380 1.1 shige sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0) != 0) {
381 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
382 1.12 xtraeme aprint_error_dev(sc->sc_dev, "xrtc_clock_write: "
383 1.11 cegger "failed to write-unlock status register(WEL=1)\n");
384 1.1 shige return (0);
385 1.1 shige }
386 1.1 shige
387 1.1 shige /* Unlock register: Register Write Enable Latch */
388 1.1 shige addr = X1226_REG_SR;
389 1.2 shige cmdbuf[0] = ((addr >> 8) & 0xff);
390 1.2 shige cmdbuf[1] = (addr & 0xff);
391 1.4 shige cmdbuf[2] = X1226_FLAG_SR_WEL | X1226_FLAG_SR_RWEL;
392 1.1 shige if (iic_exec(sc->sc_tag,
393 1.1 shige I2C_OP_WRITE_WITH_STOP,
394 1.1 shige sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0) != 0) {
395 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
396 1.12 xtraeme aprint_error_dev(sc->sc_dev, "xrtc_clock_write: "
397 1.11 cegger "failed to write-unlock status register(RWEL=1)\n");
398 1.1 shige return (0);
399 1.1 shige }
400 1.1 shige
401 1.1 shige /* Write each RTC register in reverse order */
402 1.1 shige for (i = (X1226_REG_RTC_SIZE - 1) ; i >= 0; i--) {
403 1.5 scw addr = i + X1226_REG_RTC_BASE;
404 1.2 shige cmdbuf[0] = ((addr >> 8) & 0xff);
405 1.2 shige cmdbuf[1] = (addr & 0xff);
406 1.1 shige if (iic_exec(sc->sc_tag,
407 1.1 shige I2C_OP_WRITE_WITH_STOP,
408 1.1 shige sc->sc_address, cmdbuf, 2,
409 1.1 shige &bcd[i], 1, I2C_F_POLL)) {
410 1.1 shige
411 1.1 shige /* Lock register: WEL/RWEL off */
412 1.1 shige addr = X1226_REG_SR;
413 1.2 shige cmdbuf[0] = ((addr >> 8) & 0xff);
414 1.2 shige cmdbuf[1] = (addr & 0xff);
415 1.1 shige cmdbuf[2] = 0;
416 1.1 shige iic_exec(sc->sc_tag,
417 1.1 shige I2C_OP_WRITE_WITH_STOP,
418 1.1 shige sc->sc_address, cmdbuf, 2,
419 1.1 shige &cmdbuf[2], 1, 0);
420 1.1 shige
421 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
422 1.12 xtraeme aprint_error_dev(sc->sc_dev, "xrtc_clock_write: failed to write rtc "
423 1.11 cegger "at 0x%x\n", i);
424 1.1 shige return (0);
425 1.1 shige }
426 1.1 shige }
427 1.1 shige
428 1.1 shige /* Lock register: WEL/RWEL off */
429 1.1 shige addr = X1226_REG_SR;
430 1.2 shige cmdbuf[0] = ((addr >> 8) & 0xff);
431 1.2 shige cmdbuf[1] = (addr & 0xff);
432 1.2 shige cmdbuf[2] = 0;
433 1.1 shige if (iic_exec(sc->sc_tag,
434 1.1 shige I2C_OP_WRITE_WITH_STOP,
435 1.1 shige sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0) != 0) {
436 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
437 1.12 xtraeme aprint_error_dev(sc->sc_dev, "xrtc_clock_write: "
438 1.11 cegger "failed to write-lock status register\n");
439 1.1 shige return (0);
440 1.1 shige }
441 1.1 shige
442 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
443 1.1 shige return (1);
444 1.1 shige }
445