x1226.c revision 1.21 1 1.21 thorpej /* $NetBSD: x1226.c,v 1.21 2018/06/16 21:22:13 thorpej Exp $ */
2 1.1 shige
3 1.1 shige /*
4 1.1 shige * Copyright (c) 2003 Shigeyuki Fukushima.
5 1.1 shige * All rights reserved.
6 1.1 shige *
7 1.1 shige * Written by Shigeyuki Fukushima for the NetBSD Project.
8 1.1 shige *
9 1.1 shige * Redistribution and use in source and binary forms, with or without
10 1.1 shige * modification, are permitted provided that the following conditions
11 1.1 shige * are met:
12 1.1 shige * 1. Redistributions of source code must retain the above copyright
13 1.1 shige * notice, this list of conditions and the following disclaimer.
14 1.1 shige * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 shige * notice, this list of conditions and the following disclaimer in the
16 1.1 shige * documentation and/or other materials provided with the distribution.
17 1.1 shige * 3. All advertising materials mentioning features or use of this software
18 1.1 shige * must display the following acknowledgement:
19 1.1 shige * This product includes software developed for the NetBSD Project by
20 1.1 shige * Shigeyuki Fukushima.
21 1.1 shige * 4. The name of Shigeyuki Fukushima may not be used to endorse
22 1.1 shige * or promote products derived from this software without specific prior
23 1.1 shige * written permission.
24 1.1 shige *
25 1.1 shige * THIS SOFTWARE IS PROVIDED BY SHIGEYUKI FUKUSHIMA ``AS IS'' AND
26 1.1 shige * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 shige * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 shige * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL SHIGEYUKI FUKUSHIMA
29 1.1 shige * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 shige * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 shige * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 shige * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 shige * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 shige * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 shige * POSSIBILITY OF SUCH DAMAGE.
36 1.1 shige */
37 1.1 shige
38 1.1 shige #include <sys/cdefs.h>
39 1.21 thorpej __KERNEL_RCSID(0, "$NetBSD: x1226.c,v 1.21 2018/06/16 21:22:13 thorpej Exp $");
40 1.1 shige
41 1.1 shige #include <sys/param.h>
42 1.1 shige #include <sys/systm.h>
43 1.1 shige #include <sys/device.h>
44 1.1 shige #include <sys/kernel.h>
45 1.1 shige #include <sys/fcntl.h>
46 1.1 shige #include <sys/uio.h>
47 1.1 shige #include <sys/conf.h>
48 1.1 shige #include <sys/event.h>
49 1.1 shige
50 1.1 shige #include <dev/clock_subr.h>
51 1.1 shige
52 1.1 shige #include <dev/i2c/i2cvar.h>
53 1.1 shige #include <dev/i2c/x1226reg.h>
54 1.1 shige
55 1.20 riastrad #include "ioconf.h"
56 1.20 riastrad
57 1.1 shige struct xrtc_softc {
58 1.12 xtraeme device_t sc_dev;
59 1.1 shige i2c_tag_t sc_tag;
60 1.1 shige int sc_address;
61 1.1 shige int sc_open;
62 1.1 shige struct todr_chip_handle sc_todr;
63 1.1 shige };
64 1.1 shige
65 1.12 xtraeme static void xrtc_attach(device_t, device_t, void *);
66 1.12 xtraeme static int xrtc_match(device_t, cfdata_t, void *);
67 1.1 shige
68 1.12 xtraeme CFATTACH_DECL_NEW(xrtc, sizeof(struct xrtc_softc),
69 1.1 shige xrtc_match, xrtc_attach, NULL, NULL);
70 1.1 shige
71 1.1 shige dev_type_open(xrtc_open);
72 1.1 shige dev_type_close(xrtc_close);
73 1.1 shige dev_type_read(xrtc_read);
74 1.1 shige dev_type_write(xrtc_write);
75 1.1 shige
76 1.1 shige const struct cdevsw xrtc_cdevsw = {
77 1.15 dholland .d_open = xrtc_open,
78 1.15 dholland .d_close = xrtc_close,
79 1.15 dholland .d_read = xrtc_read,
80 1.15 dholland .d_write = xrtc_write,
81 1.16 skrll .d_ioctl = noioctl,
82 1.16 skrll .d_stop = nostop,
83 1.16 skrll .d_tty = notty,
84 1.16 skrll .d_poll = nopoll,
85 1.16 skrll .d_mmap = nommap,
86 1.16 skrll .d_kqfilter = nokqfilter,
87 1.17 dholland .d_discard = nodiscard,
88 1.16 skrll .d_flag = D_OTHER
89 1.1 shige };
90 1.1 shige
91 1.1 shige static int xrtc_clock_read(struct xrtc_softc *, struct clock_ymdhms *);
92 1.1 shige static int xrtc_clock_write(struct xrtc_softc *, struct clock_ymdhms *);
93 1.14 tsutsui static int xrtc_gettime(struct todr_chip_handle *, struct timeval *);
94 1.14 tsutsui static int xrtc_settime(struct todr_chip_handle *, struct timeval *);
95 1.1 shige
96 1.1 shige /*
97 1.1 shige * xrtc_match()
98 1.1 shige */
99 1.1 shige static int
100 1.12 xtraeme xrtc_match(device_t parent, cfdata_t cf, void *arg)
101 1.1 shige {
102 1.1 shige struct i2c_attach_args *ia = arg;
103 1.1 shige
104 1.1 shige /* match only this RTC devices */
105 1.1 shige if (ia->ia_addr == X1226_ADDR)
106 1.21 thorpej return (I2C_MATCH_ADDRESS_ONLY);
107 1.1 shige
108 1.1 shige return (0);
109 1.1 shige }
110 1.1 shige
111 1.1 shige /*
112 1.1 shige * xrtc_attach()
113 1.1 shige */
114 1.1 shige static void
115 1.12 xtraeme xrtc_attach(device_t parent, device_t self, void *arg)
116 1.1 shige {
117 1.8 thorpej struct xrtc_softc *sc = device_private(self);
118 1.1 shige struct i2c_attach_args *ia = arg;
119 1.1 shige
120 1.1 shige aprint_naive(": Real-time Clock/NVRAM\n");
121 1.1 shige aprint_normal(": Xicor X1226 Real-time Clock/NVRAM\n");
122 1.1 shige
123 1.1 shige sc->sc_tag = ia->ia_tag;
124 1.1 shige sc->sc_address = ia->ia_addr;
125 1.12 xtraeme sc->sc_dev = self;
126 1.1 shige sc->sc_open = 0;
127 1.1 shige sc->sc_todr.cookie = sc;
128 1.1 shige sc->sc_todr.todr_gettime = xrtc_gettime;
129 1.1 shige sc->sc_todr.todr_settime = xrtc_settime;
130 1.1 shige sc->sc_todr.todr_setwen = NULL;
131 1.1 shige
132 1.1 shige todr_attach(&sc->sc_todr);
133 1.1 shige }
134 1.1 shige
135 1.1 shige
136 1.1 shige /*ARGSUSED*/
137 1.1 shige int
138 1.7 christos xrtc_open(dev_t dev, int flag, int fmt, struct lwp *l)
139 1.1 shige {
140 1.1 shige struct xrtc_softc *sc;
141 1.1 shige
142 1.13 tsutsui if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
143 1.1 shige return (ENXIO);
144 1.1 shige
145 1.1 shige /* XXX: Locking */
146 1.1 shige
147 1.1 shige if (sc->sc_open)
148 1.1 shige return (EBUSY);
149 1.1 shige
150 1.1 shige sc->sc_open = 1;
151 1.1 shige return (0);
152 1.1 shige }
153 1.1 shige
154 1.1 shige /*ARGSUSED*/
155 1.1 shige int
156 1.7 christos xrtc_close(dev_t dev, int flag, int fmt, struct lwp *l)
157 1.1 shige {
158 1.1 shige struct xrtc_softc *sc;
159 1.1 shige
160 1.13 tsutsui if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
161 1.1 shige return (ENXIO);
162 1.1 shige
163 1.1 shige sc->sc_open = 0;
164 1.1 shige return (0);
165 1.1 shige }
166 1.1 shige
167 1.1 shige /*ARGSUSED*/
168 1.1 shige int
169 1.1 shige xrtc_read(dev_t dev, struct uio *uio, int flags)
170 1.1 shige {
171 1.1 shige struct xrtc_softc *sc;
172 1.1 shige u_int8_t ch, cmdbuf[2];
173 1.1 shige int addr, error;
174 1.1 shige
175 1.13 tsutsui if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
176 1.1 shige return (ENXIO);
177 1.1 shige
178 1.1 shige if (uio->uio_offset >= X1226_NVRAM_SIZE)
179 1.1 shige return (EINVAL);
180 1.1 shige
181 1.1 shige if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
182 1.1 shige return (error);
183 1.1 shige
184 1.1 shige while (uio->uio_resid && uio->uio_offset < X1226_NVRAM_SIZE) {
185 1.1 shige addr = (int)uio->uio_offset + X1226_NVRAM_START;
186 1.18 joerg cmdbuf[0] = (addr >> 8) & 0xff;
187 1.18 joerg cmdbuf[1] = addr & 0xff;
188 1.1 shige if ((error = iic_exec(sc->sc_tag,
189 1.1 shige I2C_OP_READ_WITH_STOP,
190 1.1 shige sc->sc_address, cmdbuf, 2, &ch, 1, 0)) != 0) {
191 1.1 shige iic_release_bus(sc->sc_tag, 0);
192 1.12 xtraeme aprint_error_dev(sc->sc_dev,
193 1.12 xtraeme "xrtc_read: read failed at 0x%x\n",
194 1.11 cegger (int)uio->uio_offset);
195 1.1 shige return (error);
196 1.1 shige }
197 1.1 shige if ((error = uiomove(&ch, 1, uio)) != 0) {
198 1.1 shige iic_release_bus(sc->sc_tag, 0);
199 1.1 shige return (error);
200 1.1 shige }
201 1.1 shige }
202 1.1 shige
203 1.1 shige iic_release_bus(sc->sc_tag, 0);
204 1.1 shige
205 1.1 shige return (0);
206 1.1 shige }
207 1.1 shige
208 1.1 shige /*ARGSUSED*/
209 1.1 shige int
210 1.1 shige xrtc_write(dev_t dev, struct uio *uio, int flags)
211 1.1 shige {
212 1.1 shige struct xrtc_softc *sc;
213 1.1 shige u_int8_t cmdbuf[3];
214 1.1 shige int addr, error;
215 1.1 shige
216 1.13 tsutsui if ((sc = device_lookup_private(&xrtc_cd, minor(dev))) == NULL)
217 1.1 shige return (ENXIO);
218 1.1 shige
219 1.1 shige if (uio->uio_offset >= X1226_NVRAM_SIZE)
220 1.1 shige return (EINVAL);
221 1.1 shige
222 1.1 shige if ((error = iic_acquire_bus(sc->sc_tag, 0)) != 0)
223 1.1 shige return (error);
224 1.1 shige
225 1.1 shige while (uio->uio_resid && uio->uio_offset < X1226_NVRAM_SIZE) {
226 1.1 shige addr = (int)uio->uio_offset + X1226_NVRAM_START;
227 1.18 joerg cmdbuf[0] = (addr >> 8) & 0xff;
228 1.18 joerg cmdbuf[1] = addr & 0xff;
229 1.1 shige if ((error = uiomove(&cmdbuf[2], 1, uio)) != 0) {
230 1.1 shige break;
231 1.1 shige }
232 1.1 shige if ((error = iic_exec(sc->sc_tag,
233 1.1 shige uio->uio_resid ? I2C_OP_WRITE : I2C_OP_WRITE_WITH_STOP,
234 1.1 shige sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0)) != 0) {
235 1.1 shige iic_release_bus(sc->sc_tag, 0);
236 1.12 xtraeme aprint_error_dev(sc->sc_dev,
237 1.12 xtraeme "xrtc_write: write failed at 0x%x\n",
238 1.11 cegger (int)uio->uio_offset);
239 1.1 shige return (error);
240 1.1 shige }
241 1.1 shige }
242 1.1 shige
243 1.1 shige iic_release_bus(sc->sc_tag, 0);
244 1.1 shige
245 1.1 shige return (0);
246 1.1 shige }
247 1.1 shige
248 1.1 shige
249 1.1 shige static int
250 1.14 tsutsui xrtc_gettime(struct todr_chip_handle *ch, struct timeval *tv)
251 1.1 shige {
252 1.1 shige struct xrtc_softc *sc = ch->cookie;
253 1.1 shige struct clock_ymdhms dt, check;
254 1.1 shige int retries;
255 1.1 shige
256 1.1 shige memset(&dt, 0, sizeof(dt));
257 1.1 shige memset(&check, 0, sizeof(check));
258 1.1 shige
259 1.1 shige retries = 5;
260 1.1 shige do {
261 1.1 shige xrtc_clock_read(sc, &dt);
262 1.1 shige xrtc_clock_read(sc, &check);
263 1.1 shige } while (memcmp(&dt, &check, sizeof(check)) != 0 && --retries);
264 1.1 shige
265 1.1 shige tv->tv_sec = clock_ymdhms_to_secs(&dt);
266 1.1 shige tv->tv_usec = 0;
267 1.1 shige
268 1.1 shige return (0);
269 1.1 shige }
270 1.1 shige
271 1.1 shige static int
272 1.14 tsutsui xrtc_settime(struct todr_chip_handle *ch, struct timeval *tv)
273 1.1 shige {
274 1.1 shige struct xrtc_softc *sc = ch->cookie;
275 1.1 shige struct clock_ymdhms dt;
276 1.1 shige
277 1.1 shige clock_secs_to_ymdhms(tv->tv_sec, &dt);
278 1.1 shige
279 1.1 shige if (xrtc_clock_write(sc, &dt) == 0)
280 1.1 shige return (-1);
281 1.1 shige
282 1.1 shige return (0);
283 1.1 shige }
284 1.1 shige
285 1.1 shige static int
286 1.1 shige xrtc_clock_read(struct xrtc_softc *sc, struct clock_ymdhms *dt)
287 1.1 shige {
288 1.1 shige int i = 0;
289 1.1 shige u_int8_t bcd[X1226_REG_RTC_SIZE], cmdbuf[2];
290 1.1 shige
291 1.1 shige if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
292 1.12 xtraeme aprint_error_dev(sc->sc_dev,
293 1.12 xtraeme "xrtc_clock_read: failed to acquire I2C bus\n");
294 1.1 shige return (0);
295 1.1 shige }
296 1.1 shige
297 1.1 shige /* Read each RTC register in order */
298 1.1 shige for (i = 0 ; i < X1226_REG_RTC_SIZE ; i++) {
299 1.1 shige int addr = i + X1226_REG_RTC_BASE;
300 1.2 shige cmdbuf[0] = (addr >> 8) & 0xff;
301 1.2 shige cmdbuf[1] = addr & 0xff;
302 1.1 shige
303 1.1 shige if (iic_exec(sc->sc_tag,
304 1.1 shige I2C_OP_READ_WITH_STOP,
305 1.1 shige sc->sc_address, cmdbuf, 2,
306 1.1 shige &bcd[i], 1, I2C_F_POLL)) {
307 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
308 1.12 xtraeme aprint_error_dev(sc->sc_dev,
309 1.12 xtraeme "xrtc_clock_read: failed to read rtc "
310 1.11 cegger "at 0x%x\n", i);
311 1.1 shige return (0);
312 1.1 shige }
313 1.1 shige }
314 1.1 shige
315 1.1 shige /* Done with I2C */
316 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
317 1.1 shige
318 1.1 shige /*
319 1.1 shige * Convert the X1226's register bcd values
320 1.1 shige */
321 1.19 christos dt->dt_sec = bcdtobin(bcd[X1226_REG_SC - X1226_REG_RTC_BASE]
322 1.1 shige & X1226_REG_SC_MASK);
323 1.19 christos dt->dt_min = bcdtobin(bcd[X1226_REG_MN - X1226_REG_RTC_BASE]
324 1.1 shige & X1226_REG_MN_MASK);
325 1.3 shige if (!(bcd[X1226_REG_HR - X1226_REG_RTC_BASE] & X1226_FLAG_HR_24H)) {
326 1.19 christos dt->dt_hour = bcdtobin(bcd[X1226_REG_HR - X1226_REG_RTC_BASE]
327 1.1 shige & X1226_REG_HR12_MASK);
328 1.1 shige if (bcd[X1226_REG_HR - X1226_REG_RTC_BASE] & X1226_FLAG_HR_12HPM) {
329 1.1 shige dt->dt_hour += 12;
330 1.1 shige }
331 1.1 shige } else {
332 1.19 christos dt->dt_hour = bcdtobin(bcd[X1226_REG_HR - X1226_REG_RTC_BASE]
333 1.1 shige & X1226_REG_HR24_MASK);
334 1.1 shige }
335 1.19 christos dt->dt_wday = bcdtobin(bcd[X1226_REG_DW - X1226_REG_RTC_BASE]
336 1.2 shige & X1226_REG_DT_MASK);
337 1.19 christos dt->dt_day = bcdtobin(bcd[X1226_REG_DT - X1226_REG_RTC_BASE]
338 1.1 shige & X1226_REG_DT_MASK);
339 1.19 christos dt->dt_mon = bcdtobin(bcd[X1226_REG_MO - X1226_REG_RTC_BASE]
340 1.1 shige & X1226_REG_MO_MASK);
341 1.19 christos dt->dt_year = bcdtobin(bcd[X1226_REG_YR - X1226_REG_RTC_BASE]
342 1.1 shige & X1226_REG_YR_MASK);
343 1.19 christos dt->dt_year += bcdtobin(bcd[X1226_REG_Y2K - X1226_REG_RTC_BASE]
344 1.1 shige & X1226_REG_Y2K_MASK) * 100;
345 1.1 shige
346 1.1 shige return (1);
347 1.1 shige }
348 1.1 shige
349 1.1 shige static int
350 1.1 shige xrtc_clock_write(struct xrtc_softc *sc, struct clock_ymdhms *dt)
351 1.1 shige {
352 1.1 shige int i = 0, addr;
353 1.1 shige u_int8_t bcd[X1226_REG_RTC_SIZE], cmdbuf[3];
354 1.1 shige
355 1.1 shige /*
356 1.1 shige * Convert our time to bcd values
357 1.1 shige */
358 1.19 christos bcd[X1226_REG_SC - X1226_REG_RTC_BASE] = bintobcd(dt->dt_sec);
359 1.19 christos bcd[X1226_REG_MN - X1226_REG_RTC_BASE] = bintobcd(dt->dt_min);
360 1.19 christos bcd[X1226_REG_HR - X1226_REG_RTC_BASE] = bintobcd(dt->dt_hour)
361 1.1 shige | X1226_FLAG_HR_24H;
362 1.19 christos bcd[X1226_REG_DW - X1226_REG_RTC_BASE] = bintobcd(dt->dt_wday);
363 1.19 christos bcd[X1226_REG_DT - X1226_REG_RTC_BASE] = bintobcd(dt->dt_day);
364 1.19 christos bcd[X1226_REG_MO - X1226_REG_RTC_BASE] = bintobcd(dt->dt_mon);
365 1.19 christos bcd[X1226_REG_YR - X1226_REG_RTC_BASE] = bintobcd(dt->dt_year % 100);
366 1.19 christos bcd[X1226_REG_Y2K - X1226_REG_RTC_BASE] = bintobcd(dt->dt_year / 100);
367 1.1 shige
368 1.1 shige if (iic_acquire_bus(sc->sc_tag, I2C_F_POLL)) {
369 1.12 xtraeme aprint_error_dev(sc->sc_dev,
370 1.12 xtraeme "xrtc_clock_write: failed to acquire I2C bus\n");
371 1.1 shige return (0);
372 1.1 shige }
373 1.1 shige
374 1.1 shige /* Unlock register: Write Enable Latch */
375 1.1 shige addr = X1226_REG_SR;
376 1.2 shige cmdbuf[0] = ((addr >> 8) & 0xff);
377 1.2 shige cmdbuf[1] = (addr & 0xff);
378 1.1 shige cmdbuf[2] = X1226_FLAG_SR_WEL;
379 1.1 shige if (iic_exec(sc->sc_tag,
380 1.1 shige I2C_OP_WRITE_WITH_STOP,
381 1.1 shige sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0) != 0) {
382 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
383 1.12 xtraeme aprint_error_dev(sc->sc_dev, "xrtc_clock_write: "
384 1.11 cegger "failed to write-unlock status register(WEL=1)\n");
385 1.1 shige return (0);
386 1.1 shige }
387 1.1 shige
388 1.1 shige /* Unlock register: Register Write Enable Latch */
389 1.1 shige addr = X1226_REG_SR;
390 1.2 shige cmdbuf[0] = ((addr >> 8) & 0xff);
391 1.2 shige cmdbuf[1] = (addr & 0xff);
392 1.4 shige cmdbuf[2] = X1226_FLAG_SR_WEL | X1226_FLAG_SR_RWEL;
393 1.1 shige if (iic_exec(sc->sc_tag,
394 1.1 shige I2C_OP_WRITE_WITH_STOP,
395 1.1 shige sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0) != 0) {
396 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
397 1.12 xtraeme aprint_error_dev(sc->sc_dev, "xrtc_clock_write: "
398 1.11 cegger "failed to write-unlock status register(RWEL=1)\n");
399 1.1 shige return (0);
400 1.1 shige }
401 1.1 shige
402 1.1 shige /* Write each RTC register in reverse order */
403 1.1 shige for (i = (X1226_REG_RTC_SIZE - 1) ; i >= 0; i--) {
404 1.5 scw addr = i + X1226_REG_RTC_BASE;
405 1.2 shige cmdbuf[0] = ((addr >> 8) & 0xff);
406 1.2 shige cmdbuf[1] = (addr & 0xff);
407 1.1 shige if (iic_exec(sc->sc_tag,
408 1.1 shige I2C_OP_WRITE_WITH_STOP,
409 1.1 shige sc->sc_address, cmdbuf, 2,
410 1.1 shige &bcd[i], 1, I2C_F_POLL)) {
411 1.1 shige
412 1.1 shige /* Lock register: WEL/RWEL off */
413 1.1 shige addr = X1226_REG_SR;
414 1.2 shige cmdbuf[0] = ((addr >> 8) & 0xff);
415 1.2 shige cmdbuf[1] = (addr & 0xff);
416 1.1 shige cmdbuf[2] = 0;
417 1.1 shige iic_exec(sc->sc_tag,
418 1.1 shige I2C_OP_WRITE_WITH_STOP,
419 1.1 shige sc->sc_address, cmdbuf, 2,
420 1.1 shige &cmdbuf[2], 1, 0);
421 1.1 shige
422 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
423 1.12 xtraeme aprint_error_dev(sc->sc_dev, "xrtc_clock_write: failed to write rtc "
424 1.11 cegger "at 0x%x\n", i);
425 1.1 shige return (0);
426 1.1 shige }
427 1.1 shige }
428 1.1 shige
429 1.1 shige /* Lock register: WEL/RWEL off */
430 1.1 shige addr = X1226_REG_SR;
431 1.2 shige cmdbuf[0] = ((addr >> 8) & 0xff);
432 1.2 shige cmdbuf[1] = (addr & 0xff);
433 1.2 shige cmdbuf[2] = 0;
434 1.1 shige if (iic_exec(sc->sc_tag,
435 1.1 shige I2C_OP_WRITE_WITH_STOP,
436 1.1 shige sc->sc_address, cmdbuf, 2, &cmdbuf[2], 1, 0) != 0) {
437 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
438 1.12 xtraeme aprint_error_dev(sc->sc_dev, "xrtc_clock_write: "
439 1.11 cegger "failed to write-lock status register\n");
440 1.1 shige return (0);
441 1.1 shige }
442 1.1 shige
443 1.1 shige iic_release_bus(sc->sc_tag, I2C_F_POLL);
444 1.1 shige return (1);
445 1.1 shige }
446