ahareg.h revision 1.13 1 1.13 ad /* $NetBSD: ahareg.h,v 1.13 2008/03/29 17:27:50 ad Exp $ */
2 1.3 thorpej
3 1.3 thorpej /*-
4 1.9 mjl * Copyright (c) 1997-99 The NetBSD Foundation, Inc.
5 1.3 thorpej * All rights reserved.
6 1.3 thorpej *
7 1.3 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.8 mycroft * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
9 1.8 mycroft * Simulation Facility, NASA Ames Research Center.
10 1.3 thorpej *
11 1.3 thorpej * Redistribution and use in source and binary forms, with or without
12 1.3 thorpej * modification, are permitted provided that the following conditions
13 1.3 thorpej * are met:
14 1.3 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.3 thorpej * notice, this list of conditions and the following disclaimer.
16 1.3 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.3 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.3 thorpej * documentation and/or other materials provided with the distribution.
19 1.3 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.3 thorpej * must display the following acknowledgement:
21 1.3 thorpej * This product includes software developed by the NetBSD
22 1.3 thorpej * Foundation, Inc. and its contributors.
23 1.3 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.3 thorpej * contributors may be used to endorse or promote products derived
25 1.3 thorpej * from this software without specific prior written permission.
26 1.3 thorpej *
27 1.3 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.3 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.3 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.3 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.3 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.3 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.3 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.3 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.3 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.3 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.3 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 mycroft */
39 1.1 mycroft
40 1.1 mycroft /*
41 1.1 mycroft * Originally written by Julian Elischer (julian (at) tfs.com)
42 1.1 mycroft * for TRW Financial Systems for use under the MACH(2.5) operating system.
43 1.1 mycroft *
44 1.1 mycroft * TRW Financial Systems, in accordance with their agreement with Carnegie
45 1.1 mycroft * Mellon University, makes this software available to CMU to distribute
46 1.1 mycroft * or use in any manner that they see fit as long as this message is kept with
47 1.1 mycroft * the software. For this reason TFS also grants any other persons or
48 1.1 mycroft * organisations permission to use or modify this software.
49 1.1 mycroft *
50 1.1 mycroft * TFS supplies this software to be publicly redistributed
51 1.1 mycroft * on the understanding that TFS is not responsible for the correct
52 1.1 mycroft * functioning of this software in any circumstances.
53 1.1 mycroft */
54 1.1 mycroft
55 1.1 mycroft typedef u_int8_t physaddr[3];
56 1.1 mycroft typedef u_int8_t physlen[3];
57 1.1 mycroft #define ltophys _lto3b
58 1.1 mycroft #define phystol _3btol
59 1.1 mycroft
60 1.1 mycroft /*
61 1.1 mycroft * I/O port offsets
62 1.1 mycroft */
63 1.1 mycroft #define AHA_CTRL_PORT 0 /* control (wo) */
64 1.1 mycroft #define AHA_STAT_PORT 0 /* status (ro) */
65 1.1 mycroft #define AHA_CMD_PORT 1 /* command (wo) */
66 1.1 mycroft #define AHA_DATA_PORT 1 /* data (ro) */
67 1.1 mycroft #define AHA_INTR_PORT 2 /* interrupt status (ro) */
68 1.1 mycroft
69 1.1 mycroft /*
70 1.1 mycroft * AHA_CTRL bits
71 1.1 mycroft */
72 1.1 mycroft #define AHA_CTRL_HRST 0x80 /* Hardware reset */
73 1.1 mycroft #define AHA_CTRL_SRST 0x40 /* Software reset */
74 1.1 mycroft #define AHA_CTRL_IRST 0x20 /* Interrupt reset */
75 1.1 mycroft #define AHA_CTRL_SCRST 0x10 /* SCSI bus reset */
76 1.1 mycroft
77 1.1 mycroft /*
78 1.1 mycroft * AHA_STAT bits
79 1.1 mycroft */
80 1.1 mycroft #define AHA_STAT_STST 0x80 /* Self test in Progress */
81 1.1 mycroft #define AHA_STAT_DIAGF 0x40 /* Diagnostic Failure */
82 1.1 mycroft #define AHA_STAT_INIT 0x20 /* Mbx Init required */
83 1.1 mycroft #define AHA_STAT_IDLE 0x10 /* Host Adapter Idle */
84 1.1 mycroft #define AHA_STAT_CDF 0x08 /* cmd/data out port full */
85 1.1 mycroft #define AHA_STAT_DF 0x04 /* Data in port full */
86 1.13 ad #define AHA_STAT_RSVD 0x02 /* Unused */
87 1.1 mycroft #define AHA_STAT_INVDCMD 0x01 /* Invalid command */
88 1.1 mycroft
89 1.1 mycroft /*
90 1.1 mycroft * AHA_CMD opcodes
91 1.1 mycroft */
92 1.1 mycroft #define AHA_NOP 0x00 /* No operation */
93 1.1 mycroft #define AHA_MBX_INIT 0x01 /* Mbx initialization */
94 1.1 mycroft #define AHA_START_SCSI 0x02 /* start scsi command */
95 1.1 mycroft #define AHA_INQUIRE_REVISION 0x04 /* Adapter Inquiry */
96 1.1 mycroft #define AHA_MBO_INTR_EN 0x05 /* Enable MBO available interrupt */
97 1.1 mycroft #if 0
98 1.1 mycroft #define AHA_SEL_TIMEOUT_SET 0x06 /* set selection time-out */
99 1.1 mycroft #define AHA_BUS_ON_TIME_SET 0x07 /* set bus-on time */
100 1.1 mycroft #define AHA_BUS_OFF_TIME_SET 0x08 /* set bus-off time */
101 1.1 mycroft #define AHA_SPEED_SET 0x09 /* set transfer speed */
102 1.1 mycroft #endif
103 1.1 mycroft #define AHA_INQUIRE_DEVICES 0x0a /* return installed devices 0-7 */
104 1.1 mycroft #define AHA_INQUIRE_CONFIG 0x0b /* return configuration data */
105 1.1 mycroft #define AHA_TARGET_EN 0x0c /* enable target mode */
106 1.1 mycroft #define AHA_INQUIRE_SETUP 0x0d /* return setup data */
107 1.1 mycroft #define AHA_ECHO 0x1e /* Echo command data */
108 1.1 mycroft #define AHA_INQUIRE_DEVICES_2 0x23 /* return installed devices 8-15 */
109 1.1 mycroft #define AHA_EXT_BIOS 0x28 /* return extended bios info */
110 1.1 mycroft #define AHA_MBX_ENABLE 0x29 /* enable mail box interface */
111 1.1 mycroft
112 1.1 mycroft /*
113 1.1 mycroft * AHA_INTR bits
114 1.1 mycroft */
115 1.1 mycroft #define AHA_INTR_ANYINTR 0x80 /* Any interrupt */
116 1.13 ad #define AHA_INTR_RSVD 0x70 /* unused bits */
117 1.1 mycroft #define AHA_INTR_SCRD 0x08 /* SCSI reset detected */
118 1.1 mycroft #define AHA_INTR_HACC 0x04 /* Command complete */
119 1.1 mycroft #define AHA_INTR_MBOA 0x02 /* MBX out empty */
120 1.1 mycroft #define AHA_INTR_MBIF 0x01 /* MBX in full */
121 1.9 mjl
122 1.9 mjl /*
123 1.9 mjl * AHA Board IDs
124 1.9 mjl */
125 1.9 mjl #define BOARD_1540_16HEAD_BIOS 0x00
126 1.9 mjl #define BOARD_1540_64HEAD_BIOS 0x30
127 1.9 mjl #define BOARD_1540 0x31
128 1.9 mjl #define BOARD_1542 0x41 /* aha-1540/1542 w/64-h bios */
129 1.9 mjl #define BOARD_1640 0x42 /* aha-1640 */
130 1.9 mjl #define BOARD_1740 0x43 /* aha-1740A/1742A/1744 */
131 1.9 mjl #define BOARD_1542C 0x44 /* aha-1542C */
132 1.9 mjl #define BOARD_1542CF 0x45 /* aha-1542CF */
133 1.9 mjl #define BOARD_1542CP 0x46 /* aha-1542CP, plug and play */
134 1.1 mycroft
135 1.1 mycroft struct aha_mbx_out {
136 1.1 mycroft u_char cmd;
137 1.1 mycroft physaddr ccb_addr;
138 1.1 mycroft };
139 1.1 mycroft
140 1.1 mycroft struct aha_mbx_in {
141 1.1 mycroft u_char stat;
142 1.1 mycroft physaddr ccb_addr;
143 1.1 mycroft };
144 1.1 mycroft
145 1.1 mycroft /*
146 1.1 mycroft * mbo.cmd values
147 1.1 mycroft */
148 1.1 mycroft #define AHA_MBO_FREE 0x0 /* MBO entry is free */
149 1.1 mycroft #define AHA_MBO_START 0x1 /* MBO activate entry */
150 1.1 mycroft #define AHA_MBO_ABORT 0x2 /* MBO abort entry */
151 1.1 mycroft
152 1.1 mycroft /*
153 1.1 mycroft * mbi.stat values
154 1.1 mycroft */
155 1.1 mycroft #define AHA_MBI_FREE 0x0 /* MBI entry is free */
156 1.1 mycroft #define AHA_MBI_OK 0x1 /* completed without error */
157 1.1 mycroft #define AHA_MBI_ABORT 0x2 /* aborted ccb */
158 1.1 mycroft #define AHA_MBI_UNKNOWN 0x3 /* Tried to abort invalid CCB */
159 1.1 mycroft #define AHA_MBI_ERROR 0x4 /* Completed with error */
160 1.1 mycroft
161 1.1 mycroft /* FOR OLD VERSIONS OF THE !%$@ this may have to be 16 (yuk) */
162 1.1 mycroft #define AHA_NSEG 17 /* Number of scatter gather segments <= 16 */
163 1.1 mycroft /* allow 64 K i/o (min) */
164 1.1 mycroft
165 1.1 mycroft struct aha_scat_gath {
166 1.1 mycroft physlen seg_len;
167 1.1 mycroft physaddr seg_addr;
168 1.1 mycroft };
169 1.1 mycroft
170 1.1 mycroft struct aha_ccb {
171 1.1 mycroft u_char opcode;
172 1.1 mycroft u_char lun:3;
173 1.1 mycroft u_char data_in:1; /* must be 0 */
174 1.1 mycroft u_char data_out:1; /* must be 0 */
175 1.1 mycroft u_char target:3;
176 1.1 mycroft u_char scsi_cmd_length;
177 1.1 mycroft u_char req_sense_length;
178 1.1 mycroft physlen data_length;
179 1.1 mycroft physaddr data_addr;
180 1.1 mycroft physaddr link_addr;
181 1.1 mycroft u_char link_id;
182 1.1 mycroft u_char host_stat;
183 1.1 mycroft u_char target_stat;
184 1.1 mycroft u_char reserved[2];
185 1.10 thorpej u_char scsi_cmd[12];
186 1.11 thorpej struct scsi_sense_data scsi_sense;
187 1.1 mycroft struct aha_scat_gath scat_gath[AHA_NSEG];
188 1.1 mycroft /*----------------------------------------------------------------*/
189 1.1 mycroft TAILQ_ENTRY(aha_ccb) chain;
190 1.1 mycroft struct aha_ccb *nexthash;
191 1.6 mycroft u_long hashkey;
192 1.5 bouyer struct scsipi_xfer *xs; /* the scsipi_xfer for this cmd */
193 1.1 mycroft int flags;
194 1.1 mycroft #define CCB_ALLOC 0x01
195 1.1 mycroft #define CCB_ABORT 0x02
196 1.1 mycroft #ifdef AHADIAG
197 1.1 mycroft #define CCB_SENDING 0x04
198 1.1 mycroft #endif
199 1.1 mycroft int timeout;
200 1.3 thorpej
201 1.3 thorpej /*
202 1.3 thorpej * This DMA map maps the buffer involved in the transfer.
203 1.3 thorpej * Its contents are loaded into "scat_gath" above.
204 1.3 thorpej */
205 1.3 thorpej bus_dmamap_t dmamap_xfer;
206 1.1 mycroft };
207 1.1 mycroft
208 1.1 mycroft /*
209 1.1 mycroft * opcode fields
210 1.1 mycroft */
211 1.1 mycroft #define AHA_INITIATOR_CCB 0x00 /* SCSI Initiator CCB */
212 1.1 mycroft #define AHA_TARGET_CCB 0x01 /* SCSI Target CCB */
213 1.1 mycroft #define AHA_INIT_SCAT_GATH_CCB 0x02 /* SCSI Initiator with scatter gather */
214 1.1 mycroft #define AHA_RESET_CCB 0x81 /* SCSI Bus reset */
215 1.1 mycroft
216 1.1 mycroft /*
217 1.1 mycroft * aha_ccb.host_stat values
218 1.1 mycroft */
219 1.1 mycroft #define AHA_OK 0x00 /* cmd ok */
220 1.1 mycroft #define AHA_LINK_OK 0x0a /* Link cmd ok */
221 1.1 mycroft #define AHA_LINK_IT 0x0b /* Link cmd ok + int */
222 1.1 mycroft #define AHA_SEL_TIMEOUT 0x11 /* Selection time out */
223 1.1 mycroft #define AHA_OVER_UNDER 0x12 /* Data over/under run */
224 1.1 mycroft #define AHA_BUS_FREE 0x13 /* Bus dropped at unexpected time */
225 1.1 mycroft #define AHA_INV_BUS 0x14 /* Invalid bus phase/sequence */
226 1.1 mycroft #define AHA_BAD_MBO 0x15 /* Incorrect MBO cmd */
227 1.1 mycroft #define AHA_BAD_CCB 0x16 /* Incorrect ccb opcode */
228 1.1 mycroft #define AHA_BAD_LINK 0x17 /* Not same values of LUN for links */
229 1.1 mycroft #define AHA_INV_TARGET 0x18 /* Invalid target direction */
230 1.1 mycroft #define AHA_CCB_DUP 0x19 /* Duplicate CCB received */
231 1.1 mycroft #define AHA_INV_CCB 0x1a /* Invalid CCB or segment list */
232 1.1 mycroft
233 1.1 mycroft struct aha_revision {
234 1.1 mycroft struct {
235 1.1 mycroft u_char opcode;
236 1.1 mycroft } cmd;
237 1.1 mycroft struct {
238 1.1 mycroft u_char boardid; /* type of board */
239 1.1 mycroft /* 0x31 = AHA-1540 */
240 1.1 mycroft /* 0x41 = AHA-1540A/1542A/1542B */
241 1.1 mycroft /* 0x42 = AHA-1640 */
242 1.1 mycroft /* 0x43 = AHA-1542C */
243 1.1 mycroft /* 0x44 = AHA-1542CF */
244 1.1 mycroft /* 0x45 = AHA-1542CF, BIOS v2.01 */
245 1.1 mycroft /* 0x46 = AHA-1542CP */
246 1.1 mycroft u_char spec_opts; /* special options ID */
247 1.1 mycroft /* 0x41 = Board is standard model */
248 1.1 mycroft u_char revision_1; /* firmware revision [0-9A-Z] */
249 1.1 mycroft u_char revision_2; /* firmware revision [0-9A-Z] */
250 1.1 mycroft } reply;
251 1.1 mycroft };
252 1.1 mycroft
253 1.1 mycroft struct aha_extbios {
254 1.1 mycroft struct {
255 1.1 mycroft u_char opcode;
256 1.1 mycroft } cmd;
257 1.1 mycroft struct {
258 1.1 mycroft u_char flags; /* Bit 3 == 1 extended bios enabled */
259 1.1 mycroft u_char mailboxlock; /* mail box lock code to unlock it */
260 1.1 mycroft } reply;
261 1.1 mycroft };
262 1.1 mycroft
263 1.1 mycroft struct aha_toggle {
264 1.1 mycroft struct {
265 1.1 mycroft u_char opcode;
266 1.1 mycroft u_char enable;
267 1.1 mycroft } cmd;
268 1.1 mycroft };
269 1.1 mycroft
270 1.1 mycroft struct aha_config {
271 1.1 mycroft struct {
272 1.1 mycroft u_char opcode;
273 1.1 mycroft } cmd;
274 1.1 mycroft struct {
275 1.1 mycroft u_char chan;
276 1.1 mycroft u_char intr;
277 1.1 mycroft u_char scsi_dev:3;
278 1.1 mycroft u_char :5;
279 1.1 mycroft } reply;
280 1.1 mycroft };
281 1.1 mycroft
282 1.1 mycroft struct aha_mailbox {
283 1.1 mycroft struct {
284 1.1 mycroft u_char opcode;
285 1.1 mycroft u_char nmbx;
286 1.1 mycroft physaddr addr;
287 1.1 mycroft } cmd;
288 1.1 mycroft };
289 1.1 mycroft
290 1.1 mycroft struct aha_unlock {
291 1.1 mycroft struct {
292 1.1 mycroft u_char opcode;
293 1.1 mycroft u_char junk;
294 1.1 mycroft u_char magic;
295 1.1 mycroft } cmd;
296 1.1 mycroft };
297 1.1 mycroft
298 1.1 mycroft struct aha_devices {
299 1.1 mycroft struct {
300 1.1 mycroft u_char opcode;
301 1.1 mycroft } cmd;
302 1.1 mycroft struct {
303 1.4 hannken u_char lun_map[8];
304 1.1 mycroft } reply;
305 1.1 mycroft };
306 1.1 mycroft
307 1.1 mycroft struct aha_setup {
308 1.1 mycroft struct {
309 1.1 mycroft u_char opcode;
310 1.1 mycroft u_char len;
311 1.1 mycroft } cmd;
312 1.1 mycroft struct {
313 1.1 mycroft u_char sync_neg:1;
314 1.1 mycroft u_char parity:1;
315 1.1 mycroft u_char :6;
316 1.1 mycroft u_char speed;
317 1.1 mycroft u_char bus_on;
318 1.1 mycroft u_char bus_off;
319 1.1 mycroft u_char num_mbx;
320 1.1 mycroft u_char mbx[3];
321 1.1 mycroft struct {
322 1.1 mycroft u_char offset:4;
323 1.1 mycroft u_char period:3;
324 1.1 mycroft u_char valid:1;
325 1.1 mycroft } sync[8];
326 1.1 mycroft u_char disc_sts;
327 1.1 mycroft } reply;
328 1.1 mycroft };
329 1.1 mycroft
330 1.1 mycroft #define INT9 0x01
331 1.1 mycroft #define INT10 0x02
332 1.1 mycroft #define INT11 0x04
333 1.1 mycroft #define INT12 0x08
334 1.1 mycroft #define INT14 0x20
335 1.1 mycroft #define INT15 0x40
336 1.1 mycroft
337 1.1 mycroft #define EISADMA 0x00
338 1.1 mycroft #define CHAN0 0x01
339 1.1 mycroft #define CHAN5 0x20
340 1.1 mycroft #define CHAN6 0x40
341 1.1 mycroft #define CHAN7 0x80
342