Home | History | Annotate | Line # | Download | only in ic
      1  1.10   msaitoh /* $NetBSD: dwc_eqos_reg.h,v 1.10 2023/11/13 15:08:06 msaitoh Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4   1.1  jmcneill  * Copyright (c) 2022 Jared McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1  jmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18   1.1  jmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19   1.1  jmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20   1.1  jmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     21   1.1  jmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
     22   1.1  jmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
     23   1.1  jmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24   1.1  jmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25   1.1  jmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26   1.1  jmcneill  * SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill /*
     30   1.1  jmcneill  * DesignWare Ethernet Quality-of-Service controller
     31   1.1  jmcneill  */
     32   1.1  jmcneill 
     33   1.1  jmcneill #ifndef _DWC_EQOS_REG_H
     34   1.1  jmcneill #define _DWC_EQOS_REG_H
     35   1.1  jmcneill 
     36   1.1  jmcneill #define	GMAC_MAC_CONFIGURATION			0x0000
     37   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_CST		(1U << 21)
     38   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_ACS		(1U << 20)
     39   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_BE		(1U << 18)
     40   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_JD		(1U << 17)
     41   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_JE		(1U << 16)
     42   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_PS		(1U << 15)
     43   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_FES		(1U << 14)
     44   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_DM		(1U << 13)
     45   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_DCRS		(1U << 9)
     46   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_TE		(1U << 1)
     47   1.1  jmcneill #define	 GMAC_MAC_CONFIGURATION_RE		(1U << 0)
     48   1.1  jmcneill #define	GMAC_MAC_EXT_CONFIGURATION		0x0004
     49   1.1  jmcneill #define	GMAC_MAC_PACKET_FILTER			0x0008
     50   1.1  jmcneill #define	 GMAC_MAC_PACKET_FILTER_HPF		(1U << 10)
     51   1.1  jmcneill #define	 GMAC_MAC_PACKET_FILTER_PCF_MASK	(3U << 6)
     52   1.1  jmcneill #define	 GMAC_MAC_PACKET_FILTER_PCF_ALL		(2U << 6)
     53   1.1  jmcneill #define	 GMAC_MAC_PACKET_FILTER_DBF		(1U << 5)
     54   1.1  jmcneill #define	 GMAC_MAC_PACKET_FILTER_PM		(1U << 4)
     55   1.1  jmcneill #define	 GMAC_MAC_PACKET_FILTER_HMC		(1U << 2)
     56   1.1  jmcneill #define	 GMAC_MAC_PACKET_FILTER_HUC		(1U << 1)
     57   1.1  jmcneill #define	 GMAC_MAC_PACKET_FILTER_PR		(1U << 0)
     58   1.1  jmcneill #define	GMAC_MAC_WATCHDOG_TIMEOUT		0x000C
     59   1.1  jmcneill #define	GMAC_MAC_HASH_TABLE_REG0		0x0010
     60   1.1  jmcneill #define	GMAC_MAC_HASH_TABLE_REG1		0x0014
     61   1.1  jmcneill #define	GMAC_MAC_VLAN_TAG			0x0050
     62   1.1  jmcneill #define	GMAC_MAC_Q0_TX_FLOW_CTRL		0x0070
     63   1.1  jmcneill #define	 GMAC_MAC_Q0_TX_FLOW_CTRL_PT_SHIFT	16
     64   1.1  jmcneill #define	 GMAC_MAC_Q0_TX_FLOW_CTRL_TFE		(1U << 1)
     65   1.1  jmcneill #define	GMAC_MAC_RX_FLOW_CTRL			0x0090
     66   1.1  jmcneill #define	 GMAC_MAC_RX_FLOW_CTRL_RFE		(1U << 0)
     67   1.1  jmcneill #define	GMAC_RXQ_CTRL0				0x00A0
     68   1.1  jmcneill #define	 GMAC_RXQ_CTRL0_EN_MASK			0x3
     69   1.5       ryo #define	 GMAC_RXQ_CTRL0_EN_AVB			0x1
     70   1.1  jmcneill #define	 GMAC_RXQ_CTRL0_EN_DCB			0x2
     71   1.1  jmcneill #define	GMAC_RXQ_CTRL1				0x00A4
     72   1.5       ryo #define	GMAC_RXQ_CTRL2				0x00A8
     73   1.1  jmcneill #define	GMAC_MAC_INTERRUPT_STATUS		0x00B0
     74   1.1  jmcneill #define	GMAC_MAC_INTERRUPT_ENABLE		0x00B4
     75   1.1  jmcneill #define	GMAC_MAC_RX_TX_STATUS			0x00B8
     76   1.2       mrg #define	 GMAC_MAC_RX_TX_STATUS_RWT		(1U << 8)
     77   1.2       mrg #define	 GMAC_MAC_RX_TX_STATUS_EXCOL		(1U << 5)
     78   1.2       mrg #define	 GMAC_MAC_RX_TX_STATUS_LCOL		(1U << 4)
     79   1.2       mrg #define	 GMAC_MAC_RX_TX_STATUS_EXDEF		(1U << 3)
     80   1.2       mrg #define	 GMAC_MAC_RX_TX_STATUS_LCARR		(1U << 2)
     81   1.2       mrg #define	 GMAC_MAC_RX_TX_STATUS_NCARR		(1U << 1)
     82   1.2       mrg #define	 GMAC_MAC_RX_TX_STATUS_TJT		(1U << 0)
     83   1.1  jmcneill #define	GMAC_MAC_PMT_CONTROL_STATUS		0x00C0
     84   1.1  jmcneill #define	GMAC_MAC_RWK_PACKET_FILTER		0x00C4
     85   1.1  jmcneill #define	GMAC_MAC_LPI_CONTROL_STATUS		0x00D0
     86   1.1  jmcneill #define	GMAC_MAC_LPI_TIMERS_CONTROL		0x00D4
     87   1.1  jmcneill #define	GMAC_MAC_LPI_ENTRY_TIMER		0x00D8
     88   1.1  jmcneill #define	GMAC_MAC_1US_TIC_COUNTER		0x00DC
     89   1.1  jmcneill #define	GMAC_MAC_PHYIF_CONTROL_STATUS		0x00F8
     90   1.1  jmcneill #define	GMAC_MAC_VERSION			0x0110
     91   1.1  jmcneill #define	 GMAC_MAC_VERSION_USERVER_SHIFT		8
     92   1.1  jmcneill #define	 GMAC_MAC_VERSION_USERVER_MASK		(0xFFU << GMAC_MAC_VERSION_USERVER_SHIFT)
     93   1.1  jmcneill #define	 GMAC_MAC_VERSION_SNPSVER_MASK		0xFFU
     94   1.1  jmcneill #define	GMAC_MAC_DEBUG				0x0114
     95   1.1  jmcneill #define	GMAC_MAC_HW_FEATURE(n)			(0x011C + 0x4 * (n))
     96   1.5       ryo #define	 GMAC_MAC_HW_FEATURE1_TXFIFOSIZE	__BITS(10,6)
     97   1.7   msaitoh #define	 GMAC_MAC_HW_FEATURE1_RXFIFOSIZE	__BITS(4,0)
     98   1.1  jmcneill #define	 GMAC_MAC_HW_FEATURE1_ADDR64_SHIFT	14
     99   1.1  jmcneill #define	 GMAC_MAC_HW_FEATURE1_ADDR64_MASK	(0x3U << GMAC_MAC_HW_FEATURE1_ADDR64_SHIFT)
    100   1.1  jmcneill #define	 GMAC_MAC_HW_FEATURE1_ADDR64_32BIT	(0x0U << GMAC_MAC_HW_FEATURE1_ADDR64_SHIFT)
    101   1.1  jmcneill #define	GMAC_MAC_MDIO_ADDRESS			0x0200
    102   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_PA_SHIFT		21
    103   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_RDA_SHIFT	16
    104   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_CR_SHIFT		8
    105   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_CR_MASK		(0x7U << GMAC_MAC_MDIO_ADDRESS_CR_SHIFT)
    106   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_CR_60_100	(0U << GMAC_MAC_MDIO_ADDRESS_CR_SHIFT)
    107   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_CR_100_150	(1U << GMAC_MAC_MDIO_ADDRESS_CR_SHIFT)
    108   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_CR_20_35		(2U << GMAC_MAC_MDIO_ADDRESS_CR_SHIFT)
    109   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_CR_35_60		(3U << GMAC_MAC_MDIO_ADDRESS_CR_SHIFT)
    110   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_CR_150_250	(4U << GMAC_MAC_MDIO_ADDRESS_CR_SHIFT)
    111   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_CR_250_300	(5U << GMAC_MAC_MDIO_ADDRESS_CR_SHIFT)
    112   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_CR_300_500	(6U << GMAC_MAC_MDIO_ADDRESS_CR_SHIFT)
    113   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_CR_500_800	(7U << GMAC_MAC_MDIO_ADDRESS_CR_SHIFT)
    114   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_SKAP		(1U << 4)
    115   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_GOC_SHIFT	2
    116   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_GOC_READ		(3U << GMAC_MAC_MDIO_ADDRESS_GOC_SHIFT)
    117   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_GOC_WRITE	(1U << GMAC_MAC_MDIO_ADDRESS_GOC_SHIFT)
    118   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_C45E		(1U << 1)
    119   1.1  jmcneill #define	 GMAC_MAC_MDIO_ADDRESS_GB		(1U << 0)
    120   1.1  jmcneill #define	GMAC_MAC_MDIO_DATA			0x0204
    121   1.1  jmcneill #define	GMAC_MAC_CSR_SW_CTRL			0x0230
    122   1.1  jmcneill #define	GMAC_MAC_ADDRESS0_HIGH			0x0300
    123   1.9   msaitoh #define	 GMAC_MAC_ADDRESS0_HIGH_AE		(1U << 31)
    124   1.1  jmcneill #define	GMAC_MAC_ADDRESS0_LOW			0x0304
    125   1.1  jmcneill #define	GMAC_MMC_CONTROL			0x0700
    126   1.4       mrg #define	 GMAC_MMC_CONTROL_UCDBC			(1U << 8)
    127   1.4       mrg #define	 GMAC_MMC_CONTROL_CNTPRSTLVL		(1U << 5)
    128   1.4       mrg #define	 GMAC_MMC_CONTROL_CNTPRST		(1U << 4)
    129   1.4       mrg #define	 GMAC_MMC_CONTROL_CNTFREEZ		(1U << 3)
    130   1.4       mrg #define	 GMAC_MMC_CONTROL_RSTONRD		(1U << 2)
    131   1.4       mrg #define	 GMAC_MMC_CONTROL_CNTSTOPRO		(1U << 1)
    132   1.4       mrg #define	 GMAC_MMC_CONTROL_CNTRST		(1U << 0)
    133   1.1  jmcneill #define	GMAC_MMC_RX_INTERRUPT			0x0704
    134   1.4       mrg #define	 GMAC_MMC_RX_INTERRUPT_RXFOVPIS		(1U << 21)
    135   1.4       mrg #define	 GMAC_MMC_RX_INTERRUPT_RXLENERPIS	(1U << 18)
    136   1.4       mrg #define	 GMAC_MMC_RX_INTERRUPT_RXCRCERPIS	(1U << 5)
    137   1.4       mrg #define	 GMAC_MMC_RX_INTERRUPT_RXMCGPIS		(1U << 4)
    138   1.4       mrg #define	 GMAC_MMC_RX_INTERRUPT_RXGOCTIS		(1U << 2)
    139   1.4       mrg #define	 GMAC_MMC_RX_INTERRUPT_RXGBOCTIS	(1U << 1)
    140   1.4       mrg #define	 GMAC_MMC_RX_INTERRUPT_RXGBPKTIS	(1U << 0)
    141   1.1  jmcneill #define	GMAC_MMC_TX_INTERRUPT			0x0708
    142   1.4       mrg #define	 GMAC_MMC_TX_INTERRUPT_TXGPKTIS		(1U << 21)
    143   1.4       mrg #define	 GMAC_MMC_TX_INTERRUPT_TXGOCTIS		(1U << 20)
    144   1.4       mrg #define	 GMAC_MMC_TX_INTERRUPT_TXCARERPIS	(1U << 19)
    145   1.4       mrg #define	 GMAC_MMC_TX_INTERRUPT_TXFLOWERPIS	(1U << 13)
    146   1.4       mrg #define	 GMAC_MMC_TX_INTERRUPT_TXGBPKTIS	(1U << 1)
    147   1.4       mrg #define	 GMAC_MMC_TX_INTERRUPT_TXGBOCTIS	(1U << 0)
    148   1.4       mrg /* Use GMAC_MMC_RX_INTERRUPT_MASK bits for GMAC_MMC_RX_INTERRUPT_MASK */
    149   1.1  jmcneill #define	GMAC_MMC_RX_INTERRUPT_MASK		0x070C
    150   1.4       mrg /* Use GMAC_MMC_TX_INTERRUPT_MASK bits for GMAC_MMC_TX_INTERRUPT_MASK */
    151   1.1  jmcneill #define	GMAC_MMC_TX_INTERRUPT_MASK		0x0710
    152   1.1  jmcneill #define	GMAC_TX_OCTET_COUNT_GOOD_BAD		0x0714
    153   1.1  jmcneill #define	GMAC_TX_PACKET_COUNT_GOOD_BAD		0x0718
    154   1.1  jmcneill #define	GMAC_TX_UNDERFLOW_ERROR_PACKETS		0x0748
    155   1.1  jmcneill #define	GMAC_TX_CARRIER_ERROR_PACKETS		0x0760
    156   1.1  jmcneill #define	GMAC_TX_OCTET_COUNT_GOOD		0x0764
    157   1.1  jmcneill #define	GMAC_TX_PACKET_COUNT_GOOD		0x0768
    158   1.1  jmcneill #define	GMAC_RX_PACKETS_COUNT_GOOD_BAD		0x0780
    159   1.1  jmcneill #define	GMAC_RX_OCTET_COUNT_GOOD_BAD		0x0784
    160   1.1  jmcneill #define	GMAC_RX_OCTET_COUNT_GOOD		0x0788
    161   1.1  jmcneill #define	GMAC_RX_MULTICAST_PACKETS_GOOD		0x0790
    162   1.1  jmcneill #define	GMAC_RX_CRC_ERROR_PACKETS		0x0794
    163   1.1  jmcneill #define	GMAC_RX_LENGTH_ERROR_PACKETS		0x07C8
    164   1.1  jmcneill #define	GMAC_RX_FIFO_OVERFLOW_PACKETS		0x07D4
    165   1.1  jmcneill #define	GMAC_MMC_IPC_RX_INTERRUPT_MASK		0x0800
    166   1.1  jmcneill #define	GMAC_MMC_IPC_RX_INTERRUPT		0x0808
    167   1.1  jmcneill #define	GMAC_RXIPV4_GOOD_PACKETS		0x0810
    168   1.1  jmcneill #define	GMAC_RXIPV4_HEADER_ERROR_PACKETS	0x0814
    169   1.1  jmcneill #define	GMAC_RXIPV6_GOOD_PACKETS		0x0824
    170   1.1  jmcneill #define	GMAC_RXIPV6_HEADER_ERROR_PACKETS	0x0828
    171   1.1  jmcneill #define	GMAC_RXUDP_ERROR_PACKETS		0x0834
    172   1.1  jmcneill #define	GMAC_RXTCP_ERROR_PACKETS		0x083C
    173   1.1  jmcneill #define	GMAC_RXICMP_ERROR_PACKETS		0x0844
    174   1.1  jmcneill #define	GMAC_RXIPV4_HEADER_ERROR_OCTETS		0x0854
    175   1.1  jmcneill #define	GMAC_RXIPV6_HEADER_ERROR_OCTETS		0x0868
    176   1.1  jmcneill #define	GMAC_RXUDP_ERROR_OCTETS			0x0874
    177   1.1  jmcneill #define	GMAC_RXTCP_ERROR_OCTETS			0x087C
    178   1.1  jmcneill #define	GMAC_RXICMP_ERROR_OCTETS		0x0884
    179   1.1  jmcneill #define	GMAC_MAC_TIMESTAMP_CONTROL		0x0B00
    180   1.1  jmcneill #define	GMAC_MAC_SUB_SECOND_INCREMENT		0x0B04
    181   1.1  jmcneill #define	GMAC_MAC_SYSTEM_TIME_SECS		0x0B08
    182   1.1  jmcneill #define	GMAC_MAC_SYSTEM_TIME_NS			0x0B0C
    183   1.1  jmcneill #define	GMAC_MAC_SYS_TIME_SECS_UPDATE		0x0B10
    184   1.1  jmcneill #define	GMAC_MAC_SYS_TIME_NS_UPDATE		0x0B14
    185   1.1  jmcneill #define	GMAC_MAC_TIMESTAMP_ADDEND		0x0B18
    186   1.1  jmcneill #define	GMAC_MAC_TIMESTAMP_STATUS		0x0B20
    187   1.1  jmcneill #define	GMAC_MAC_TX_TS_STATUS_NS		0x0B30
    188   1.1  jmcneill #define	GMAC_MAC_TX_TS_STATUS_SECS		0x0B34
    189   1.1  jmcneill #define	GMAC_MAC_AUXILIARY_CONTROL		0x0B40
    190   1.1  jmcneill #define	GMAC_MAC_AUXILIARY_TS_NS		0x0B48
    191   1.1  jmcneill #define	GMAC_MAC_AUXILIARY_TS_SECS		0x0B4C
    192   1.1  jmcneill #define	GMAC_MAC_TS_INGRESS_CORR_NS		0x0B58
    193   1.1  jmcneill #define	GMAC_MAC_TS_EGRESS_CORR_NS		0x0B5C
    194   1.1  jmcneill #define	GMAC_MAC_TS_INGRESS_LATENCY		0x0B68
    195   1.1  jmcneill #define	GMAC_MAC_TS_EGRESS_LATENCY		0x0B6C
    196   1.1  jmcneill #define	GMAC_MAC_PPS_CONTROL			0x0B70
    197   1.1  jmcneill #define	GMAC_MTL_DBG_CTL			0x0C08
    198   1.1  jmcneill #define	GMAC_MTL_DBG_STS			0x0C0C
    199   1.1  jmcneill #define	GMAC_MTL_FIFO_DEBUG_DATA		0x0C10
    200   1.1  jmcneill #define	GMAC_MTL_INTERRUPT_STATUS		0x0C20
    201   1.3       mrg #define	 GMAC_MTL_INTERRUPT_STATUS_DBGIS	(1U << 17)
    202   1.3       mrg #define	 GMAC_MTL_INTERRUPT_STATUS_Q0IS		(1U << 0)
    203   1.1  jmcneill #define	GMAC_MTL_TXQ0_OPERATION_MODE		0x0D00
    204   1.5       ryo #define	 GMAC_MTL_TXQ0_OPERATION_MODE_TQS		__BITS(24,16)
    205   1.5       ryo #define	 GMAC_MTL_TXQ0_OPERATION_MODE_TTC		__BITS(6,4)
    206   1.1  jmcneill #define	 GMAC_MTL_TXQ0_OPERATION_MODE_TXQEN_SHIFT	2
    207   1.1  jmcneill #define	 GMAC_MTL_TXQ0_OPERATION_MODE_TXQEN_MASK	(0x3U << GMAC_MTL_TXQ0_OPERATION_MODE_TXQEN_SHIFT)
    208   1.1  jmcneill #define	 GMAC_MTL_TXQ0_OPERATION_MODE_TXQEN_EN		(2U << GMAC_MTL_TXQ0_OPERATION_MODE_TXQEN_SHIFT)
    209   1.1  jmcneill #define	 GMAC_MTL_TXQ0_OPERATION_MODE_TSF		(1U << 1)
    210   1.1  jmcneill #define	 GMAC_MTL_TXQ0_OPERATION_MODE_FTQ		(1U << 0)
    211   1.1  jmcneill #define	GMAC_MTL_TXQ0_UNDERFLOW			0x0D04
    212   1.1  jmcneill #define	GMAC_MTL_TXQ0_DEBUG			0x0D08
    213   1.1  jmcneill #define	GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS	0x0D2C
    214   1.1  jmcneill #define	 GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS_RXOIE	(1U << 24)
    215   1.1  jmcneill #define	 GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS_RXOVFIS	(1U << 16)
    216   1.1  jmcneill #define	 GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS_TXUIE	(1U << 8)
    217   1.1  jmcneill #define	 GMAC_MTL_Q0_INTERRUPT_CTRL_STATUS_TXUNFIS	(1U << 0)
    218   1.1  jmcneill #define	GMAC_MTL_RXQ0_OPERATION_MODE		0x0D30
    219   1.5       ryo #define  GMAC_MTL_RXQ0_OPERATION_MODE_RQS		__BITS(29,20)
    220   1.5       ryo #define  GMAC_MTL_RXQ0_OPERATION_MODE_RFD		__BITS(19,14)
    221   1.5       ryo #define  GMAC_MTL_RXQ0_OPERATION_MODE_RFA		__BITS(13,8)
    222   1.5       ryo #define	 GMAC_MTL_RXQ0_OPERATION_MODE_EHFC		(1U << 7)
    223   1.1  jmcneill #define	 GMAC_MTL_RXQ0_OPERATION_MODE_RSF		(1U << 5)
    224   1.1  jmcneill #define	 GMAC_MTL_RXQ0_OPERATION_MODE_FEP		(1U << 4)
    225   1.1  jmcneill #define	 GMAC_MTL_RXQ0_OPERATION_MODE_FUP		(1U << 3)
    226   1.1  jmcneill #define	GMAC_MTL_RXQ0_MISS_PKT_OVF_CNT		0x0D34
    227   1.1  jmcneill #define	GMAC_MTL_RXQ0_DEBUG			0x0D38
    228   1.1  jmcneill #define	GMAC_DMA_MODE				0x1000
    229   1.1  jmcneill #define	 GMAC_DMA_MODE_SWR			(1U << 0)
    230   1.1  jmcneill #define	GMAC_DMA_SYSBUS_MODE			0x1004
    231   1.1  jmcneill #define	 GMAC_DMA_SYSBUS_MODE_WR_OSR_LMT_SHIFT	24
    232  1.10   msaitoh #define	 GMAC_DMA_SYSBUS_MODE_WR_OSR_LMT_MASK	(0xfU << GMAC_DMA_SYSBUS_MODE_WR_OSR_LMT_SHIFT)
    233   1.1  jmcneill #define	 GMAC_DMA_SYSBUS_MODE_RD_OSR_LMT_SHIFT	16
    234  1.10   msaitoh #define	 GMAC_DMA_SYSBUS_MODE_RD_OSR_LMT_MASK	(0xfU << GMAC_DMA_SYSBUS_MODE_RD_OSR_LMT_SHIFT)
    235   1.1  jmcneill #define	 GMAC_DMA_SYSBUS_MODE_MB		(1U << 14)
    236   1.1  jmcneill #define	 GMAC_DMA_SYSBUS_MODE_EAME		(1U << 11)
    237   1.1  jmcneill #define	 GMAC_DMA_SYSBUS_MODE_BLEN16		(1U << 3)
    238   1.1  jmcneill #define	 GMAC_DMA_SYSBUS_MODE_BLEN8		(1U << 2)
    239   1.1  jmcneill #define	 GMAC_DMA_SYSBUS_MODE_BLEN4		(1U << 1)
    240   1.1  jmcneill #define	 GMAC_DMA_SYSBUS_MODE_FB		(1U << 0)
    241   1.1  jmcneill #define	GMAC_DMA_INTERRUPT_STATUS		0x1008
    242   1.1  jmcneill #define	GMAC_DMA_DEBUG_STATUS0			0x100C
    243   1.1  jmcneill #define	GMAC_AXI_LPI_ENTRY_INTERVAL		0x1040
    244   1.1  jmcneill #define	GMAC_RWK_FILTERn_BYTE_MASK(n)		(0x10C0 + 0x4 * (n))
    245   1.1  jmcneill #define	GMAC_RWK_FILTER01_CRC			0x10D0
    246   1.1  jmcneill #define	GMAC_RWK_FILTER23_CRC			0x10D4
    247   1.1  jmcneill #define	GMAC_RWK_FILTER_OFFSET			0x10D8
    248   1.1  jmcneill #define	GMAC_RWK_FILTER_COMMAND			0x10DC
    249   1.1  jmcneill #define	GMAC_DMA_CHAN0_CONTROL			0x1100
    250   1.1  jmcneill #define	 GMAC_DMA_CHAN0_CONTROL_DSL_SHIFT	18
    251   1.1  jmcneill #define	 GMAC_DMA_CHAN0_CONTROL_DSL_MASK	(0x7U << GMAC_DMA_CHAN0_CONTROL_DSL_SHIFT)
    252   1.1  jmcneill #define	 GMAC_DMA_CHAN0_CONTROL_PBLX8		(1U << 16)
    253   1.1  jmcneill #define	GMAC_DMA_CHAN0_TX_CONTROL		0x1104
    254   1.8   msaitoh #define	 GMAC_DMA_CHAN0_TX_CONTROL_TXPBL_SHIFT	16
    255   1.8   msaitoh #define	 GMAC_DMA_CHAN0_TX_CONTROL_TXPBL_MASK	(0x3FU << GMAC_DMA_CHAN0_TX_CONTROL_TXPBL_SHIFT)
    256   1.1  jmcneill #define	 GMAC_DMA_CHAN0_TX_CONTROL_OSP		(1U << 4)
    257   1.1  jmcneill #define	 GMAC_DMA_CHAN0_TX_CONTROL_START	(1U << 0)
    258   1.1  jmcneill #define	GMAC_DMA_CHAN0_RX_CONTROL		0x1108
    259   1.8   msaitoh #define	 GMAC_DMA_CHAN0_RX_CONTROL_RXPBL_SHIFT	16
    260   1.8   msaitoh #define	 GMAC_DMA_CHAN0_RX_CONTROL_RXPBL_MASK	(0x3FU << GMAC_DMA_CHAN0_RX_CONTROL_RXPBL_SHIFT)
    261   1.1  jmcneill #define	 GMAC_DMA_CHAN0_RX_CONTROL_RBSZ_SHIFT	1
    262   1.1  jmcneill #define	 GMAC_DMA_CHAN0_RX_CONTROL_RBSZ_MASK	(0x3FFFU << GMAC_DMA_CHAN0_RX_CONTROL_RBSZ_SHIFT)
    263   1.1  jmcneill #define	 GMAC_DMA_CHAN0_RX_CONTROL_START	(1U << 0)
    264   1.1  jmcneill #define	GMAC_DMA_CHAN0_TX_BASE_ADDR_HI		0x1110
    265   1.1  jmcneill #define	GMAC_DMA_CHAN0_TX_BASE_ADDR		0x1114
    266   1.1  jmcneill #define	GMAC_DMA_CHAN0_RX_BASE_ADDR_HI		0x1118
    267   1.1  jmcneill #define	GMAC_DMA_CHAN0_RX_BASE_ADDR		0x111C
    268   1.1  jmcneill #define	GMAC_DMA_CHAN0_TX_END_ADDR		0x1120
    269   1.1  jmcneill #define	GMAC_DMA_CHAN0_RX_END_ADDR		0x1128
    270   1.1  jmcneill #define	GMAC_DMA_CHAN0_TX_RING_LEN		0x112C
    271   1.1  jmcneill #define	GMAC_DMA_CHAN0_RX_RING_LEN		0x1130
    272   1.1  jmcneill #define	GMAC_DMA_CHAN0_INTR_ENABLE		0x1134
    273   1.1  jmcneill #define	 GMAC_DMA_CHAN0_INTR_ENABLE_NIE		(1U << 15)
    274   1.1  jmcneill #define	 GMAC_DMA_CHAN0_INTR_ENABLE_AIE		(1U << 14)
    275   1.1  jmcneill #define	 GMAC_DMA_CHAN0_INTR_ENABLE_FBE		(1U << 12)
    276   1.1  jmcneill #define	 GMAC_DMA_CHAN0_INTR_ENABLE_RIE		(1U << 6)
    277   1.1  jmcneill #define	 GMAC_DMA_CHAN0_INTR_ENABLE_TIE		(1U << 0)
    278   1.1  jmcneill #define	GMAC_DMA_CHAN0_RX_WATCHDOG		0x1138
    279   1.1  jmcneill #define	GMAC_DMA_CHAN0_SLOT_CTRL_STATUS		0x113C
    280   1.1  jmcneill #define	GMAC_DMA_CHAN0_CUR_TX_DESC		0x1144
    281   1.1  jmcneill #define	GMAC_DMA_CHAN0_CUR_RX_DESC		0x114C
    282   1.1  jmcneill #define	GMAC_DMA_CHAN0_CUR_TX_BUF_ADDR		0x1154
    283   1.1  jmcneill #define	GMAC_DMA_CHAN0_CUR_RX_BUF_ADDR		0x115C
    284   1.1  jmcneill #define	GMAC_DMA_CHAN0_STATUS			0x1160
    285   1.1  jmcneill #define	 GMAC_DMA_CHAN0_STATUS_NIS		(1U << 15)
    286   1.1  jmcneill #define	 GMAC_DMA_CHAN0_STATUS_AIS		(1U << 14)
    287   1.1  jmcneill #define	 GMAC_DMA_CHAN0_STATUS_FB		(1U << 12)
    288   1.1  jmcneill #define	 GMAC_DMA_CHAN0_STATUS_RI		(1U << 6)
    289   1.1  jmcneill #define	 GMAC_DMA_CHAN0_STATUS_TI		(1U << 0)
    290   1.1  jmcneill 
    291   1.1  jmcneill struct eqos_dma_desc {
    292   1.1  jmcneill 	uint32_t	tdes0;
    293   1.1  jmcneill 	uint32_t	tdes1;
    294   1.1  jmcneill 	uint32_t	tdes2;
    295   1.6       ryo #define	EQOS_TDES2_TX_IOC			(1U << 31)	/* TX */
    296   1.1  jmcneill 	uint32_t	tdes3;
    297   1.6       ryo #define	EQOS_TDES3_TX_OWN			(1U << 31)	/* TX */
    298   1.6       ryo #define	EQOS_TDES3_TX_FD			(1U << 29)	/* TX */
    299   1.6       ryo #define	EQOS_TDES3_TX_LD			(1U << 28)	/* TX */
    300   1.6       ryo #define	EQOS_TDES3_TX_DE			(1U << 23)	/* TX (WB) */
    301   1.6       ryo #define	EQOS_TDES3_TX_ES			(1U << 15)	/* TX (WB) */
    302   1.6       ryo #define	EQOS_TDES3_RX_OWN			(1U << 31)	/* RX */
    303   1.6       ryo #define	EQOS_TDES3_RX_IOC			(1U << 30)	/* RX */
    304   1.6       ryo #define	EQOS_TDES3_RX_BUF1V			(1U << 24)	/* RX */
    305   1.6       ryo #define	EQOS_TDES3_RX_CTXT			(1U << 30)	/* RX (WB) */
    306   1.6       ryo #define	EQOS_TDES3_RX_FD			(1U << 29)	/* RX (WB) */
    307   1.6       ryo #define	EQOS_TDES3_RX_LD			(1U << 28)	/* RX (WB) */
    308   1.6       ryo #define	EQOS_TDES3_RX_CE			(1U << 24)	/* RX (WB) */
    309   1.6       ryo #define	EQOS_TDES3_RX_GP			(1U << 23)	/* RX (WB) */
    310   1.6       ryo #define	EQOS_TDES3_RX_RWT			(1U << 22)	/* RX (WB) */
    311   1.6       ryo #define	EQOS_TDES3_RX_OE			(1U << 21)	/* RX (WB) */
    312   1.6       ryo #define	EQOS_TDES3_RX_RE			(1U << 20)	/* RX (WB) */
    313   1.6       ryo #define	EQOS_TDES3_RX_DE			(1U << 19)	/* RX (WB) */
    314   1.6       ryo #define	EQOS_TDES3_RX_ES			(1U << 15)	/* RX (WB) */
    315   1.6       ryo #define	EQOS_TDES3_RX_LENGTH_MASK		0x7FFFU		/* RX */
    316   1.1  jmcneill } __aligned (64);
    317   1.1  jmcneill 
    318   1.1  jmcneill #endif /* !_DWC_EQOS_REG_H */
    319