Home | History | Annotate | Line # | Download | only in ic
      1  1.7  macallan /*	$NetBSD: sm502reg.h,v 1.7 2013/03/13 21:31:01 macallan Exp $	*/
      2  1.1  macallan 
      3  1.1  macallan /*
      4  1.1  macallan  * Copyright (c) 2009 Michael Lorenz
      5  1.1  macallan  * All rights reserved.
      6  1.1  macallan  *
      7  1.1  macallan  * Redistribution and use in source and binary forms, with or without
      8  1.1  macallan  * modification, are permitted provided that the following conditions
      9  1.1  macallan  * are met:
     10  1.1  macallan  * 1. Redistributions of source code must retain the above copyright
     11  1.1  macallan  *    notice, this list of conditions and the following disclaimer.
     12  1.1  macallan  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  macallan  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  macallan  *    documentation and/or other materials provided with the distribution.
     15  1.1  macallan  *
     16  1.1  macallan  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17  1.1  macallan  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     18  1.1  macallan  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     19  1.1  macallan  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     20  1.1  macallan  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     21  1.1  macallan  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     22  1.1  macallan  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     23  1.1  macallan  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     24  1.1  macallan  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     25  1.1  macallan  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     26  1.1  macallan  */
     27  1.1  macallan 
     28  1.1  macallan /* Silicon Motion SM502 / Voyager GX register definitions */
     29  1.1  macallan 
     30  1.1  macallan #ifndef SM502REG_H
     31  1.1  macallan #define SM502REG_H
     32  1.1  macallan 
     33  1.1  macallan /* System Control Registers */
     34  1.1  macallan #define SM502_SYSTEM_CTRL	0x00000000
     35  1.1  macallan #define 	SM502_SYSCTL_PANEL_3STATE	0x00000001
     36  1.1  macallan #define 	SM502_SYSCTL_MEM_3STATE		0x00000002
     37  1.1  macallan #define 	SM502_SYSCTL_CRT_3STATE		0x00000004
     38  1.1  macallan #define 	SM502_SYSCTL_BURST_32		0x00000000
     39  1.1  macallan #define 	SM502_SYSCTL_BURST_64		0x00000010
     40  1.1  macallan #define 	SM502_SYSCTL_BURST_128		0x00000020
     41  1.1  macallan #define 	SM502_SYSCTL_BURST_256		0x00000030
     42  1.1  macallan #define 	SM502_SYSCTL_PCI_CLOCK_RUN_E	0x00000040
     43  1.1  macallan #define 	SM502_SYSCTL_PCI_RETRY_E	0x00000080
     44  1.1  macallan #define 	SM502_SYSCTL_PCI_LOCK		0x00000800
     45  1.1  macallan /* stop drawing engine */
     46  1.1  macallan #define 	SM502_SYSCTL_ENGINE_ABORT	0x00003000
     47  1.1  macallan #define 	SM502_SYSCTL_BURST_READ_E	0x00008000
     48  1.1  macallan #define 	SM502_SYSCTL_ZV_VSYNC_DET	0x00010000
     49  1.1  macallan #define 	SM502_SYSCTL_CRT_FLIP_PENDING	0x00020000
     50  1.1  macallan #define 	SM502_SYSCTL_ENGINE_BUSY	0x00080000
     51  1.1  macallan #define 	SM502_SYSCTL_FIFO_EMPTY		0x00100000
     52  1.1  macallan #define 	SM502_SYSCTL_VIDEO_FLIP_PENDING	0x00400000
     53  1.1  macallan #define 	SM502_SYSCTL_PANEL_FLIP_PENDING	0x00800000
     54  1.1  macallan #define 	SM502_SYSCTL_PCI_LT_E		0x01000000
     55  1.1  macallan #define 	SM502_SYSCTL_PCI_BM_E		0x02000000
     56  1.1  macallan #define 	SM502_SYSCTL_CSC_BUSY		0x10000000
     57  1.1  macallan #define 	SM502_SYSCTL_PCI_BURST_E	0x20000000
     58  1.1  macallan #define 	SM502_SYSCTL_DISABLE_HSYNC	0x40000000
     59  1.1  macallan #define 	SM502_SYSCTL_DISABLE_VSYNC	0x80000000
     60  1.1  macallan 
     61  1.2  macallan #define SM502_MISC_CONTROL		0x00000004
     62  1.5  macallan #define 	SM502_DAC_POWER_DOWN		0x00001000
     63  1.2  macallan /* each bit: 0 - GPIO, 1 - other stuff */
     64  1.2  macallan #define SM502_GPIO0_CONTROL		0x00000008
     65  1.2  macallan #define SM502_GPIO1_CONTROL		0x0000000c
     66  1.2  macallan #define SM502_DRAM_CONTROL		0x00000010
     67  1.6  macallan 	#define SM502_MEM_4M		0x00000000
     68  1.6  macallan 	#define SM502_MEM_8M		0x00002000
     69  1.6  macallan 	#define SM502_MEM_16M		0x00004000
     70  1.6  macallan 	#define SM502_MEM_32M		0x00006000
     71  1.6  macallan 	#define SM502_MEM_64M		0x00008000
     72  1.7  macallan 	#define SM502_MEM_2M		0x0000a000
     73  1.6  macallan 
     74  1.2  macallan #define SM502_ARB_CONTROL		0x00000014
     75  1.2  macallan #define SM502_COMMANDLIST_STATUS	0x00000024
     76  1.2  macallan #define SM502_INTR_STATUS_R		0x00000028	/* on read */
     77  1.2  macallan #define SM502_INTR_CLEAR_R		0x00000028	/* on write */
     78  1.2  macallan 	#define SM502_RINTR_ZV1		0x00000040	/* zoomed video 1 */
     79  1.2  macallan 	#define SM502_RINTR_UP		0x00000020	/* USB slave plug */
     80  1.2  macallan 	#define SM502_RINTR_ZV0		0x00000010	/* zoomed video 0 */
     81  1.2  macallan 	#define SM502_RINTR_CV		0x00000008	/* CRT vsync */
     82  1.2  macallan 	#define SM502_RINTR_US		0x00000004	/* USB slave */
     83  1.2  macallan 	#define SM502_RINTR_PV		0x00000002	/* panel vsync */
     84  1.2  macallan 	#define SM502_RINTR_CI		0x00000001	/* command interpreter */
     85  1.2  macallan 
     86  1.2  macallan #define SM502_INTR_STATUS		0x0000002c
     87  1.2  macallan #define SM502_INTR_MASK			0x00000030
     88  1.2  macallan 	#define SM502_INTR_UP		0x80000000	/* USB slave plug */
     89  1.2  macallan 	#define SM502_INTR_GPIO54	0x40000000
     90  1.2  macallan 	#define SM502_INTR_GPIO53	0x20000000
     91  1.2  macallan 	#define SM502_INTR_GPIO52	0x10000000
     92  1.2  macallan 	#define SM502_INTR_GPIO51	0x08000000
     93  1.2  macallan 	#define SM502_INTR_GPIO50	0x04000000
     94  1.2  macallan 	#define SM502_INTR_GPIO49	0x02000000
     95  1.2  macallan 	#define SM502_INTR_GPIO48	0x01000000
     96  1.2  macallan 	#define SM502_INTR_I2C		0x00800000
     97  1.2  macallan 	#define SM502_INTR_PWM		0x00400000
     98  1.2  macallan 	#define SM502_INTR_RES		0x00200000	/* reserved */
     99  1.2  macallan 	#define SM502_INTR_DMA		0x00100000
    100  1.2  macallan 	#define SM502_INTR_PCI		0x00080000
    101  1.2  macallan 	#define SM502_INTR_I2S		0x00040000
    102  1.2  macallan 	#define SM502_INTR_AC97		0x00020000
    103  1.2  macallan 	#define SM502_INTR_US		0x00010000
    104  1.2  macallan 	#define SM502_INTR_RES2		0x0000c000	/* reserved */
    105  1.2  macallan 	#define SM502_INTR_UART1	0x00002000
    106  1.2  macallan 	#define SM502_INTR_UART0	0x00001000
    107  1.2  macallan 	#define SM502_INTR_CV		0x00000800	/* CRT vsync */
    108  1.2  macallan 	#define SM502_INTR_MC		0x00000400	/* microcontroller */
    109  1.2  macallan 	#define SM502_INTR_SSP1		0x00000200
    110  1.2  macallan 	#define SM502_INTR_SSP0		0x00000100
    111  1.2  macallan 	#define SM502_INTR_RES3		0x00000080	/* reserved */
    112  1.2  macallan 	#define SM502_INTR_UH		0x00000040	/* USB host */
    113  1.2  macallan 	#define SM502_INTR_RES4		0x00000020	/* reserved */
    114  1.2  macallan 	#define SM502_INTR_ZV1		0x00000010	/* zoomed video 1 */
    115  1.2  macallan 	#define SM502_INTR_2D		0x00000008	/* 2D engine */
    116  1.2  macallan 	#define SM502_INTR_ZV0		0x00000004	/* zoomed video 0 */
    117  1.2  macallan 	#define SM502_INTR_PV		0x00000002	/* panel vsync */
    118  1.2  macallan 	#define SM502_INTR_CI		0x00000001	/* command interpreter */
    119  1.2  macallan 
    120  1.2  macallan #define SM502_DEBUG_CONTROL		0x00000034
    121  1.2  macallan 
    122  1.2  macallan #define SM502_CURRENT_GATE		0x00000038
    123  1.5  macallan #define		SM502_GATE_AUDIO_ENABLE		0x00040000
    124  1.5  macallan #define		SM502_GATE_8051_ENABLE		0x00020000
    125  1.5  macallan #define		SM502_GATE_USB_SLAVE_ENABLE	0x00001000
    126  1.5  macallan #define		SM502_GATE_USB_HOST_ENABLE	0x00000800
    127  1.5  macallan #define		SM502_GATE_SSP_ENABLE		0x00000400
    128  1.5  macallan #define		SM502_GATE_UART1_ENABLE		0x00000100
    129  1.5  macallan #define		SM502_GATE_UART0_ENABLE		0x00000080
    130  1.5  macallan #define		SM502_GATE_GPIO_ENABLE		0x00000040
    131  1.5  macallan #define		SM502_GATE_ZV_ENABLE		0x00000020
    132  1.5  macallan #define		SM502_GATE_CSC_ENABLE		0x00000010
    133  1.5  macallan #define		SM502_GATE_2D_ENGINE_ENABLE	0x00000008
    134  1.5  macallan #define		SM502_GATE_DISPLAY_ENABLE	0x00000004
    135  1.5  macallan #define		SM502_GATE_MEMORY_ENABLE	0x00000002
    136  1.5  macallan #define		SM502_GATE_HOST_ENABLE		0x00000001
    137  1.2  macallan #define SM502_CURRENT_CLOCK		0x0000003c
    138  1.2  macallan #define SM502_POWER_MODE0_GATE		0x00000040
    139  1.2  macallan #define SM502_POWER_MODE0_CLOCK		0x00000044
    140  1.2  macallan #define SM502_POWER_MODE1_GATE		0x00000048
    141  1.2  macallan #define SM502_POWER_MODE1_CLOCK		0x0000004c
    142  1.2  macallan #define SM502_SLEEP_MODE_GATE		0x00000050
    143  1.2  macallan #define SM502_POWER_MODE_CONTROL	0x00000054
    144  1.2  macallan 
    145  1.2  macallan /* GPIO */
    146  1.2  macallan #define SM502_GPIO_DATA0		0x00010000
    147  1.2  macallan #define SM502_GPIO_DATA1		0x00010004
    148  1.2  macallan #define SM502_GPIO_DIR0			0x00010008	/* 1 is output */
    149  1.2  macallan #define SM502_GPIO_DIR1			0x0001000c
    150  1.2  macallan #define SM502_GPIO_INTR_SETUP		0x00010010
    151  1.2  macallan #define SM502_GPIO_INTR_STATUS		0x00010014	/* read */
    152  1.2  macallan #define SM502_GPIO_INTR_CLEAR		0x00010014	/* write */
    153  1.3  macallan 
    154  1.3  macallan /* PWM - Pulse Width Modulation */
    155  1.3  macallan #define SM502_PWM0			0x00010020
    156  1.3  macallan #define SM502_PWM1			0x00010024
    157  1.3  macallan #define SM502_PWM2			0x00010028
    158  1.3  macallan #define		SM502_PWM_ENABLE		0x00000001
    159  1.3  macallan #define		SM502_PWM_ENABLE_INTR		0x00000004
    160  1.3  macallan #define		SM502_PWM_INTR_PENDING		0x00000008 /* write 1 to clear */
    161  1.3  macallan /* 96MHz divided by 1 << n */
    162  1.3  macallan #define		SM502_PWM_CLOCK_DIV_MASK	0x000000f0
    163  1.3  macallan #define		SM502_PWM_CLOCK_DIV_SHIFT	4
    164  1.3  macallan /* output remains low for n+1 cycles */
    165  1.3  macallan #define		SM502_PWM_CLOCK_LOW_MASK	0x000fff00
    166  1.3  macallan #define		SM502_PWM_CLOCK_LOW_SHIFT	8
    167  1.3  macallan /* output remains high for n+1 cycles */
    168  1.3  macallan #define		SM502_PWM_CLOCK_HIGH_MASK	0xfff00000
    169  1.3  macallan #define		SM502_PWM_CLOCK_HIGH_SHIFT	20
    170  1.3  macallan 
    171  1.1  macallan /* Video Controller Registers */
    172  1.4  macallan #define SM502_PANEL_DISP_CTRL			0x080000
    173  1.1  macallan #define		SM502_PDC_8BIT			0x00000000
    174  1.1  macallan #define		SM502_PDC_16BIT			0x00000001
    175  1.1  macallan #define		SM502_PDC_32BIT			0x00000002
    176  1.1  macallan #define		SM502_PDC_DEPTH_MASK		0x00000003
    177  1.1  macallan #define		SM502_PDC_PANEL_ENABLE		0x00000004
    178  1.1  macallan #define		SM502_PDC_GAMMA_ENABLE		0x00000008
    179  1.1  macallan #define		SM502_PDC_HPAN_AUTO		0x00000010
    180  1.1  macallan #define		SM502_PDC_HPAN_DIR_LEFT		0x00000000
    181  1.1  macallan #define		SM502_PDC_HPAN_DIR_RIGHT	0x00000020
    182  1.1  macallan #define		SM502_PDC_VPAN_AUTO		0x00000040
    183  1.1  macallan #define		SM502_PDC_VPAN_DIR_UP		0x00000080
    184  1.1  macallan #define		SM502_PDC_VPAN_DIR_DOWN		0x00000000
    185  1.1  macallan #define		SM502_PDC_TIMING_ENABLE		0x00000100
    186  1.1  macallan #define		SM502_PDC_COLORKEY_ENABLE	0x00000200
    187  1.1  macallan #define		SM502_PDC_CAPTURE_ZV_0		0x00000400
    188  1.1  macallan #define		SM502_PDC_HSYNC_PHASE_LOW	0x00001000
    189  1.1  macallan #define		SM502_PDC_HSYNC_PHASE_HIGH	0x00000000
    190  1.1  macallan #define		SM502_PDC_VSYNC_PHASE_LOW	0x00002000
    191  1.1  macallan #define		SM502_PDC_VSYNC_PHASE_HIGH	0x00000000
    192  1.1  macallan #define		SM502_PDC_CLOCK_ACT_LOW		0x00004000
    193  1.1  macallan #define		SM502_PDC_CLOCK_ACTIVE_HIGH	0x00000000
    194  1.1  macallan #define		SM502_PDC_8BIT_TV_ENABLE	0x00008000
    195  1.1  macallan #define		SM502_PDC_FIFO_HWATER_1		0x00000000
    196  1.1  macallan #define		SM502_PDC_FIFO_HWATER_3		0x00010000
    197  1.1  macallan #define		SM502_PDC_FIFO_HWATER_7		0x00020000
    198  1.1  macallan #define		SM502_PDC_FIFO_HWATER_11	0x00030000
    199  1.1  macallan #define		SM502_PDC_FIFO_HWATE_MASK	0x00030000
    200  1.1  macallan #define		SM502_PDC_TYPE_TFT		0x00000000
    201  1.1  macallan #define		SM502_PDC_TYPE_8BIT_STN		0x00040000
    202  1.1  macallan #define		SM502_PDC_TYPE_12BIT_STN	0x00080000
    203  1.1  macallan #define		SM502_PDC_TYPE_MASK		0x000c0000
    204  1.1  macallan #define		SM502_PDC_DITHERING_ENABLE	0x00100000
    205  1.1  macallan #define		SM502_PDC_TFT_RGB888		0x00000000
    206  1.1  macallan #define		SM502_PDC_TFT_RGB333		0x00200000
    207  1.1  macallan #define		SM502_PDC_TFT_RGB444		0x00400000
    208  1.1  macallan #define		SM502_PDC_TFT_RGB_MASK		0x00600000
    209  1.1  macallan #define		SM502_PDC_DITHER_8_GREY		0x00800000
    210  1.1  macallan #define		SM502_PDC_FPVDDEN_HIGH		0x01000000
    211  1.1  macallan #define		SM502_PDC_FPVDDEN_LOW		0x00000000
    212  1.1  macallan #define		SM502_PDC_PANEL_SIGNALS_ENABLE	0x02000000
    213  1.1  macallan #define		SM502_PDC_VBIASEN_HIGH		0x04000000
    214  1.1  macallan #define		SM502_PDC_VBIASEN_LOW		0x00000000
    215  1.1  macallan #define		SM502_PDC_GPEN_ENABLE		0x08000000
    216  1.1  macallan 
    217  1.1  macallan #define SM502_PANEL_PAN_CTRL	0x080004
    218  1.1  macallan #define SM502_PANEL_COLOR_KEY	0x080008
    219  1.1  macallan #define SM502_PANEL_FB_ADDRESS	0x08000C
    220  1.1  macallan #define		SM502_FBA_MASK			0x03fffff0 /* 128bit align */
    221  1.1  macallan #define		SM502_FBA_CS1			0x04000000
    222  1.1  macallan #define		SM502_FBA_CS0			0x00000000
    223  1.1  macallan #define		SM502_FBA_SYSTEM_MEM		0x08000000
    224  1.1  macallan #define		SM502_FBA_LOCAL_MEM		0x00000000
    225  1.1  macallan #define		SM502_FBA_FLIP_PENDING		0x80000000
    226  1.1  macallan 
    227  1.1  macallan #define SM502_PANEL_FB_OFFSET	0x080010
    228  1.1  macallan #define		SM502_FBO_FB_STRIDE_MASK	0x00003ff0 /* 128bit align */
    229  1.1  macallan #define		SM502_FBA_WIN_STRIDE_MASK	0x3ff00000 /* 128bit align */
    230  1.1  macallan 
    231  1.1  macallan #define SM502_PANEL_FB_WIDTH	0x080014
    232  1.1  macallan #define		SM502_FBW_WIN_X_MASK		0x00003fff
    233  1.1  macallan #define		SM502_FBW_WIN_WIDTH_MASK	0x3fff0000
    234  1.1  macallan 
    235  1.1  macallan #define SM502_PANEL_FB_HEIGHT	0x080018
    236  1.1  macallan #define		SM502_FBH_WIN_Y_MASK		0x00003fff
    237  1.1  macallan #define		SM502_FBH_WIN_HEIGHT_MASK	0x3fff0000
    238  1.1  macallan #define SM502_PANEL_TL		0x08001C
    239  1.1  macallan #define		SM502_TL_LEFT_MASK		0x000007ff
    240  1.1  macallan #define		SM502_TL_TOP_MASK		0x07ff0000
    241  1.1  macallan 
    242  1.1  macallan #define SM502_PANEL_BR		0x080020
    243  1.1  macallan #define		SM502_BR_RIGHT_MASK		0x000007ff
    244  1.1  macallan #define		SM502_BR_BOTTOM_MASK		0x07ff0000
    245  1.1  macallan 
    246  1.1  macallan #define SM502_PANEL_HTOTAL	0x080024
    247  1.1  macallan #define 	SM502_HT_HDISPE_MASK		0x00000fff
    248  1.1  macallan #define 	SM502_HT_HTOTAL_MASK		0x0fff0000
    249  1.1  macallan #define SM502_PANEL_HSYNC	0x080028
    250  1.1  macallan #define SM502_PANEL_VTOTAL	0x08002C
    251  1.1  macallan #define 	SM502_VT_VDISPE_MASK		0x00000fff
    252  1.1  macallan #define 	SM502_VT_VTOTAL_MASK		0x0fff0000
    253  1.1  macallan #define SM502_PANEL_VSYNC	0x080030
    254  1.3  macallan #define SM502_PANEL_CRSR_ADDR	0x0800f0
    255  1.3  macallan #define		SM502_CRSR_ENABLE	0x80000000
    256  1.3  macallan #define		SM502_CRSR_SYSTEM_MEM	0x08000000
    257  1.3  macallan #define		SM502_CRSR_SYSMEM_CS1	0x04000000
    258  1.3  macallan #define		SM502_CRSR_ADDRESS_M	0x03fffff0
    259  1.3  macallan #define SM502_PANEL_CRSR_XY	0x0800f4
    260  1.3  macallan #define		SM502_CRSR_X_MASK	0x00000fff
    261  1.3  macallan #define		SM502_CRSR_Y_MASK	0x0fff0000
    262  1.3  macallan #define SM502_PANEL_CRSR_COL12	0x0800f8
    263  1.3  macallan #define		SM502_CRSR_COLOR_1_MASK	0x0000ffff
    264  1.3  macallan #define		SM502_CRSR_COLOR_2_MASK	0xffff0000
    265  1.3  macallan #define SM502_PANEL_CRSR_COL3	0x0800fc
    266  1.3  macallan #define		SM502_CRSR_COLOR_3_MASK	0x0000ffff
    267  1.3  macallan 
    268  1.1  macallan 
    269  1.1  macallan #define SM502_PALETTE_PANEL	0x080400
    270  1.1  macallan #define SM502_PALETTE_VIDEO	0x080800
    271  1.1  macallan #define SM502_PALETTE_CRT	0x080c00
    272  1.1  macallan 
    273  1.1  macallan /* drawing engine */
    274  1.1  macallan #define SM502_SRC		0x100000
    275  1.1  macallan #define		SM502_SRC_WRAP_ENABLE	0x80000000
    276  1.1  macallan #define		SM502_SRC_X_MASK	0x3fff0000
    277  1.1  macallan #define		SM502_SRC_Y_MASK	0x0000ffff
    278  1.1  macallan 
    279  1.1  macallan #define SM502_DST		0x100004
    280  1.1  macallan #define		SM502_DST_WRAP_ENABLE	0x80000000
    281  1.1  macallan #define		SM502_DST_X_MASK	0x3fff0000
    282  1.1  macallan #define		SM502_DST_Y_MASK	0x0000ffff
    283  1.1  macallan 
    284  1.1  macallan #define SM502_DIMENSION		0x100008
    285  1.1  macallan #define		SM502_DIM_X_MASK	0x3fff0000
    286  1.1  macallan #define		SM502_DIM_Y_MASK	0x0000ffff
    287  1.1  macallan 
    288  1.1  macallan #define SM502_CONTROL		0x10000c
    289  1.1  macallan #define ROP_COPY 	0x0c
    290  1.1  macallan #define ROP_INVERT	0x03
    291  1.1  macallan #define		SM502_CTRL_ROP_MASK	0x000000ff
    292  1.1  macallan #define		SM502_CTRL_TRANSP_EN	0x00000100
    293  1.1  macallan #define		SM502_CTRL_TRANSP_DST	0x00000200
    294  1.1  macallan #define		SM502_CTRL_TRANSP_SRC	0x00000000
    295  1.1  macallan #define		SM502_CTRL_TRANSP_MATCH	0x00000400
    296  1.1  macallan #define		SM502_CTRL_OPAQUE_MATCH	0x00000000
    297  1.1  macallan #define		SM502_CTRL_REPEAT_ROT	0x00000800
    298  1.1  macallan #define		SM502_CTRL_MONO_PACK_MASK	0x00003000
    299  1.1  macallan #define		SM502_CTRL_MONO_PACK_8BIT	0x00001000
    300  1.1  macallan #define		SM502_CTRL_MONO_PACK_16BIT	0x00002000
    301  1.1  macallan #define		SM502_CTRL_MONO_PACK_32BIT	0x00003000
    302  1.1  macallan #define		SM502_CTRL_ROP2_SRC_PAT	0x00004000 /* otherwise src is bmp */
    303  1.1  macallan #define		SM502_CTRL_USE_ROP2	0x00008000 /* X-style ROPs vs. Win */
    304  1.1  macallan #define		SM502_CTRL_COMMAND_MASK	0x001f0000
    305  1.1  macallan #define		SM502_CTRL_CMD_BITBLT	0x00000000
    306  1.1  macallan #define		SM502_CTRL_CMD_RECTFILL	0x00010000
    307  1.1  macallan #define		SM502_CTRL_CMD_DETILE	0x00020000
    308  1.1  macallan #define		SM502_CTRL_CMD_TRAPFILL	0x00030000
    309  1.1  macallan #define		SM502_CTRL_CMD_ALPHA	0x00040000
    310  1.1  macallan #define		SM502_CTRL_CMD_RLESTRIP	0x00050000
    311  1.1  macallan #define		SM502_CTRL_CMD_SHRTSTRK	0x00060000
    312  1.1  macallan #define		SM502_CTRL_CMD_LINE	0x00070000
    313  1.1  macallan #define		SM502_CTRL_CMD_HOSTWRT	0x00080000
    314  1.1  macallan #define		SM502_CTRL_CMD_HOSTREAD	0x00090000
    315  1.1  macallan #define		SM502_CTRL_CMD_WRT_BT	0x000a0000
    316  1.1  macallan #define		SM502_CTRL_CMD_ROTATE	0x000b0000
    317  1.1  macallan #define		SM502_CTRL_CMD_FONT	0x000c0000
    318  1.1  macallan #define		SM502_CTRL_CMD_TEXLOAD	0x000f0000
    319  1.1  macallan #define		SM502_CTRL_DRAWLAST	0x00200000 /* last pixel in line */
    320  1.1  macallan #define		SM502_CTRL_HOSTBLT_MONO	0x00400000 /* colour otherwise */
    321  1.1  macallan #define		SM502_CTRL_YSTRETCH_E	0x00800000
    322  1.1  macallan #define		SM502_CTRL_Y_STEP_NEG	0x01000000 /* line, otherwise pos */
    323  1.1  macallan #define		SM502_CTRL_X_STEP_NEG	0x02000000 /* line, otherwise pos */
    324  1.1  macallan #define		SM502_CTRL_LINE_AX_Y	0x04000000 /* otherwise X */
    325  1.1  macallan #define		SM502_CTRL_R_TO_L	0x08000000 /* otherwise L to R */
    326  1.1  macallan /* run command when writing SM502_DIMENSION */
    327  1.1  macallan #define		SM502_CTRL_QUICKSTART_E	0x10000000
    328  1.1  macallan #define		SM502_CTRL_UPD_DESTX	0x20000000
    329  1.1  macallan #define		SM502_CTRL_PAT_COLOR	0x40000000 /* otherwise mono */
    330  1.1  macallan #define		SM502_CTRL_ENGINE_START	0x80000000
    331  1.1  macallan 
    332  1.1  macallan #define SM502_PITCH		0x100010
    333  1.1  macallan #define		SM502_PITCH_SRC_MASK	0x00003fff
    334  1.1  macallan #define		SM502_PITCH_DST_MASK	0x3fff0000
    335  1.1  macallan 
    336  1.1  macallan #define SM502_FOREGROUND	0x100014
    337  1.1  macallan #define SM502_BACKGROUND	0x100018
    338  1.1  macallan #define SM502_STRETCH		0x10001c
    339  1.1  macallan #define		SM502_STRETCH_HEIGHT_MASK	0x00000fff /* source */
    340  1.1  macallan #define		SM502_STRETCH_ADDR_LINEAR	0x000f0000 /* XY otherwise */
    341  1.1  macallan #define		SM502_STRETCH_PIXEL_FORMAT_MASK	0x00300000
    342  1.1  macallan #define		SM502_STRETCH_8BIT		0x00000000
    343  1.1  macallan #define		SM502_STRETCH_16BIT		0x00100000
    344  1.1  macallan #define		SM502_STRETCH_32BIT		0x00200000
    345  1.1  macallan #define		SM502_STRETCH_PAT_X_ORIGIN_MASK	0x03800000
    346  1.1  macallan #define		SM502_STRETCH_PAT_Y_ORIGIN_MASK 0x38000000
    347  1.1  macallan #define		SM502_STRETCH_PAT_XY_ENABLE	0x40000000
    348  1.1  macallan 
    349  1.1  macallan #define SM502_COLOR_COMPARE	0x100020
    350  1.1  macallan #define SM502_COLOR_COMP_MASK	0x100024
    351  1.1  macallan #define SM502_PLANEMASK		0x100028
    352  1.1  macallan #define SM502_CLIP_TOP_LEFT	0x10002c
    353  1.1  macallan #define		SM501_CLIP_TOP_MASK	0xffff0000
    354  1.1  macallan #define		SM501_CLIP_LEFT_MASK	0x00000fff
    355  1.1  macallan #define		SM501_CLIP_BLOCK_INSIDE	0x00001000 /* otherwise block outside */
    356  1.1  macallan #define		SM501_CLIP_ENABLE	0x00002000
    357  1.1  macallan 
    358  1.1  macallan #define SM502_CLIP_BOTTOM_RIGHT	0x100030
    359  1.1  macallan #define		SM501_CLIP_BOTTOM_MASK	0xffff0000
    360  1.1  macallan #define		SM501_CLIP_RIGHT_MASK	0x00001fff
    361  1.1  macallan 
    362  1.1  macallan #define SM502_MONO_PATTERN_0	0x100034
    363  1.1  macallan #define SM502_MONO_PATTERN_1	0x100038
    364  1.1  macallan #define SM502_WINDOW_WIDTH	0x10003c
    365  1.1  macallan #define		SM502_WIN_SRC_MASK	0x00001fff
    366  1.1  macallan #define		SM502_WIN_DST_MASK	0x1fff0000
    367  1.1  macallan 
    368  1.1  macallan #define SM502_SRC_BASE		0x100040
    369  1.1  macallan #define		SM502_SRC_BASE_ADDR_MASK	0x03fffff0 /* 128bit align */
    370  1.1  macallan #define		SM502_SRC_BASE_SYSMEM_CS1	0x04000000 /* SC0 otherw. */
    371  1.1  macallan #define		SM502_SRC_BASE_SYSMEM		0x08000000 /* local otherw. */
    372  1.1  macallan 
    373  1.1  macallan #define SM502_DST_BASE		0x100044
    374  1.1  macallan #define		SM502_DST_BASE_ADDR_MASK	0x03fffff0 /* 128bit align */
    375  1.1  macallan #define		SM502_DST_BASE_SYSMEM_CS1	0x04000000 /* SC0 otherw. */
    376  1.1  macallan #define		SM502_DST_BASE_SYSMEM		0x08000000 /* local otherw. */
    377  1.1  macallan 
    378  1.1  macallan #define SM502_ALPHA		0x100048
    379  1.1  macallan #define SM502_WRAP		0x10004c
    380  1.1  macallan #define		SM502_WRAP_HEIGHT_MASK	0x0000ffff
    381  1.1  macallan #define		SM502_WRAP_WIDTH_MASK	0xffff0000
    382  1.1  macallan 
    383  1.1  macallan #define SM502_STATUS		0x100050
    384  1.1  macallan #define		SM502_CMD_DONE		0x00000001
    385  1.1  macallan #define		SM502_CSC_DONE		0x00000002
    386  1.1  macallan 
    387  1.1  macallan #define	SM502_DATAPORT		0x110000
    388  1.1  macallan 
    389  1.5  macallan /* AC97 Link */
    390  1.5  macallan #define SM502_AC97_TX_TAG	0x0A0100
    391  1.5  macallan #define		SM502_AC97_FRAME_VALID	0x8000
    392  1.5  macallan #define		SM502_AC97_S1_VALID	0x4000
    393  1.5  macallan #define		SM502_AC97_S2_VALID	0x2000
    394  1.5  macallan #define		SM502_AC97_S3_VALID	0x1000
    395  1.5  macallan #define		SM502_AC97_S4_VALID	0x0800
    396  1.5  macallan #define SM502_AC97_TX_ADDR	0x0A0104
    397  1.5  macallan #define		SM502_AC97_READ		0x00100000	/* write otherwise */
    398  1.5  macallan #define		SM502_AC97_ADDR_MASK	0x000fe000
    399  1.5  macallan #define SM502_AC97_TX_DATA	0x0A0108
    400  1.5  macallan #define		SM502_AC97_DATA_MASK	0x000ffff0
    401  1.5  macallan #define SM502_AC97_TX_LEFT	0x0A010C
    402  1.5  macallan #define SM502_AC97_TX_RIGHT	0x0A0110
    403  1.5  macallan #define SM502_AC97_RX_TAG	0x0A0140
    404  1.5  macallan #define SM502_AC97_RX_ADDR	0x0A0144
    405  1.5  macallan #define SM502_AC97_RX_DATA	0x0A0148
    406  1.5  macallan #define SM502_AC97_RX_LEFT	0x0A014C
    407  1.5  macallan #define SM502_AC97_RX_RIGHT	0x0A0150
    408  1.5  macallan #define SM502_AC97_CONTROL	0x0A0180
    409  1.5  macallan #define		SM502_AC97_DROP_COUNT	0x0000fc00
    410  1.5  macallan #define		SM502_AC97_STOP_SYNC	0x00000200
    411  1.5  macallan #define		SM502_AC97_BCLK_RUNNING	0x00000100
    412  1.5  macallan #define		SM502_AC97_WAKEUP_REQ	0x00000080
    413  1.5  macallan #define		SM502_AC97_STATUS_MASK	0x00000030
    414  1.5  macallan #define		SM502_AC97_STATUS_OFF	0x00000000
    415  1.5  macallan #define		SM502_AC97_STATUS_RESET	0x00000010
    416  1.5  macallan #define		SM502_AC97_STATUS_WAIT	0x00000020
    417  1.5  macallan #define		SM502_AC97_STATUS_ON	0x00000030
    418  1.5  macallan #define		SM502_AC97_WI_ENABLE	0x00000008	/* wakeup interrupt */
    419  1.5  macallan #define		SM502_AC97_WARM_RESET	0x00000004	/* 1uS at least */
    420  1.5  macallan #define		SM502_AC97_COLD_RESET	0x00000002	/* 1uS at least */
    421  1.5  macallan #define		SM502_AC97_ENABLE	0x00000001
    422  1.5  macallan 
    423  1.5  macallan #define SM502_AUDIO_GPIO_MASK	0x1f000000	/* pins used */
    424  1.5  macallan 
    425  1.5  macallan /* 8051 Microcontroller */
    426  1.5  macallan #define SM502_uC_RESET		0x000b0000
    427  1.5  macallan #define 	SM502_uC_ENABLE		0x00000001	/* reset otherwise */
    428  1.5  macallan #define SM502_uC_MODE_SELECT	0x000b0004
    429  1.5  macallan #define 	SM502_uC_CLOCK_MASK	0x00000003
    430  1.5  macallan #define 	SM502_uC_CLOCK_DIV2	0x00000000
    431  1.5  macallan #define 	SM502_uC_CLOCK_DIV3	0x00000001
    432  1.5  macallan #define 	SM502_uC_CLOCK_DIV4	0x00000002
    433  1.5  macallan #define 	SM502_uC_CLOCK_DIV5	0x00000003
    434  1.5  macallan #define 	SM502_uC_CODEC_I2S	0x00000004	/* AC97 otherwise */
    435  1.5  macallan #define 	SM502_uC_AUDIO_TEST	0x00000008	/* test mode */
    436  1.5  macallan #define 	SM502_uC_IO_8BIT	0x00000010	/* 12 bit otherwise */
    437  1.5  macallan #define 	SM502_uC_SRAM_DISABLE	0x00000020
    438  1.5  macallan #define 	SM502_uC_USB_WAIT_MASK	0x000000c0
    439  1.5  macallan #define 	SM502_uC_USB_NO_WAIT	0x00000000
    440  1.5  macallan #define 	SM502_uC_USB_1_WAIT	0x00000040
    441  1.5  macallan #define 	SM502_uC_USB_2_WAIT	0x00000080
    442  1.5  macallan #define SM502_uC_8051_INTR	0x000b0008
    443  1.5  macallan #define SM502_uC_CPU_INTR	0x000b000c
    444  1.5  macallan 
    445  1.5  macallan #define SM502_uC_SRAM_PROG	0x00dc0000	/* only readable in RESET */
    446  1.5  macallan #define SM502_uC_SRAM_DATA	0x00dc3000
    447  1.5  macallan 
    448  1.1  macallan #endif /* SM502REG_H */
    449