w83l518d_sdmmc.c revision 1.7 1 1.7 riastrad /* $NetBSD: w83l518d_sdmmc.c,v 1.7 2023/05/10 00:11:08 riastradh Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*
4 1.1 jmcneill * Copyright (c) 2009 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. The name of the author may not be used to endorse or promote products
13 1.1 jmcneill * derived from this software without specific prior written permission.
14 1.1 jmcneill *
15 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 jmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 jmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.1 jmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 jmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
20 1.1 jmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
21 1.1 jmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
22 1.1 jmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
23 1.1 jmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 1.1 jmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 1.1 jmcneill * SUCH DAMAGE.
26 1.1 jmcneill */
27 1.1 jmcneill
28 1.1 jmcneill #include <sys/cdefs.h>
29 1.7 riastrad __KERNEL_RCSID(0, "$NetBSD: w83l518d_sdmmc.c,v 1.7 2023/05/10 00:11:08 riastradh Exp $");
30 1.1 jmcneill
31 1.1 jmcneill #include <sys/param.h>
32 1.1 jmcneill #include <sys/kernel.h>
33 1.1 jmcneill #include <sys/systm.h>
34 1.1 jmcneill #include <sys/errno.h>
35 1.1 jmcneill #include <sys/ioctl.h>
36 1.1 jmcneill #include <sys/syslog.h>
37 1.1 jmcneill #include <sys/device.h>
38 1.1 jmcneill #include <sys/proc.h>
39 1.1 jmcneill
40 1.1 jmcneill #include <sys/bus.h>
41 1.1 jmcneill
42 1.1 jmcneill #include <dev/sdmmc/sdmmcvar.h>
43 1.1 jmcneill #include <dev/sdmmc/sdmmcchip.h>
44 1.1 jmcneill #include <dev/sdmmc/sdmmc_ioreg.h>
45 1.1 jmcneill
46 1.1 jmcneill #include <dev/ic/w83l518dreg.h>
47 1.1 jmcneill #include <dev/ic/w83l518dvar.h>
48 1.1 jmcneill #include <dev/ic/w83l518d_sdmmc.h>
49 1.1 jmcneill
50 1.1 jmcneill /* #define WB_SDMMC_DEBUG */
51 1.1 jmcneill
52 1.1 jmcneill #ifdef WB_SDMMC_DEBUG
53 1.1 jmcneill static int wb_sdmmc_debug = 1;
54 1.1 jmcneill #else
55 1.1 jmcneill static int wb_sdmmc_debug = 0;
56 1.1 jmcneill #endif
57 1.1 jmcneill
58 1.1 jmcneill #if defined(__NetBSD__) && __NetBSD_Version__ < 599000600
59 1.1 jmcneill #define snprintb(b, l, f, v) bitmask_snprintf((v), (f), (b), (l))
60 1.1 jmcneill #endif
61 1.1 jmcneill
62 1.1 jmcneill #define REPORT(_wb, ...) \
63 1.1 jmcneill if (wb_sdmmc_debug > 0) \
64 1.1 jmcneill aprint_normal_dev(((struct wb_softc *)(_wb))->wb_dev, \
65 1.1 jmcneill __VA_ARGS__)
66 1.1 jmcneill
67 1.1 jmcneill static int wb_sdmmc_host_reset(sdmmc_chipset_handle_t);
68 1.1 jmcneill static uint32_t wb_sdmmc_host_ocr(sdmmc_chipset_handle_t);
69 1.1 jmcneill static int wb_sdmmc_host_maxblklen(sdmmc_chipset_handle_t);
70 1.1 jmcneill static int wb_sdmmc_card_detect(sdmmc_chipset_handle_t);
71 1.1 jmcneill static int wb_sdmmc_write_protect(sdmmc_chipset_handle_t);
72 1.1 jmcneill static int wb_sdmmc_bus_power(sdmmc_chipset_handle_t, uint32_t);
73 1.1 jmcneill static int wb_sdmmc_bus_clock(sdmmc_chipset_handle_t, int);
74 1.1 jmcneill static int wb_sdmmc_bus_width(sdmmc_chipset_handle_t, int);
75 1.3 kiyohara static int wb_sdmmc_bus_rod(sdmmc_chipset_handle_t, int);
76 1.1 jmcneill static void wb_sdmmc_exec_command(sdmmc_chipset_handle_t,
77 1.1 jmcneill struct sdmmc_command *);
78 1.1 jmcneill static void wb_sdmmc_card_enable_intr(sdmmc_chipset_handle_t, int);
79 1.1 jmcneill static void wb_sdmmc_card_intr_ack(sdmmc_chipset_handle_t);
80 1.1 jmcneill
81 1.1 jmcneill static struct sdmmc_chip_functions wb_sdmmc_chip_functions = {
82 1.1 jmcneill .host_reset = wb_sdmmc_host_reset,
83 1.1 jmcneill .host_ocr = wb_sdmmc_host_ocr,
84 1.1 jmcneill .host_maxblklen = wb_sdmmc_host_maxblklen,
85 1.1 jmcneill .card_detect = wb_sdmmc_card_detect,
86 1.1 jmcneill .write_protect = wb_sdmmc_write_protect,
87 1.1 jmcneill .bus_power = wb_sdmmc_bus_power,
88 1.1 jmcneill .bus_clock = wb_sdmmc_bus_clock,
89 1.1 jmcneill .bus_width = wb_sdmmc_bus_width,
90 1.3 kiyohara .bus_rod = wb_sdmmc_bus_rod,
91 1.1 jmcneill .exec_command = wb_sdmmc_exec_command,
92 1.1 jmcneill .card_enable_intr = wb_sdmmc_card_enable_intr,
93 1.1 jmcneill .card_intr_ack = wb_sdmmc_card_intr_ack,
94 1.1 jmcneill };
95 1.1 jmcneill
96 1.1 jmcneill static void
97 1.1 jmcneill wb_sdmmc_read_data(struct wb_softc *wb, uint8_t *data, int len)
98 1.1 jmcneill {
99 1.1 jmcneill bus_space_read_multi_1(wb->wb_iot, wb->wb_ioh, WB_SD_FIFO, data, len);
100 1.1 jmcneill }
101 1.1 jmcneill
102 1.1 jmcneill static void
103 1.1 jmcneill wb_sdmmc_write_data(struct wb_softc *wb, uint8_t *data, int len)
104 1.1 jmcneill {
105 1.1 jmcneill bus_space_write_multi_1(wb->wb_iot, wb->wb_ioh, WB_SD_FIFO, data, len);
106 1.1 jmcneill }
107 1.1 jmcneill
108 1.1 jmcneill static void
109 1.1 jmcneill wb_sdmmc_discover(void *opaque)
110 1.1 jmcneill {
111 1.1 jmcneill struct wb_softc *wb = opaque;
112 1.1 jmcneill
113 1.1 jmcneill REPORT(wb, "TRACE: discover(wb)\n");
114 1.1 jmcneill
115 1.1 jmcneill sdmmc_needs_discover(wb->wb_sdmmc_dev);
116 1.1 jmcneill }
117 1.1 jmcneill
118 1.1 jmcneill static bool
119 1.1 jmcneill wb_sdmmc_enable(struct wb_softc *wb)
120 1.1 jmcneill {
121 1.1 jmcneill int i = 5000;
122 1.1 jmcneill
123 1.1 jmcneill REPORT(wb, "TRACE: enable(wb)\n");
124 1.1 jmcneill
125 1.1 jmcneill /* put the device in a known state */
126 1.1 jmcneill wb_idx_write(wb, WB_INDEX_SETUP, WB_SETUP_SOFT_RST);
127 1.1 jmcneill while (--i > 0 && wb_idx_read(wb, WB_INDEX_SETUP) & WB_SETUP_SOFT_RST)
128 1.2 jmcneill delay(100);
129 1.1 jmcneill if (i == 0) {
130 1.1 jmcneill aprint_error_dev(wb->wb_dev, "timeout resetting device\n");
131 1.1 jmcneill return false;
132 1.1 jmcneill }
133 1.2 jmcneill wb_idx_write(wb, WB_INDEX_CLK, wb->wb_sdmmc_clk);
134 1.1 jmcneill wb_idx_write(wb, WB_INDEX_FIFOEN, 0);
135 1.1 jmcneill wb_idx_write(wb, WB_INDEX_DMA, 0);
136 1.1 jmcneill wb_idx_write(wb, WB_INDEX_PBSMSB, 0);
137 1.1 jmcneill wb_idx_write(wb, WB_INDEX_PBSLSB, 0);
138 1.1 jmcneill /* drain FIFO */
139 1.1 jmcneill while ((wb_read(wb, WB_SD_FIFOSTS) & WB_FIFO_EMPTY) == 0)
140 1.1 jmcneill wb_read(wb, WB_SD_FIFO);
141 1.1 jmcneill
142 1.1 jmcneill wb_write(wb, WB_SD_CSR, 0);
143 1.1 jmcneill
144 1.1 jmcneill wb_write(wb, WB_SD_INTCTL, WB_INT_DEFAULT);
145 1.1 jmcneill
146 1.1 jmcneill wb_sdmmc_card_detect(wb);
147 1.1 jmcneill
148 1.1 jmcneill return true;
149 1.1 jmcneill }
150 1.1 jmcneill
151 1.1 jmcneill static bool
152 1.1 jmcneill wb_sdmmc_disable(struct wb_softc *wb)
153 1.1 jmcneill {
154 1.1 jmcneill uint8_t val;
155 1.1 jmcneill
156 1.1 jmcneill REPORT(wb, "TRACE: disable(wb)\n");
157 1.1 jmcneill
158 1.1 jmcneill val = wb_read(wb, WB_SD_CSR);
159 1.1 jmcneill val |= WB_CSR_POWER_N;
160 1.1 jmcneill wb_write(wb, WB_SD_CSR, val);
161 1.1 jmcneill
162 1.1 jmcneill return true;
163 1.1 jmcneill }
164 1.1 jmcneill
165 1.1 jmcneill void
166 1.1 jmcneill wb_sdmmc_attach(struct wb_softc *wb)
167 1.1 jmcneill {
168 1.1 jmcneill struct sdmmcbus_attach_args saa;
169 1.1 jmcneill
170 1.1 jmcneill callout_init(&wb->wb_sdmmc_callout, 0);
171 1.1 jmcneill callout_setfunc(&wb->wb_sdmmc_callout, wb_sdmmc_discover, wb);
172 1.1 jmcneill
173 1.1 jmcneill wb->wb_sdmmc_width = 1;
174 1.2 jmcneill wb->wb_sdmmc_clk = WB_CLK_375K;
175 1.1 jmcneill
176 1.1 jmcneill if (wb_sdmmc_enable(wb) == false)
177 1.1 jmcneill return;
178 1.1 jmcneill
179 1.1 jmcneill memset(&saa, 0, sizeof(saa));
180 1.1 jmcneill saa.saa_busname = "sdmmc";
181 1.1 jmcneill saa.saa_sct = &wb_sdmmc_chip_functions;
182 1.1 jmcneill saa.saa_sch = wb;
183 1.1 jmcneill saa.saa_clkmin = 375;
184 1.1 jmcneill saa.saa_clkmax = 24000;
185 1.4 jdc if (!ISSET(wb->wb_quirks, WB_QUIRK_1BIT))
186 1.4 jdc saa.saa_caps = SMC_CAPS_4BIT_MODE;
187 1.1 jmcneill
188 1.6 thorpej wb->wb_sdmmc_dev = config_found(wb->wb_dev, &saa, NULL, CFARGS_NONE);
189 1.1 jmcneill }
190 1.1 jmcneill
191 1.1 jmcneill int
192 1.1 jmcneill wb_sdmmc_detach(struct wb_softc *wb, int flags)
193 1.1 jmcneill {
194 1.7 riastrad int error;
195 1.1 jmcneill
196 1.7 riastrad error = config_detach_children(wb->wb_dev, flags);
197 1.7 riastrad if (error)
198 1.7 riastrad return error;
199 1.1 jmcneill wb_sdmmc_disable(wb);
200 1.1 jmcneill
201 1.1 jmcneill callout_halt(&wb->wb_sdmmc_callout, NULL);
202 1.1 jmcneill callout_destroy(&wb->wb_sdmmc_callout);
203 1.1 jmcneill
204 1.1 jmcneill return 0;
205 1.1 jmcneill }
206 1.1 jmcneill
207 1.1 jmcneill /*
208 1.1 jmcneill * SD/MMC interface
209 1.1 jmcneill */
210 1.1 jmcneill static int
211 1.1 jmcneill wb_sdmmc_host_reset(sdmmc_chipset_handle_t sch)
212 1.1 jmcneill {
213 1.1 jmcneill REPORT(sch, "TRACE: sdmmc/host_reset(wb)\n");
214 1.1 jmcneill
215 1.1 jmcneill return 0;
216 1.1 jmcneill }
217 1.1 jmcneill
218 1.1 jmcneill static uint32_t
219 1.1 jmcneill wb_sdmmc_host_ocr(sdmmc_chipset_handle_t sch)
220 1.1 jmcneill {
221 1.1 jmcneill REPORT(sch, "TRACE: sdmmc/host_ocr(wb)\n");
222 1.1 jmcneill
223 1.1 jmcneill return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V;
224 1.1 jmcneill }
225 1.1 jmcneill
226 1.1 jmcneill static int
227 1.1 jmcneill wb_sdmmc_host_maxblklen(sdmmc_chipset_handle_t sch)
228 1.1 jmcneill {
229 1.1 jmcneill REPORT(sch, "TRACE: sdmmc/host_maxblklen(wb)\n");
230 1.1 jmcneill
231 1.1 jmcneill return 512; /* XXX */
232 1.1 jmcneill }
233 1.1 jmcneill
234 1.1 jmcneill static int
235 1.1 jmcneill wb_sdmmc_card_detect(sdmmc_chipset_handle_t sch)
236 1.1 jmcneill {
237 1.1 jmcneill struct wb_softc *wb = sch;
238 1.1 jmcneill int rv;
239 1.1 jmcneill
240 1.1 jmcneill wb_led(wb, true);
241 1.1 jmcneill rv = (wb_read(wb, WB_SD_CSR) & WB_CSR_CARD_PRESENT) ? 1 : 0;
242 1.1 jmcneill wb_led(wb, false);
243 1.1 jmcneill
244 1.1 jmcneill REPORT(wb, "TRACE: sdmmc/card_detect(wb) -> %d\n", rv);
245 1.1 jmcneill
246 1.1 jmcneill return rv;
247 1.1 jmcneill }
248 1.1 jmcneill
249 1.1 jmcneill static int
250 1.1 jmcneill wb_sdmmc_write_protect(sdmmc_chipset_handle_t sch)
251 1.1 jmcneill {
252 1.1 jmcneill struct wb_softc *wb = sch;
253 1.1 jmcneill int rv;
254 1.1 jmcneill
255 1.1 jmcneill wb_led(wb, true);
256 1.1 jmcneill rv = (wb_read(wb, WB_SD_CSR) & WB_CSR_WRITE_PROTECT) ? 1 : 0;
257 1.1 jmcneill wb_led(wb, false);
258 1.1 jmcneill
259 1.1 jmcneill REPORT(wb, "TRACE: sdmmc/write_protect(wb) -> %d\n", rv);
260 1.1 jmcneill
261 1.1 jmcneill return rv;
262 1.1 jmcneill }
263 1.1 jmcneill
264 1.1 jmcneill static int
265 1.1 jmcneill wb_sdmmc_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
266 1.1 jmcneill {
267 1.4 jdc REPORT(sch, "TRACE: sdmmc/bus_power(wb, ocr=%x)\n", ocr);
268 1.1 jmcneill
269 1.1 jmcneill return 0;
270 1.1 jmcneill }
271 1.1 jmcneill
272 1.1 jmcneill static int
273 1.1 jmcneill wb_sdmmc_bus_clock(sdmmc_chipset_handle_t sch, int freq)
274 1.1 jmcneill {
275 1.1 jmcneill struct wb_softc *wb = sch;
276 1.1 jmcneill uint8_t clk;
277 1.1 jmcneill
278 1.1 jmcneill REPORT(wb, "TRACE: sdmmc/bus_clock(wb, freq=%d)\n", freq);
279 1.1 jmcneill
280 1.1 jmcneill if (freq >= 24000)
281 1.1 jmcneill clk = WB_CLK_24M;
282 1.1 jmcneill else if (freq >= 16000)
283 1.1 jmcneill clk = WB_CLK_16M;
284 1.1 jmcneill else if (freq >= 12000)
285 1.1 jmcneill clk = WB_CLK_12M;
286 1.1 jmcneill else
287 1.1 jmcneill clk = WB_CLK_375K;
288 1.1 jmcneill
289 1.2 jmcneill wb->wb_sdmmc_clk = clk;
290 1.2 jmcneill
291 1.1 jmcneill if (wb_idx_read(wb, WB_INDEX_CLK) != clk)
292 1.1 jmcneill wb_idx_write(wb, WB_INDEX_CLK, clk);
293 1.1 jmcneill
294 1.1 jmcneill return 0;
295 1.1 jmcneill }
296 1.1 jmcneill
297 1.1 jmcneill static int
298 1.1 jmcneill wb_sdmmc_bus_width(sdmmc_chipset_handle_t sch, int width)
299 1.1 jmcneill {
300 1.1 jmcneill struct wb_softc *wb = sch;
301 1.1 jmcneill
302 1.1 jmcneill REPORT(wb, "TRACE: sdmmc/bus_width(wb, width=%d)\n", width);
303 1.1 jmcneill
304 1.1 jmcneill if (width != 1 && width != 4)
305 1.1 jmcneill return 1;
306 1.1 jmcneill
307 1.1 jmcneill wb->wb_sdmmc_width = width;
308 1.1 jmcneill
309 1.1 jmcneill return 0;
310 1.1 jmcneill }
311 1.1 jmcneill
312 1.3 kiyohara static int
313 1.3 kiyohara wb_sdmmc_bus_rod(sdmmc_chipset_handle_t sch, int on)
314 1.3 kiyohara {
315 1.3 kiyohara
316 1.3 kiyohara /* Not support */
317 1.3 kiyohara return -1;
318 1.3 kiyohara }
319 1.3 kiyohara
320 1.1 jmcneill
321 1.1 jmcneill static void
322 1.1 jmcneill wb_sdmmc_rsp_read_long(struct wb_softc *wb, struct sdmmc_command *cmd)
323 1.1 jmcneill {
324 1.1 jmcneill uint8_t *p = (uint8_t *)cmd->c_resp;
325 1.1 jmcneill int i;
326 1.1 jmcneill
327 1.1 jmcneill if (wb_idx_read(wb, WB_INDEX_RESPLEN) != 1) {
328 1.1 jmcneill cmd->c_error = ENXIO;
329 1.1 jmcneill return;
330 1.1 jmcneill }
331 1.1 jmcneill
332 1.1 jmcneill for (i = 12; i >= 0; i -= 4) {
333 1.4 jdc #if BYTE_ORDER == LITTLE_ENDIAN
334 1.1 jmcneill p[3] = wb_idx_read(wb, WB_INDEX_RESP(i + 0));
335 1.1 jmcneill p[2] = wb_idx_read(wb, WB_INDEX_RESP(i + 1));
336 1.1 jmcneill p[1] = wb_idx_read(wb, WB_INDEX_RESP(i + 2));
337 1.1 jmcneill p[0] = wb_idx_read(wb, WB_INDEX_RESP(i + 3));
338 1.4 jdc #else
339 1.4 jdc p[0] = wb_idx_read(wb, WB_INDEX_RESP(i + 0));
340 1.4 jdc p[1] = wb_idx_read(wb, WB_INDEX_RESP(i + 1));
341 1.4 jdc p[2] = wb_idx_read(wb, WB_INDEX_RESP(i + 2));
342 1.4 jdc p[3] = wb_idx_read(wb, WB_INDEX_RESP(i + 3));
343 1.4 jdc #endif
344 1.4 jdc REPORT(wb, "TRACE: sdmmc/read_long (%d) 0x%08x\n",
345 1.4 jdc (12 - i) / 4, cmd->c_resp[(12 - i) / 4]);
346 1.1 jmcneill p += 4;
347 1.1 jmcneill }
348 1.1 jmcneill }
349 1.1 jmcneill
350 1.1 jmcneill static void
351 1.1 jmcneill wb_sdmmc_rsp_read_short(struct wb_softc *wb, struct sdmmc_command *cmd)
352 1.1 jmcneill {
353 1.1 jmcneill uint8_t *p = (uint8_t *)cmd->c_resp;
354 1.1 jmcneill
355 1.1 jmcneill if (wb_idx_read(wb, WB_INDEX_RESPLEN) != 0) {
356 1.1 jmcneill cmd->c_error = ENXIO;
357 1.1 jmcneill return;
358 1.1 jmcneill }
359 1.1 jmcneill
360 1.4 jdc #if BYTE_ORDER == LITTLE_ENDIAN
361 1.1 jmcneill p[3] = wb_idx_read(wb, WB_INDEX_RESP(12));
362 1.1 jmcneill p[2] = wb_idx_read(wb, WB_INDEX_RESP(13));
363 1.1 jmcneill p[1] = wb_idx_read(wb, WB_INDEX_RESP(14));
364 1.1 jmcneill p[0] = wb_idx_read(wb, WB_INDEX_RESP(15));
365 1.4 jdc #else
366 1.4 jdc p[0] = wb_idx_read(wb, WB_INDEX_RESP(12));
367 1.4 jdc p[1] = wb_idx_read(wb, WB_INDEX_RESP(13));
368 1.4 jdc p[2] = wb_idx_read(wb, WB_INDEX_RESP(14));
369 1.4 jdc p[3] = wb_idx_read(wb, WB_INDEX_RESP(15));
370 1.4 jdc #endif
371 1.4 jdc REPORT(wb, "TRACE: sdmmc/read_short 0x%08x\n",
372 1.4 jdc cmd->c_resp[0]);
373 1.1 jmcneill }
374 1.1 jmcneill
375 1.1 jmcneill static int
376 1.1 jmcneill wb_sdmmc_transfer_data(struct wb_softc *wb, struct sdmmc_command *cmd)
377 1.1 jmcneill {
378 1.1 jmcneill uint8_t fifosts;
379 1.1 jmcneill int datalen, retry = 5000;
380 1.1 jmcneill
381 1.1 jmcneill if (wb->wb_sdmmc_intsts & WB_INT_CARD)
382 1.1 jmcneill return EIO;
383 1.1 jmcneill
384 1.1 jmcneill fifosts = wb_read(wb, WB_SD_FIFOSTS);
385 1.1 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
386 1.1 jmcneill if (fifosts & WB_FIFO_EMPTY) {
387 1.1 jmcneill while (--retry > 0) {
388 1.1 jmcneill fifosts = wb_read(wb, WB_SD_FIFOSTS);
389 1.1 jmcneill if ((fifosts & WB_FIFO_EMPTY) == 0)
390 1.1 jmcneill break;
391 1.1 jmcneill delay(100);
392 1.1 jmcneill }
393 1.1 jmcneill if (retry == 0)
394 1.1 jmcneill return EBUSY;
395 1.1 jmcneill }
396 1.1 jmcneill
397 1.1 jmcneill if (fifosts & WB_FIFO_FULL)
398 1.1 jmcneill datalen = 16;
399 1.1 jmcneill else
400 1.1 jmcneill datalen = fifosts & WB_FIFO_DEPTH_MASK;
401 1.1 jmcneill } else {
402 1.1 jmcneill if (fifosts & WB_FIFO_FULL) {
403 1.1 jmcneill while (--retry > 0) {
404 1.1 jmcneill fifosts = wb_read(wb, WB_SD_FIFOSTS);
405 1.1 jmcneill if ((fifosts & WB_FIFO_FULL) == 0)
406 1.1 jmcneill break;
407 1.1 jmcneill delay(100);
408 1.1 jmcneill }
409 1.1 jmcneill if (retry == 0)
410 1.1 jmcneill return EBUSY;
411 1.1 jmcneill }
412 1.1 jmcneill
413 1.1 jmcneill if (fifosts & WB_FIFO_EMPTY)
414 1.1 jmcneill datalen = 16;
415 1.1 jmcneill else
416 1.1 jmcneill datalen = 16 - (fifosts & WB_FIFO_DEPTH_MASK);
417 1.1 jmcneill }
418 1.1 jmcneill
419 1.1 jmcneill datalen = MIN(datalen, cmd->c_resid);
420 1.1 jmcneill if (datalen > 0) {
421 1.1 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ))
422 1.1 jmcneill wb_sdmmc_read_data(wb, cmd->c_buf, datalen);
423 1.1 jmcneill else
424 1.1 jmcneill wb_sdmmc_write_data(wb, cmd->c_buf, datalen);
425 1.1 jmcneill
426 1.1 jmcneill cmd->c_buf += datalen;
427 1.1 jmcneill cmd->c_resid -= datalen;
428 1.1 jmcneill }
429 1.1 jmcneill
430 1.1 jmcneill return 0;
431 1.1 jmcneill }
432 1.1 jmcneill
433 1.1 jmcneill static void
434 1.1 jmcneill wb_sdmmc_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
435 1.1 jmcneill {
436 1.1 jmcneill static const int opcodes[] = {
437 1.1 jmcneill 11, 17, 18, 20, 24, 25, 26, 27, 30, 42, 51, 56
438 1.1 jmcneill };
439 1.1 jmcneill struct wb_softc *wb = sch;
440 1.1 jmcneill uint8_t val;
441 1.1 jmcneill int blklen;
442 1.1 jmcneill int error;
443 1.1 jmcneill int i, retry;
444 1.1 jmcneill int s;
445 1.1 jmcneill
446 1.1 jmcneill REPORT(wb, "TRACE: sdmmc/exec_command(wb, cmd) "
447 1.4 jdc "opcode %d flags 0x%x data %p datalen %d arg 0x%08x\n",
448 1.4 jdc cmd->c_opcode, cmd->c_flags, cmd->c_data, cmd->c_datalen,
449 1.4 jdc cmd->c_arg);
450 1.1 jmcneill
451 1.1 jmcneill if (cmd->c_datalen > 0) {
452 1.1 jmcneill /* controller only supports a select number of data opcodes */
453 1.1 jmcneill for (i = 0; i < __arraycount(opcodes); i++)
454 1.1 jmcneill if (opcodes[i] == cmd->c_opcode)
455 1.1 jmcneill break;
456 1.1 jmcneill if (i == __arraycount(opcodes)) {
457 1.4 jdc cmd->c_error = ENOTSUP;
458 1.4 jdc aprint_debug_dev(wb->wb_dev,
459 1.4 jdc "unsupported opcode %d\n", cmd->c_opcode);
460 1.1 jmcneill goto done;
461 1.1 jmcneill }
462 1.1 jmcneill
463 1.1 jmcneill /* Fragment the data into proper blocks */
464 1.1 jmcneill blklen = MIN(cmd->c_datalen, cmd->c_blklen);
465 1.1 jmcneill
466 1.1 jmcneill if (cmd->c_datalen % blklen > 0) {
467 1.1 jmcneill aprint_error_dev(wb->wb_dev,
468 1.1 jmcneill "data is not a multiple of %u bytes\n", blklen);
469 1.1 jmcneill cmd->c_error = EINVAL;
470 1.1 jmcneill goto done;
471 1.1 jmcneill }
472 1.1 jmcneill
473 1.1 jmcneill /* setup block size registers */
474 1.1 jmcneill blklen = blklen + 2 * wb->wb_sdmmc_width;
475 1.1 jmcneill wb_idx_write(wb, WB_INDEX_PBSMSB,
476 1.1 jmcneill ((blklen >> 4) & 0xf0) | (wb->wb_sdmmc_width / 4));
477 1.1 jmcneill wb_idx_write(wb, WB_INDEX_PBSLSB, blklen & 0xff);
478 1.1 jmcneill
479 1.1 jmcneill /* clear FIFO */
480 1.1 jmcneill val = wb_idx_read(wb, WB_INDEX_SETUP);
481 1.1 jmcneill val |= WB_SETUP_FIFO_RST;
482 1.1 jmcneill wb_idx_write(wb, WB_INDEX_SETUP, val);
483 1.1 jmcneill while (wb_idx_read(wb, WB_INDEX_SETUP) & WB_SETUP_FIFO_RST)
484 1.1 jmcneill ;
485 1.1 jmcneill
486 1.1 jmcneill cmd->c_resid = cmd->c_datalen;
487 1.1 jmcneill cmd->c_buf = cmd->c_data;
488 1.1 jmcneill
489 1.1 jmcneill /* setup FIFO thresholds */
490 1.1 jmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ))
491 1.1 jmcneill wb_idx_write(wb, WB_INDEX_FIFOEN, WB_FIFOEN_FULL | 8);
492 1.1 jmcneill else {
493 1.1 jmcneill wb_idx_write(wb, WB_INDEX_FIFOEN, WB_FIFOEN_EMPTY | 8);
494 1.1 jmcneill
495 1.1 jmcneill /* pre-fill the FIFO on write */
496 1.1 jmcneill error = wb_sdmmc_transfer_data(wb, cmd);
497 1.1 jmcneill if (error) {
498 1.1 jmcneill cmd->c_error = error;
499 1.1 jmcneill goto done;
500 1.1 jmcneill }
501 1.1 jmcneill }
502 1.1 jmcneill }
503 1.1 jmcneill
504 1.1 jmcneill s = splsdmmc();
505 1.1 jmcneill wb->wb_sdmmc_intsts = 0;
506 1.1 jmcneill wb_write(wb, WB_SD_COMMAND, cmd->c_opcode);
507 1.1 jmcneill wb_write(wb, WB_SD_COMMAND, (cmd->c_arg >> 24) & 0xff);
508 1.1 jmcneill wb_write(wb, WB_SD_COMMAND, (cmd->c_arg >> 16) & 0xff);
509 1.1 jmcneill wb_write(wb, WB_SD_COMMAND, (cmd->c_arg >> 8) & 0xff);
510 1.1 jmcneill wb_write(wb, WB_SD_COMMAND, (cmd->c_arg >> 0) & 0xff);
511 1.1 jmcneill splx(s);
512 1.1 jmcneill
513 1.1 jmcneill retry = 100000;
514 1.1 jmcneill while (wb_idx_read(wb, WB_INDEX_STATUS) & WB_STATUS_CARD_TRAFFIC) {
515 1.1 jmcneill if (--retry == 0)
516 1.1 jmcneill break;
517 1.1 jmcneill delay(1);
518 1.1 jmcneill }
519 1.1 jmcneill if (wb_idx_read(wb, WB_INDEX_STATUS) & WB_STATUS_CARD_TRAFFIC) {
520 1.1 jmcneill REPORT(wb,
521 1.1 jmcneill "command timed out, WB_INDEX_STATUS = 0x%02x\n",
522 1.1 jmcneill wb_idx_read(wb, WB_INDEX_STATUS));
523 1.1 jmcneill cmd->c_error = ETIMEDOUT;
524 1.1 jmcneill goto done;
525 1.1 jmcneill }
526 1.1 jmcneill
527 1.1 jmcneill if (ISSET(cmd->c_flags, SCF_RSP_PRESENT)) {
528 1.1 jmcneill if (wb->wb_sdmmc_intsts & WB_INT_TIMEOUT) {
529 1.1 jmcneill cmd->c_error = ETIMEDOUT;
530 1.1 jmcneill goto done;
531 1.1 jmcneill }
532 1.1 jmcneill
533 1.1 jmcneill if (ISSET(cmd->c_flags, SCF_RSP_136))
534 1.1 jmcneill wb_sdmmc_rsp_read_long(wb, cmd);
535 1.1 jmcneill else
536 1.1 jmcneill wb_sdmmc_rsp_read_short(wb, cmd);
537 1.1 jmcneill }
538 1.1 jmcneill
539 1.1 jmcneill if (cmd->c_error == 0 && cmd->c_datalen > 0) {
540 1.1 jmcneill wb_led(wb, true);
541 1.1 jmcneill while (cmd->c_resid > 0) {
542 1.1 jmcneill error = wb_sdmmc_transfer_data(wb, cmd);
543 1.1 jmcneill if (error) {
544 1.1 jmcneill cmd->c_error = error;
545 1.1 jmcneill break;
546 1.1 jmcneill }
547 1.1 jmcneill }
548 1.1 jmcneill wb_led(wb, false);
549 1.1 jmcneill }
550 1.1 jmcneill
551 1.1 jmcneill done:
552 1.1 jmcneill SET(cmd->c_flags, SCF_ITSDONE);
553 1.1 jmcneill
554 1.1 jmcneill if (cmd->c_error) {
555 1.1 jmcneill REPORT(wb,
556 1.1 jmcneill "cmd error = %d, op = %d [%s] "
557 1.1 jmcneill "blklen %d datalen %d resid %d\n",
558 1.1 jmcneill cmd->c_error, cmd->c_opcode,
559 1.1 jmcneill ISSET(cmd->c_flags, SCF_CMD_READ) ? "rd" : "wr",
560 1.1 jmcneill cmd->c_blklen, cmd->c_datalen, cmd->c_resid);
561 1.1 jmcneill }
562 1.1 jmcneill }
563 1.1 jmcneill
564 1.1 jmcneill static void
565 1.1 jmcneill wb_sdmmc_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
566 1.1 jmcneill {
567 1.1 jmcneill REPORT(sch, "TRACE: sdmmc/card_enable_intr(wb, enable=%d)\n", enable);
568 1.1 jmcneill }
569 1.1 jmcneill
570 1.1 jmcneill static void
571 1.1 jmcneill wb_sdmmc_card_intr_ack(sdmmc_chipset_handle_t sch)
572 1.1 jmcneill {
573 1.1 jmcneill REPORT(sch, "TRACE: sdmmc/card_intr_ack(wb)\n");
574 1.1 jmcneill }
575 1.1 jmcneill
576 1.1 jmcneill /*
577 1.1 jmcneill * intr handler
578 1.1 jmcneill */
579 1.1 jmcneill int
580 1.1 jmcneill wb_sdmmc_intr(struct wb_softc *wb)
581 1.1 jmcneill {
582 1.1 jmcneill uint8_t val;
583 1.1 jmcneill
584 1.1 jmcneill val = wb_read(wb, WB_SD_INTSTS);
585 1.1 jmcneill if (val == 0xff || val == 0x00)
586 1.1 jmcneill return 0;
587 1.1 jmcneill
588 1.1 jmcneill if (wb->wb_sdmmc_dev == NULL)
589 1.1 jmcneill return 1;
590 1.1 jmcneill
591 1.1 jmcneill wb->wb_sdmmc_intsts |= val;
592 1.1 jmcneill
593 1.1 jmcneill if (wb_sdmmc_debug) {
594 1.1 jmcneill char buf[64];
595 1.1 jmcneill snprintb(buf, sizeof(buf),
596 1.1 jmcneill "\20\1TC\2BUSYEND\3PROGEND\4TIMEOUT"
597 1.1 jmcneill "\5CRC\6FIFO\7CARD\010PENDING",
598 1.1 jmcneill val);
599 1.1 jmcneill REPORT(wb, "WB_SD_INTSTS = %s\n", buf);
600 1.1 jmcneill }
601 1.1 jmcneill
602 1.1 jmcneill if (val & WB_INT_CARD)
603 1.1 jmcneill callout_schedule(&wb->wb_sdmmc_callout, hz / 4);
604 1.1 jmcneill
605 1.1 jmcneill return 1;
606 1.1 jmcneill }
607 1.2 jmcneill
608 1.2 jmcneill /*
609 1.2 jmcneill * pmf
610 1.2 jmcneill */
611 1.2 jmcneill bool
612 1.2 jmcneill wb_sdmmc_suspend(struct wb_softc *wb)
613 1.2 jmcneill {
614 1.2 jmcneill return wb_sdmmc_disable(wb);
615 1.2 jmcneill }
616 1.2 jmcneill
617 1.2 jmcneill bool
618 1.2 jmcneill wb_sdmmc_resume(struct wb_softc *wb)
619 1.2 jmcneill {
620 1.2 jmcneill uint8_t val;
621 1.2 jmcneill
622 1.2 jmcneill val = wb_read(wb, WB_SD_CSR);
623 1.2 jmcneill val &= ~WB_CSR_POWER_N;
624 1.2 jmcneill wb_write(wb, WB_SD_CSR, val);
625 1.2 jmcneill
626 1.2 jmcneill if (wb_sdmmc_enable(wb) == false)
627 1.2 jmcneill return false;
628 1.2 jmcneill
629 1.2 jmcneill if (wb_idx_read(wb, WB_INDEX_CLK) != wb->wb_sdmmc_clk)
630 1.2 jmcneill wb_idx_write(wb, WB_INDEX_CLK, wb->wb_sdmmc_clk);
631 1.2 jmcneill
632 1.2 jmcneill return true;
633 1.2 jmcneill }
634