i82365_isasubr.c revision 1.26 1 1.25 thorpej /* $NetBSD: i82365_isasubr.c,v 1.26 2000/12/19 06:04:02 mycroft Exp $ */
2 1.1 sommerfe
3 1.1 sommerfe #define PCICISADEBUG
4 1.1 sommerfe
5 1.1 sommerfe /*
6 1.5 chopps * Copyright (c) 2000 Christian E. Hopps. All rights reserved.
7 1.1 sommerfe * Copyright (c) 1998 Bill Sommerfeld. All rights reserved.
8 1.1 sommerfe * Copyright (c) 1997 Marc Horowitz. All rights reserved.
9 1.1 sommerfe *
10 1.1 sommerfe * Redistribution and use in source and binary forms, with or without
11 1.1 sommerfe * modification, are permitted provided that the following conditions
12 1.1 sommerfe * are met:
13 1.1 sommerfe * 1. Redistributions of source code must retain the above copyright
14 1.1 sommerfe * notice, this list of conditions and the following disclaimer.
15 1.1 sommerfe * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 sommerfe * notice, this list of conditions and the following disclaimer in the
17 1.1 sommerfe * documentation and/or other materials provided with the distribution.
18 1.1 sommerfe * 3. All advertising materials mentioning features or use of this software
19 1.1 sommerfe * must display the following acknowledgement:
20 1.1 sommerfe * This product includes software developed by Marc Horowitz.
21 1.1 sommerfe * 4. The name of the author may not be used to endorse or promote products
22 1.1 sommerfe * derived from this software without specific prior written permission.
23 1.1 sommerfe *
24 1.1 sommerfe * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 1.1 sommerfe * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 sommerfe * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 sommerfe * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 1.1 sommerfe * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 1.1 sommerfe * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 1.1 sommerfe * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
31 1.1 sommerfe * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32 1.1 sommerfe * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
33 1.1 sommerfe * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 sommerfe */
35 1.1 sommerfe
36 1.1 sommerfe
37 1.1 sommerfe #include <sys/types.h>
38 1.1 sommerfe #include <sys/param.h>
39 1.1 sommerfe #include <sys/systm.h>
40 1.1 sommerfe #include <sys/device.h>
41 1.1 sommerfe #include <sys/extent.h>
42 1.1 sommerfe #include <sys/malloc.h>
43 1.1 sommerfe
44 1.1 sommerfe #include <machine/bus.h>
45 1.1 sommerfe #include <machine/intr.h>
46 1.1 sommerfe
47 1.1 sommerfe #include <dev/isa/isareg.h>
48 1.1 sommerfe #include <dev/isa/isavar.h>
49 1.1 sommerfe
50 1.1 sommerfe #include <dev/pcmcia/pcmciareg.h>
51 1.1 sommerfe #include <dev/pcmcia/pcmciavar.h>
52 1.1 sommerfe #include <dev/pcmcia/pcmciachip.h>
53 1.1 sommerfe
54 1.1 sommerfe #include <dev/ic/i82365reg.h>
55 1.1 sommerfe #include <dev/ic/i82365var.h>
56 1.1 sommerfe #include <dev/isa/i82365_isavar.h>
57 1.1 sommerfe
58 1.1 sommerfe /*****************************************************************************
59 1.1 sommerfe * Configurable parameters.
60 1.1 sommerfe *****************************************************************************/
61 1.1 sommerfe
62 1.1 sommerfe #include "opt_pcic_isa_alloc_iobase.h"
63 1.1 sommerfe #include "opt_pcic_isa_alloc_iosize.h"
64 1.1 sommerfe #include "opt_pcic_isa_intr_alloc_mask.h"
65 1.1 sommerfe
66 1.1 sommerfe /*
67 1.1 sommerfe * Default I/O allocation range. If both are set to non-zero, these
68 1.1 sommerfe * values will be used instead. Otherwise, the code attempts to probe
69 1.1 sommerfe * the bus width. Systems with 10 address bits should use 0x300 and 0xff.
70 1.1 sommerfe * Systems with 12 address bits (most) should use 0x400 and 0xbff.
71 1.1 sommerfe */
72 1.1 sommerfe
73 1.1 sommerfe #ifndef PCIC_ISA_ALLOC_IOBASE
74 1.1 sommerfe #define PCIC_ISA_ALLOC_IOBASE 0
75 1.1 sommerfe #endif
76 1.1 sommerfe
77 1.1 sommerfe #ifndef PCIC_ISA_ALLOC_IOSIZE
78 1.1 sommerfe #define PCIC_ISA_ALLOC_IOSIZE 0
79 1.1 sommerfe #endif
80 1.1 sommerfe
81 1.1 sommerfe int pcic_isa_alloc_iobase = PCIC_ISA_ALLOC_IOBASE;
82 1.1 sommerfe int pcic_isa_alloc_iosize = PCIC_ISA_ALLOC_IOSIZE;
83 1.1 sommerfe
84 1.1 sommerfe
85 1.1 sommerfe /*
86 1.1 sommerfe * Default IRQ allocation bitmask. This defines the range of allowable
87 1.1 sommerfe * IRQs for PCMCIA slots. Useful if order of probing would screw up other
88 1.1 sommerfe * devices, or if PCIC hardware/cards have trouble with certain interrupt
89 1.1 sommerfe * lines.
90 1.1 sommerfe */
91 1.1 sommerfe
92 1.1 sommerfe #ifndef PCIC_ISA_INTR_ALLOC_MASK
93 1.6 chopps #define PCIC_ISA_INTR_ALLOC_MASK 0xffff
94 1.1 sommerfe #endif
95 1.1 sommerfe
96 1.1 sommerfe int pcic_isa_intr_alloc_mask = PCIC_ISA_INTR_ALLOC_MASK;
97 1.1 sommerfe
98 1.20 enami #ifndef PCIC_IRQ_PROBE
99 1.24 matt #ifdef hpcmips
100 1.20 enami /*
101 1.20 enami * The irq probing doesn't work with current vrisab implementation.
102 1.20 enami * The irq is just an key to find matching GPIO port to use and is fixed.
103 1.20 enami */
104 1.20 enami #define PCIC_IRQ_PROBE 0
105 1.7 enami #else
106 1.20 enami #define PCIC_IRQ_PROBE 1
107 1.7 enami #endif
108 1.7 enami #endif
109 1.7 enami
110 1.20 enami int pcic_irq_probe = PCIC_IRQ_PROBE;
111 1.7 enami
112 1.1 sommerfe /*****************************************************************************
113 1.1 sommerfe * End of configurable parameters.
114 1.1 sommerfe *****************************************************************************/
115 1.1 sommerfe
116 1.1 sommerfe #ifdef PCICISADEBUG
117 1.5 chopps int pcicsubr_debug = 0;
118 1.5 chopps #define DPRINTF(arg) do { if (pcicsubr_debug) printf arg ; } while (0)
119 1.1 sommerfe #else
120 1.1 sommerfe #define DPRINTF(arg)
121 1.1 sommerfe #endif
122 1.1 sommerfe
123 1.5 chopps /*
124 1.5 chopps * count the interrupt if we have a status set
125 1.5 chopps * just use socket 0
126 1.5 chopps */
127 1.5 chopps
128 1.5 chopps void pcic_isa_probe_interrupts __P((struct pcic_softc *, struct pcic_handle *));
129 1.5 chopps static int pcic_isa_count_intr __P((void *));
130 1.5 chopps
131 1.5 chopps static int
132 1.5 chopps pcic_isa_count_intr(arg)
133 1.5 chopps void *arg;
134 1.5 chopps {
135 1.5 chopps struct pcic_softc *sc;
136 1.15 thorpej struct pcic_isa_softc *isc;
137 1.5 chopps struct pcic_handle *h;
138 1.5 chopps int cscreg;
139 1.5 chopps
140 1.5 chopps h = arg;
141 1.5 chopps sc = (struct pcic_softc *)h->ph_parent;
142 1.15 thorpej isc = (struct pcic_isa_softc *)h->ph_parent;
143 1.5 chopps
144 1.5 chopps cscreg = pcic_read(h, PCIC_CSC);
145 1.5 chopps if (cscreg & PCIC_CSC_CD) {
146 1.5 chopps if ((++sc->intr_detect % 20) == 0)
147 1.5 chopps printf(".");
148 1.5 chopps else
149 1.5 chopps DPRINTF(("."));
150 1.5 chopps return (1);
151 1.5 chopps }
152 1.5 chopps
153 1.12 chopps /*
154 1.12 chopps * make sure we don't get stuck in a loop due to
155 1.12 chopps * unhandled level interupts
156 1.12 chopps */
157 1.12 chopps if (++sc->intr_false > 40) {
158 1.18 mycroft isa_intr_disestablish(isc->sc_ic, sc->ih);
159 1.18 mycroft sc->ih = 0;
160 1.18 mycroft
161 1.14 mycroft pcic_write(h, PCIC_CSC_INTR, 0);
162 1.14 mycroft delay(10);
163 1.12 chopps }
164 1.14 mycroft
165 1.5 chopps #ifdef PCICISADEBUG
166 1.5 chopps if (cscreg)
167 1.5 chopps DPRINTF(("o"));
168 1.5 chopps else
169 1.5 chopps DPRINTF(("X"));
170 1.5 chopps #endif
171 1.5 chopps return (cscreg ? 1 : 0);
172 1.5 chopps }
173 1.5 chopps
174 1.5 chopps /*
175 1.5 chopps * use soft interrupt card detect to find out which irqs are available
176 1.5 chopps * for this controller
177 1.5 chopps */
178 1.5 chopps void
179 1.5 chopps pcic_isa_probe_interrupts(sc, h)
180 1.5 chopps struct pcic_softc *sc;
181 1.5 chopps struct pcic_handle *h;
182 1.5 chopps {
183 1.15 thorpej struct pcic_isa_softc *isc = (void *) sc;
184 1.5 chopps isa_chipset_tag_t ic;
185 1.5 chopps int i, j, mask, irq;
186 1.5 chopps int cd, cscintr, intr, csc;
187 1.5 chopps
188 1.15 thorpej ic = isc->sc_ic;
189 1.5 chopps
190 1.5 chopps printf("%s: controller %d detecting irqs with mask 0x%04x:",
191 1.5 chopps sc->dev.dv_xname, h->chip, sc->intr_mask[h->chip]);
192 1.5 chopps DPRINTF(("\n"));
193 1.5 chopps
194 1.5 chopps /* clear any current interrupt */
195 1.5 chopps pcic_read(h, PCIC_CSC);
196 1.5 chopps
197 1.11 mycroft /* first disable the status irq, card detect is enabled later */
198 1.5 chopps pcic_write(h, PCIC_CSC_INTR, 0);
199 1.5 chopps
200 1.5 chopps /* steer the interrupt to isa and disable ring and interrupt */
201 1.5 chopps intr = pcic_read(h, PCIC_INTR);
202 1.12 chopps DPRINTF(("pcic: old intr 0x%x\n", intr));
203 1.5 chopps intr &= ~(PCIC_INTR_RI_ENABLE | PCIC_INTR_ENABLE | PCIC_INTR_IRQ_MASK);
204 1.5 chopps pcic_write(h, PCIC_INTR, intr);
205 1.5 chopps
206 1.12 chopps
207 1.5 chopps /* clear any current interrupt */
208 1.5 chopps pcic_read(h, PCIC_CSC);
209 1.5 chopps
210 1.5 chopps cd = pcic_read(h, PCIC_CARD_DETECT);
211 1.5 chopps cd |= PCIC_CARD_DETECT_SW_INTR;
212 1.11 mycroft
213 1.5 chopps mask = 0;
214 1.5 chopps for (i = 0; i < 16; i++) {
215 1.5 chopps /* honor configured limitations */
216 1.5 chopps if ((sc->intr_mask[h->chip] & (1 << i)) == 0)
217 1.5 chopps continue;
218 1.5 chopps
219 1.5 chopps DPRINTF(("probing irq %d: ", i));
220 1.5 chopps
221 1.5 chopps /* ask for a pulse interrupt so we don't share */
222 1.5 chopps if (isa_intr_alloc(ic, (1 << i), IST_PULSE, &irq)) {
223 1.5 chopps DPRINTF(("currently allocated\n"));
224 1.5 chopps continue;
225 1.5 chopps }
226 1.5 chopps
227 1.11 mycroft cscintr = PCIC_CSC_INTR_CD_ENABLE;
228 1.5 chopps cscintr |= (irq << PCIC_CSC_INTR_IRQ_SHIFT);
229 1.5 chopps pcic_write(h, PCIC_CSC_INTR, cscintr);
230 1.13 mycroft delay(10);
231 1.5 chopps
232 1.18 mycroft /* Clear any pending interrupt. */
233 1.18 mycroft (void) pcic_read(h, PCIC_CSC);
234 1.18 mycroft
235 1.26 mycroft if ((sc->ih = isa_intr_establish(ic, irq, IST_EDGE, IPL_TTY,
236 1.18 mycroft pcic_isa_count_intr, h)) == NULL)
237 1.18 mycroft panic("cant get interrupt");
238 1.18 mycroft
239 1.5 chopps /* interrupt 40 times */
240 1.5 chopps sc->intr_detect = 0;
241 1.12 chopps for (j = 0; j < 40 && sc->ih; j++) {
242 1.12 chopps sc->intr_false = 0;
243 1.5 chopps pcic_write(h, PCIC_CARD_DETECT, cd);
244 1.5 chopps delay(100);
245 1.5 chopps csc = pcic_read(h, PCIC_CSC);
246 1.5 chopps DPRINTF(("%s", csc ? "-" : ""));
247 1.5 chopps }
248 1.5 chopps DPRINTF((" total %d\n", sc->intr_detect));
249 1.5 chopps /* allow for misses */
250 1.5 chopps if (sc->intr_detect > 37 && sc->intr_detect <= 40) {
251 1.5 chopps printf("%d", i);
252 1.5 chopps DPRINTF((" succeded\n"));
253 1.5 chopps mask |= (1 << i);
254 1.5 chopps }
255 1.13 mycroft
256 1.14 mycroft if (sc->ih) {
257 1.18 mycroft isa_intr_disestablish(ic, sc->ih);
258 1.18 mycroft sc->ih = 0;
259 1.18 mycroft
260 1.14 mycroft pcic_write(h, PCIC_CSC_INTR, 0);
261 1.14 mycroft delay(10);
262 1.14 mycroft }
263 1.5 chopps }
264 1.5 chopps sc->intr_mask[h->chip] = mask;
265 1.11 mycroft
266 1.25 thorpej printf("%s\n", sc->intr_mask[h->chip] ? "" : " none");
267 1.5 chopps }
268 1.5 chopps
269 1.5 chopps /*
270 1.5 chopps * called with interrupts enabled, light up the irqs to find out
271 1.5 chopps * which irq lines are actually hooked up to our pcic
272 1.5 chopps */
273 1.5 chopps void
274 1.5 chopps pcic_isa_config_interrupts(self)
275 1.5 chopps struct device *self;
276 1.5 chopps {
277 1.5 chopps struct pcic_softc *sc;
278 1.15 thorpej struct pcic_isa_softc *isc;
279 1.5 chopps struct pcic_handle *h;
280 1.5 chopps isa_chipset_tag_t ic;
281 1.5 chopps int s, i, chipmask, chipuniq;
282 1.5 chopps
283 1.15 thorpej sc = (struct pcic_softc *) self;
284 1.15 thorpej isc = (struct pcic_isa_softc *) self;
285 1.15 thorpej ic = isc->sc_ic;
286 1.5 chopps
287 1.5 chopps /* probe each controller */
288 1.5 chopps chipmask = 0xffff;
289 1.5 chopps for (i = 0; i < PCIC_NSLOTS; i += 2) {
290 1.5 chopps if (sc->handle[i].flags & PCIC_FLAG_SOCKETP)
291 1.5 chopps h = &sc->handle[i];
292 1.5 chopps else if (sc->handle[i + 1].flags & PCIC_FLAG_SOCKETP)
293 1.5 chopps h = &sc->handle[i + 1];
294 1.5 chopps else
295 1.5 chopps continue;
296 1.5 chopps
297 1.5 chopps sc->intr_mask[h->chip] =
298 1.5 chopps PCIC_INTR_IRQ_VALIDMASK & pcic_isa_intr_alloc_mask;
299 1.5 chopps
300 1.5 chopps /* the cirrus chips lack support for the soft interrupt */
301 1.20 enami if (pcic_irq_probe != 0 &&
302 1.7 enami h->vendor != PCIC_VENDOR_CIRRUS_PD6710 &&
303 1.5 chopps h->vendor != PCIC_VENDOR_CIRRUS_PD672X)
304 1.5 chopps pcic_isa_probe_interrupts(sc, h);
305 1.5 chopps
306 1.5 chopps chipmask &= sc->intr_mask[h->chip];
307 1.5 chopps }
308 1.5 chopps /* now see if there is at least one irq per chip not shared by all */
309 1.5 chopps chipuniq = 1;
310 1.5 chopps for (i = 0; i < PCIC_NSLOTS; i += 2) {
311 1.5 chopps if ((sc->handle[i].flags & PCIC_FLAG_SOCKETP) == 0 &&
312 1.5 chopps (sc->handle[i + 1].flags & PCIC_FLAG_SOCKETP) == 0)
313 1.5 chopps continue;
314 1.5 chopps if ((sc->intr_mask[i / 2] & ~chipmask) == 0) {
315 1.5 chopps chipuniq = 0;
316 1.5 chopps break;
317 1.5 chopps }
318 1.5 chopps }
319 1.5 chopps /*
320 1.5 chopps * the rest of the following code used to run at config time with
321 1.5 chopps * no interrupts and gets unhappy if this is violated so...
322 1.5 chopps */
323 1.5 chopps s = splhigh();
324 1.5 chopps
325 1.5 chopps /*
326 1.5 chopps * allocate our irq. it will be used by both controllers. I could
327 1.5 chopps * use two different interrupts, but interrupts are relatively
328 1.5 chopps * scarce, shareable, and for PCIC controllers, very infrequent.
329 1.5 chopps */
330 1.17 mycroft if ((self->dv_cfdata->cf_flags & 1) == 0) {
331 1.17 mycroft if (sc->irq != IRQUNK) {
332 1.17 mycroft if ((chipmask & (1 << sc->irq)) == 0)
333 1.17 mycroft printf("%s: warning: configured irq %d not "
334 1.17 mycroft "detected as available\n",
335 1.17 mycroft sc->dev.dv_xname, sc->irq);
336 1.17 mycroft } else if (chipmask == 0 ||
337 1.26 mycroft isa_intr_alloc(ic, chipmask, IST_EDGE, &sc->irq)) {
338 1.17 mycroft printf("%s: no available irq; ", sc->dev.dv_xname);
339 1.17 mycroft sc->irq = IRQUNK;
340 1.17 mycroft } else if ((chipmask & ~(1 << sc->irq)) == 0 && chipuniq == 0) {
341 1.17 mycroft printf("%s: can't share irq with cards; ",
342 1.17 mycroft sc->dev.dv_xname);
343 1.17 mycroft sc->irq = IRQUNK;
344 1.17 mycroft }
345 1.17 mycroft } else {
346 1.17 mycroft printf("%s: ", sc->dev.dv_xname);
347 1.8 enami sc->irq = IRQUNK;
348 1.5 chopps }
349 1.17 mycroft
350 1.8 enami if (sc->irq != IRQUNK) {
351 1.26 mycroft sc->ih = isa_intr_establish(ic, sc->irq, IST_EDGE, IPL_TTY,
352 1.5 chopps pcic_intr, sc);
353 1.5 chopps if (sc->ih == NULL) {
354 1.5 chopps printf("%s: can't establish interrupt",
355 1.5 chopps sc->dev.dv_xname);
356 1.8 enami sc->irq = IRQUNK;
357 1.5 chopps }
358 1.5 chopps }
359 1.8 enami if (sc->irq == IRQUNK)
360 1.17 mycroft printf("polling for socket events\n");
361 1.11 mycroft else
362 1.11 mycroft printf("%s: using irq %d for socket events\n", sc->dev.dv_xname,
363 1.11 mycroft sc->irq);
364 1.5 chopps
365 1.5 chopps pcic_attach_sockets_finish(sc);
366 1.5 chopps
367 1.5 chopps splx(s);
368 1.5 chopps }
369 1.5 chopps
370 1.5 chopps /*
371 1.5 chopps * XXX This routine does not deal with the aliasing issue that its
372 1.5 chopps * trying to.
373 1.5 chopps *
374 1.5 chopps * Any isa device may be decoding only 10 bits of address including
375 1.5 chopps * the pcic. This routine only detects if the pcic is doing 10 bits.
376 1.5 chopps *
377 1.5 chopps * What should be done is detect the pcic's idea of the bus width,
378 1.5 chopps * and then within those limits allocate a sparse map, where the
379 1.5 chopps * each sub region is offset by 0x400.
380 1.5 chopps */
381 1.1 sommerfe void pcic_isa_bus_width_probe (sc, iot, ioh, base, length)
382 1.1 sommerfe struct pcic_softc *sc;
383 1.1 sommerfe bus_space_tag_t iot;
384 1.1 sommerfe bus_space_handle_t ioh;
385 1.1 sommerfe bus_addr_t base;
386 1.1 sommerfe u_int32_t length;
387 1.1 sommerfe {
388 1.1 sommerfe bus_space_handle_t ioh_high;
389 1.1 sommerfe int i, iobuswidth, tmp1, tmp2;
390 1.1 sommerfe
391 1.1 sommerfe /*
392 1.1 sommerfe * figure out how wide the isa bus is. Do this by checking if the
393 1.1 sommerfe * pcic controller is mirrored 0x400 above where we expect it to be.
394 1.1 sommerfe */
395 1.1 sommerfe
396 1.1 sommerfe iobuswidth = 12;
397 1.1 sommerfe
398 1.1 sommerfe /* Map i/o space. */
399 1.1 sommerfe if (bus_space_map(iot, base + 0x400, length, 0, &ioh_high)) {
400 1.1 sommerfe printf("%s: can't map high i/o space\n", sc->dev.dv_xname);
401 1.1 sommerfe return;
402 1.1 sommerfe }
403 1.1 sommerfe
404 1.1 sommerfe for (i = 0; i < PCIC_NSLOTS; i++) {
405 1.1 sommerfe if (sc->handle[i].flags & PCIC_FLAG_SOCKETP) {
406 1.1 sommerfe /*
407 1.1 sommerfe * read the ident flags from the normal space and
408 1.1 sommerfe * from the mirror, and compare them
409 1.1 sommerfe */
410 1.1 sommerfe
411 1.1 sommerfe bus_space_write_1(iot, ioh, PCIC_REG_INDEX,
412 1.1 sommerfe sc->handle[i].sock + PCIC_IDENT);
413 1.1 sommerfe tmp1 = bus_space_read_1(iot, ioh, PCIC_REG_DATA);
414 1.1 sommerfe
415 1.1 sommerfe bus_space_write_1(iot, ioh_high, PCIC_REG_INDEX,
416 1.1 sommerfe sc->handle[i].sock + PCIC_IDENT);
417 1.1 sommerfe tmp2 = bus_space_read_1(iot, ioh_high, PCIC_REG_DATA);
418 1.1 sommerfe
419 1.1 sommerfe if (tmp1 == tmp2)
420 1.1 sommerfe iobuswidth = 10;
421 1.1 sommerfe }
422 1.1 sommerfe }
423 1.1 sommerfe
424 1.1 sommerfe bus_space_free(iot, ioh_high, length);
425 1.1 sommerfe
426 1.1 sommerfe /*
427 1.1 sommerfe * XXX some hardware doesn't seem to grok addresses in 0x400 range--
428 1.1 sommerfe * apparently missing a bit or more of address lines. (e.g.
429 1.1 sommerfe * CIRRUS_PD672X with Linksys EthernetCard ne2000 clone in TI
430 1.1 sommerfe * TravelMate 5000--not clear which is at fault)
431 1.1 sommerfe *
432 1.1 sommerfe * Add a kludge to detect 10 bit wide buses and deal with them,
433 1.1 sommerfe * and also a config file option to override the probe.
434 1.1 sommerfe */
435 1.1 sommerfe
436 1.1 sommerfe if (iobuswidth == 10) {
437 1.1 sommerfe sc->iobase = 0x300;
438 1.1 sommerfe sc->iosize = 0x0ff;
439 1.1 sommerfe } else {
440 1.1 sommerfe sc->iobase = 0x400;
441 1.1 sommerfe sc->iosize = 0xbff;
442 1.1 sommerfe }
443 1.1 sommerfe
444 1.1 sommerfe DPRINTF(("%s: bus_space_alloc range 0x%04lx-0x%04lx (probed)\n",
445 1.1 sommerfe sc->dev.dv_xname, (long) sc->iobase,
446 1.1 sommerfe
447 1.1 sommerfe (long) sc->iobase + sc->iosize));
448 1.1 sommerfe
449 1.1 sommerfe if (pcic_isa_alloc_iobase && pcic_isa_alloc_iosize) {
450 1.1 sommerfe sc->iobase = pcic_isa_alloc_iobase;
451 1.1 sommerfe sc->iosize = pcic_isa_alloc_iosize;
452 1.1 sommerfe
453 1.1 sommerfe DPRINTF(("%s: bus_space_alloc range 0x%04lx-0x%04lx "
454 1.1 sommerfe "(config override)\n", sc->dev.dv_xname, (long) sc->iobase,
455 1.1 sommerfe (long) sc->iobase + sc->iosize));
456 1.1 sommerfe }
457 1.1 sommerfe }
458 1.1 sommerfe
459 1.1 sommerfe void *
460 1.1 sommerfe pcic_isa_chip_intr_establish(pch, pf, ipl, fct, arg)
461 1.1 sommerfe pcmcia_chipset_handle_t pch;
462 1.1 sommerfe struct pcmcia_function *pf;
463 1.1 sommerfe int ipl;
464 1.1 sommerfe int (*fct) __P((void *));
465 1.1 sommerfe void *arg;
466 1.1 sommerfe {
467 1.1 sommerfe struct pcic_handle *h = (struct pcic_handle *) pch;
468 1.4 haya struct pcic_softc *sc = (struct pcic_softc *)(h->ph_parent);
469 1.15 thorpej struct pcic_isa_softc *isc = (struct pcic_isa_softc *)(h->ph_parent);
470 1.15 thorpej isa_chipset_tag_t ic = isc->sc_ic;
471 1.1 sommerfe int irq, ist;
472 1.1 sommerfe void *ih;
473 1.1 sommerfe int reg;
474 1.1 sommerfe
475 1.1 sommerfe if (pf->cfe->flags & PCMCIA_CFE_IRQLEVEL)
476 1.26 mycroft ist = IST_EDGE;
477 1.1 sommerfe else if (pf->cfe->flags & PCMCIA_CFE_IRQPULSE)
478 1.1 sommerfe ist = IST_PULSE;
479 1.1 sommerfe else
480 1.2 mycroft ist = IST_EDGE;
481 1.1 sommerfe
482 1.5 chopps if (isa_intr_alloc(ic, sc->intr_mask[h->chip], ist, &irq))
483 1.1 sommerfe return (NULL);
484 1.1 sommerfe
485 1.1 sommerfe h->ih_irq = irq;
486 1.10 chopps if (h->flags & PCIC_FLAG_ENABLED) {
487 1.10 chopps reg = pcic_read(h, PCIC_INTR);
488 1.10 chopps reg &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
489 1.19 mycroft pcic_write(h, PCIC_INTR, reg | irq);
490 1.10 chopps }
491 1.1 sommerfe
492 1.19 mycroft if ((ih = isa_intr_establish(ic, irq, ist, ipl, fct, arg)) == NULL)
493 1.19 mycroft return (NULL);
494 1.19 mycroft
495 1.1 sommerfe printf("%s: card irq %d\n", h->pcmcia->dv_xname, irq);
496 1.1 sommerfe
497 1.1 sommerfe return (ih);
498 1.1 sommerfe }
499 1.1 sommerfe
500 1.1 sommerfe void
501 1.1 sommerfe pcic_isa_chip_intr_disestablish(pch, ih)
502 1.1 sommerfe pcmcia_chipset_handle_t pch;
503 1.1 sommerfe void *ih;
504 1.1 sommerfe {
505 1.1 sommerfe struct pcic_handle *h = (struct pcic_handle *) pch;
506 1.15 thorpej struct pcic_isa_softc *isc = (struct pcic_isa_softc *)(h->ph_parent);
507 1.15 thorpej isa_chipset_tag_t ic = isc->sc_ic;
508 1.1 sommerfe int reg;
509 1.1 sommerfe
510 1.19 mycroft isa_intr_disestablish(ic, ih);
511 1.19 mycroft
512 1.1 sommerfe h->ih_irq = 0;
513 1.10 chopps if (h->flags & PCIC_FLAG_ENABLED) {
514 1.10 chopps reg = pcic_read(h, PCIC_INTR);
515 1.10 chopps reg &= ~(PCIC_INTR_IRQ_MASK | PCIC_INTR_ENABLE);
516 1.10 chopps pcic_write(h, PCIC_INTR, reg);
517 1.10 chopps }
518 1.1 sommerfe }
519